blob: 96e68099b06eb102c0423cc4765086970260a17d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010034#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ingo Molnarcdd6c482009-09-21 12:02:48 +020037#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020038#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053051#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010052#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070053#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080054#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Brian Gerstec70de82009-01-27 12:56:47 +090056unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010057
Brian Gerstec70de82009-01-27 12:56:47 +090058unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059
Brian Gerstec70de82009-01-27 12:56:47 +090060/* Processor that is doing the boot up */
61unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030062
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070063/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010064 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070065 */
Brian Gerstec70de82009-01-27 12:56:47 +090066unsigned int max_physical_apicid;
67
Ingo Molnarfdbecd92009-01-31 03:57:12 +010068/*
69 * Bitmask of physically existing CPUs:
70 */
Brian Gerstec70de82009-01-27 12:56:47 +090071physid_mask_t phys_cpu_present_map;
72
73/*
74 * Map cpu index to physical APIC ID
75 */
76DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070080
Yinghai Lub3c51172008-08-24 02:01:46 -070081#ifdef CONFIG_X86_32
82/*
83 * Knob to control our willingness to enable the local APIC.
84 *
85 * +1=force-enable
86 */
87static int force_enable_local_apic;
88/*
89 * APIC command line parameters
90 */
91static int __init parse_lapic(char *arg)
92{
93 force_enable_local_apic = 1;
94 return 0;
95}
96early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070097/* Local APIC was disabled by the BIOS and enabled by the kernel */
98static int enabled_via_apicbase;
99
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400100/*
101 * Handle interrupt mode configuration register (IMCR).
102 * This register controls whether the interrupt signals
103 * that reach the BSP come from the master PIC or from the
104 * local APIC. Before entering Symmetric I/O Mode, either
105 * the BIOS or the operating system must switch out of
106 * PIC Mode by changing the IMCR.
107 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200108static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400109{
110 /* select IMCR register */
111 outb(0x70, 0x22);
112 /* NMI and 8259 INTR go through APIC */
113 outb(0x01, 0x23);
114}
115
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200116static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400117{
118 /* select IMCR register */
119 outb(0x70, 0x22);
120 /* NMI and 8259 INTR go directly to BSP */
121 outb(0x00, 0x23);
122}
Yinghai Lub3c51172008-08-24 02:01:46 -0700123#endif
124
125#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200126static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700127static __init int setup_apicpmtimer(char *s)
128{
129 apic_calibrate_pmtmr = 1;
130 notsc_setup(NULL);
131 return 0;
132}
133__setup("apicpmtimer", setup_apicpmtimer);
134#endif
135
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700136int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800137#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700138/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530139static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700140static __init int setup_nox2apic(char *str)
141{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700142 if (x2apic_enabled()) {
143 pr_warning("Bios already enabled x2apic, "
144 "can't enforce nox2apic");
145 return 0;
146 }
147
Yinghai Lu49899ea2008-08-24 02:01:47 -0700148 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
149 return 0;
150}
151early_param("nox2apic", setup_nox2apic);
152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Yinghai Lub3c51172008-08-24 02:01:46 -0700154unsigned long mp_lapic_addr;
155int disable_apic;
156/* Disable local APIC timer from the kernel commandline or via dmi quirk */
157static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100158/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700159int local_apic_timer_c2_ok;
160EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
161
Yinghai Luefa25592008-08-19 20:50:36 -0700162int first_system_vector = 0xfe;
163
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100164/*
165 * Debug level, exported for io_apic.c
166 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100167unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700169int pic_mode;
170
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400171/* Have we found an MP table */
172int smp_found_config;
173
Aaron Durbin39928722006-12-07 02:14:01 +0100174static struct resource lapic_resource = {
175 .name = "Local APIC",
176 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
177};
178
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200179static unsigned int calibration_result;
180
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200181static int lapic_next_event(unsigned long delta,
182 struct clock_event_device *evt);
183static void lapic_timer_setup(enum clock_event_mode mode,
184 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800185static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100186static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200187
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400188/*
189 * The local apic timer can be used for any function which is CPU local.
190 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200191static struct clock_event_device lapic_clockevent = {
192 .name = "lapic",
193 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
194 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
195 .shift = 32,
196 .set_mode = lapic_timer_setup,
197 .set_next_event = lapic_next_event,
198 .broadcast = lapic_timer_broadcast,
199 .rating = 100,
200 .irq = -1,
201};
202static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
203
Andi Kleend3432892008-01-30 13:33:17 +0100204static unsigned long apic_phys;
205
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100206/*
207 * Get the LAPIC version
208 */
209static inline int lapic_get_version(void)
210{
211 return GET_APIC_VERSION(apic_read(APIC_LVR));
212}
213
214/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400215 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100216 */
217static inline int lapic_is_integrated(void)
218{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400219#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100220 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400221#else
222 return APIC_INTEGRATED(lapic_get_version());
223#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100224}
225
226/*
227 * Check, whether this is a modern or a first generation APIC
228 */
229static int modern_apic(void)
230{
231 /* AMD systems use old APIC versions, so check the CPU */
232 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
233 boot_cpu_data.x86 >= 0xf)
234 return 1;
235 return lapic_get_version() >= 0x14;
236}
237
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400238/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400239 * right after this call apic become NOOP driven
240 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400241 */
242void apic_disable(void)
243{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400244 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400245 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400246}
247
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800248void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100249{
250 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
251 cpu_relax();
252}
253
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800254u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100255{
256 u32 send_status;
257 int timeout;
258
259 timeout = 0;
260 do {
261 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
262 if (!send_status)
263 break;
264 udelay(100);
265 } while (timeout++ < 1000);
266
267 return send_status;
268}
269
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800270void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700271{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200272 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273 apic_write(APIC_ICR, low);
274}
275
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800276u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700277{
278 u32 icr1, icr2;
279
280 icr2 = apic_read(APIC_ICR2);
281 icr1 = apic_read(APIC_ICR);
282
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400283 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700284}
285
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100286/**
287 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
288 */
Jan Beuliche9427102008-01-30 13:31:24 +0100289void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100290{
291 unsigned int v;
292
293 /* unmask and set to NMI */
294 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200295
296 /* Level triggered for 82489DX (32bit mode) */
297 if (!lapic_is_integrated())
298 v |= APIC_LVT_LEVEL_TRIGGER;
299
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100300 apic_write(APIC_LVT0, v);
301}
302
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700303#ifdef CONFIG_X86_32
304/**
305 * get_physical_broadcast - Get number of physical broadcast IDs
306 */
307int get_physical_broadcast(void)
308{
309 return modern_apic() ? 0xff : 0xf;
310}
311#endif
312
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100313/**
314 * lapic_get_maxlvt - get the maximum number of local vector table entries
315 */
316int lapic_get_maxlvt(void)
317{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200318 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319
320 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200321 /*
322 * - we always have APIC integrated on 64bit mode
323 * - 82489DXs do not report # of LVT entries
324 */
325 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100326}
327
328/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400329 * Local APIC timer
330 */
331
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400332/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400333#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200334
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100335/*
336 * This function sets up the local APIC timer, with a timeout of
337 * 'clocks' APIC bus clock. During calibration we actually call
338 * this function twice on the boot CPU, once with a bogus timeout
339 * value, second time for real. The other (noncalibrating) CPUs
340 * call this function only once, with the real, calibrated value.
341 *
342 * We do reads before writes even if unnecessary, to get around the
343 * P5 APIC double write bug.
344 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100345static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
346{
347 unsigned int lvtt_value, tmp_value;
348
349 lvtt_value = LOCAL_TIMER_VECTOR;
350 if (!oneshot)
351 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200352 if (!lapic_is_integrated())
353 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
354
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100355 if (!irqen)
356 lvtt_value |= APIC_LVT_MASKED;
357
358 apic_write(APIC_LVTT, lvtt_value);
359
360 /*
361 * Divide PICLK by 16
362 */
363 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400364 apic_write(APIC_TDCR,
365 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
366 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100367
368 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200369 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100370}
371
372/*
Robert Richtera68c4392010-10-06 12:27:53 +0200373 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100374 *
Robert Richtera68c4392010-10-06 12:27:53 +0200375 * Software should use the LVT offsets the BIOS provides. The offsets
376 * are determined by the subsystems using it like those for MCE
377 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
378 * are supported. Beginning with family 10h at least 4 offsets are
379 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200380 *
Robert Richtera68c4392010-10-06 12:27:53 +0200381 * Since the offsets must be consistent for all cores, we keep track
382 * of the LVT offsets in software and reserve the offset for the same
383 * vector also to be used on other cores. An offset is freed by
384 * setting the entry to APIC_EILVT_MASKED.
385 *
386 * If the BIOS is right, there should be no conflicts. Otherwise a
387 * "[Firmware Bug]: ..." error message is generated. However, if
388 * software does not properly determines the offsets, it is not
389 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100390 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100391
Robert Richtera68c4392010-10-06 12:27:53 +0200392static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100393
Robert Richtera68c4392010-10-06 12:27:53 +0200394static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
395{
396 return (old & APIC_EILVT_MASKED)
397 || (new == APIC_EILVT_MASKED)
398 || ((new & ~APIC_EILVT_MASKED) == old);
399}
400
401static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
402{
403 unsigned int rsvd; /* 0: uninitialized */
404
405 if (offset >= APIC_EILVT_NR_MAX)
406 return ~0;
407
408 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
409 do {
410 if (rsvd &&
411 !eilvt_entry_is_changeable(rsvd, new))
412 /* may not change if vectors are different */
413 return rsvd;
414 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
415 } while (rsvd != new);
416
417 return new;
418}
419
420/*
421 * If mask=1, the LVT entry does not generate interrupts while mask=0
422 * enables the vector. See also the BKDGs.
423 */
424
Robert Richter27afdf22010-10-06 12:27:54 +0200425int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200426{
427 unsigned long reg = APIC_EILVTn(offset);
428 unsigned int new, old, reserved;
429
430 new = (mask << 16) | (msg_type << 8) | vector;
431 old = apic_read(reg);
432 reserved = reserve_eilvt_offset(offset, new);
433
434 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200435 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
436 "vector 0x%x, but the register is already in use for "
437 "vector 0x%x on another cpu\n",
438 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200439 return -EINVAL;
440 }
441
442 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200443 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
444 "vector 0x%x, but the register is already in use for "
445 "vector 0x%x on this cpu\n",
446 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200447 return -EBUSY;
448 }
449
450 apic_write(reg, new);
451
452 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100453}
Robert Richter27afdf22010-10-06 12:27:54 +0200454EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100455
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100456/*
457 * Program the next event, relative to now
458 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200459static int lapic_next_event(unsigned long delta,
460 struct clock_event_device *evt)
461{
462 apic_write(APIC_TMICT, delta);
463 return 0;
464}
465
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100466/*
467 * Setup the lapic timer in periodic or oneshot mode
468 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200469static void lapic_timer_setup(enum clock_event_mode mode,
470 struct clock_event_device *evt)
471{
472 unsigned long flags;
473 unsigned int v;
474
475 /* Lapic used as dummy for broadcast ? */
476 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
477 return;
478
479 local_irq_save(flags);
480
481 switch (mode) {
482 case CLOCK_EVT_MODE_PERIODIC:
483 case CLOCK_EVT_MODE_ONESHOT:
484 __setup_APIC_LVTT(calibration_result,
485 mode != CLOCK_EVT_MODE_PERIODIC, 1);
486 break;
487 case CLOCK_EVT_MODE_UNUSED:
488 case CLOCK_EVT_MODE_SHUTDOWN:
489 v = apic_read(APIC_LVTT);
490 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
491 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100492 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200493 break;
494 case CLOCK_EVT_MODE_RESUME:
495 /* Nothing to do here */
496 break;
497 }
498
499 local_irq_restore(flags);
500}
501
502/*
503 * Local APIC timer broadcast function
504 */
Mike Travis96289372008-12-31 18:08:46 -0800505static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200506{
507#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100508 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200509#endif
510}
511
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100512/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200513 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100514 * of the boot CPU and register the clock event in the framework.
515 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700516static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200517{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100518 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
519
Tejun Heo7b543a52010-12-18 16:30:05 +0100520 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700521 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
522 /* Make LAPIC timer preferrable over percpu HPET */
523 lapic_clockevent.rating = 150;
524 }
525
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100526 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030527 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100528
529 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200530}
531
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700532/*
533 * In this functions we calibrate APIC bus clocks to the external timer.
534 *
535 * We want to do the calibration only once since we want to have local timer
536 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
537 * frequency.
538 *
539 * This was previously done by reading the PIT/HPET and waiting for a wrap
540 * around to find out, that a tick has elapsed. I have a box, where the PIT
541 * readout is broken, so it never gets out of the wait loop again. This was
542 * also reported by others.
543 *
544 * Monitoring the jiffies value is inaccurate and the clockevents
545 * infrastructure allows us to do a simple substitution of the interrupt
546 * handler.
547 *
548 * The calibration routine also uses the pm_timer when possible, as the PIT
549 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
550 * back to normal later in the boot process).
551 */
552
553#define LAPIC_CAL_LOOPS (HZ/10)
554
555static __initdata int lapic_cal_loops = -1;
556static __initdata long lapic_cal_t1, lapic_cal_t2;
557static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
558static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
559static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
560
561/*
562 * Temporary interrupt handler.
563 */
564static void __init lapic_cal_handler(struct clock_event_device *dev)
565{
566 unsigned long long tsc = 0;
567 long tapic = apic_read(APIC_TMCCT);
568 unsigned long pm = acpi_pm_read_early();
569
570 if (cpu_has_tsc)
571 rdtscll(tsc);
572
573 switch (lapic_cal_loops++) {
574 case 0:
575 lapic_cal_t1 = tapic;
576 lapic_cal_tsc1 = tsc;
577 lapic_cal_pm1 = pm;
578 lapic_cal_j1 = jiffies;
579 break;
580
581 case LAPIC_CAL_LOOPS:
582 lapic_cal_t2 = tapic;
583 lapic_cal_tsc2 = tsc;
584 if (pm < lapic_cal_pm1)
585 pm += ACPI_PM_OVRRUN;
586 lapic_cal_pm2 = pm;
587 lapic_cal_j2 = jiffies;
588 break;
589 }
590}
591
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900592static int __init
593calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400594{
595 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
596 const long pm_thresh = pm_100ms / 100;
597 unsigned long mult;
598 u64 res;
599
600#ifndef CONFIG_X86_PM_TIMER
601 return -1;
602#endif
603
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900604 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400605
606 /* Check, if the PM timer is available */
607 if (!deltapm)
608 return -1;
609
610 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
611
612 if (deltapm > (pm_100ms - pm_thresh) &&
613 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900614 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900615 return 0;
616 }
617
618 res = (((u64)deltapm) * mult) >> 22;
619 do_div(res, 1000000);
620 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900621 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900622
623 /* Correct the lapic counter value */
624 res = (((u64)(*delta)) * pm_100ms);
625 do_div(res, deltapm);
626 pr_info("APIC delta adjusted to PM-Timer: "
627 "%lu (%ld)\n", (unsigned long)res, *delta);
628 *delta = (long)res;
629
630 /* Correct the tsc counter value */
631 if (cpu_has_tsc) {
632 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400633 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900634 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100635 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900636 (unsigned long)res, *deltatsc);
637 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400638 }
639
640 return 0;
641}
642
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700643static int __init calibrate_APIC_clock(void)
644{
645 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700646 void (*real_handler)(struct clock_event_device *dev);
647 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900648 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700649 int pm_referenced = 0;
650
651 local_irq_disable();
652
653 /* Replace the global interrupt handler */
654 real_handler = global_clock_event->event_handler;
655 global_clock_event->event_handler = lapic_cal_handler;
656
657 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400658 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700659 * can underflow in the 100ms detection time frame
660 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400661 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700662
663 /* Let the interrupts run */
664 local_irq_enable();
665
666 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
667 cpu_relax();
668
669 local_irq_disable();
670
671 /* Restore the real event handler */
672 global_clock_event->event_handler = real_handler;
673
674 /* Build delta t1-t2 as apic timer counts down */
675 delta = lapic_cal_t1 - lapic_cal_t2;
676 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
677
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900678 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
679
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400680 /* we trust the PM based calibration if possible */
681 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900682 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700683
684 /* Calculate the scaled math multiplication factor */
685 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
686 lapic_clockevent.shift);
687 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100688 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700689 lapic_clockevent.min_delta_ns =
690 clockevent_delta2ns(0xF, &lapic_clockevent);
691
692 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
693
694 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100695 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700696 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
697 calibration_result);
698
699 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700700 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
701 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900702 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
703 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700704 }
705
706 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
707 "%u.%04u MHz.\n",
708 calibration_result / (1000000 / HZ),
709 calibration_result % (1000000 / HZ));
710
711 /*
712 * Do a sanity check on the APIC calibration result
713 */
714 if (calibration_result < (1000000 / HZ)) {
715 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100716 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700717 return -1;
718 }
719
720 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
721
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400722 /*
723 * PM timer calibration failed or not turned on
724 * so lets try APIC timer based calibration
725 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700726 if (!pm_referenced) {
727 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
728
729 /*
730 * Setup the apic timer manually
731 */
732 levt->event_handler = lapic_cal_handler;
733 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
734 lapic_cal_loops = -1;
735
736 /* Let the interrupts run */
737 local_irq_enable();
738
739 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
740 cpu_relax();
741
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700742 /* Stop the lapic timer */
743 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
744
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700745 /* Jiffies delta */
746 deltaj = lapic_cal_j2 - lapic_cal_j1;
747 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
748
749 /* Check, if the jiffies result is consistent */
750 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
751 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
752 else
753 levt->features |= CLOCK_EVT_FEAT_DUMMY;
754 } else
755 local_irq_enable();
756
757 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530758 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700759 return -1;
760 }
761
762 return 0;
763}
764
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100765/*
766 * Setup the boot APIC
767 *
768 * Calibrate and verify the result.
769 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100770void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100772 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400773 * The local apic timer can be disabled via the kernel
774 * commandline or from the CPU detection code. Register the lapic
775 * timer as a dummy clock event source on SMP systems, so the
776 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100777 */
778 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100779 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100780 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100781 if (num_possible_cpus() > 1) {
782 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100783 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100784 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100785 return;
786 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200787
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400788 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
789 "calibrating APIC timer ...\n");
790
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400791 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100792 /* No broadcast on UP ! */
793 if (num_possible_cpus() > 1)
794 setup_APIC_timer();
795 return;
796 }
797
798 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100799 * If nmi_watchdog is set to IO_APIC, we need the
800 * PIT/HPET going. Otherwise register lapic as a dummy
801 * device.
802 */
Don Zickus072b1982010-11-12 11:22:24 -0500803 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100804
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400805 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100806 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809void __cpuinit setup_secondary_APIC_clock(void)
810{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100811 setup_APIC_timer();
812}
813
814/*
815 * The guts of the apic timer interrupt
816 */
817static void local_apic_timer_interrupt(void)
818{
819 int cpu = smp_processor_id();
820 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
821
822 /*
823 * Normally we should not be here till LAPIC has been initialized but
824 * in some cases like kdump, its possible that there is a pending LAPIC
825 * timer interrupt from previous kernel's context and is delivered in
826 * new kernel the moment interrupts are enabled.
827 *
828 * Interrupts are enabled early and LAPIC is setup much later, hence
829 * its possible that when we get here evt->event_handler is NULL.
830 * Check for event_handler being NULL and discard the interrupt as
831 * spurious.
832 */
833 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100834 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100835 /* Switch it off */
836 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
837 return;
838 }
839
840 /*
841 * the NMI deadlock-detector uses this.
842 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800843 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100844
845 evt->event_handler(evt);
846}
847
848/*
849 * Local APIC timer interrupt. This is the most natural way for doing
850 * local interrupts, but local timer interrupts can be emulated by
851 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
852 *
853 * [ if a single-CPU system runs an SMP kernel then we call the local
854 * interrupt as well. Thus we cannot inline the local irq ... ]
855 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100856void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100857{
858 struct pt_regs *old_regs = set_irq_regs(regs);
859
860 /*
861 * NOTE! We'd better ACK the irq immediately,
862 * because timer handling can be slow.
863 */
864 ack_APIC_irq();
865 /*
866 * update_process_times() expects us to have done irq_enter().
867 * Besides, if we don't timer interrupts ignore the global
868 * interrupt lock, which is the WrongThing (tm) to do.
869 */
870 exit_idle();
871 irq_enter();
872 local_apic_timer_interrupt();
873 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400874
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100875 set_irq_regs(old_regs);
876}
877
878int setup_profiling_timer(unsigned int multiplier)
879{
880 return -EINVAL;
881}
882
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100883/*
884 * Local APIC start and shutdown
885 */
886
887/**
888 * clear_local_APIC - shutdown the local APIC
889 *
890 * This is called, when a CPU is disabled and before rebooting, so the state of
891 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
892 * leftovers during boot.
893 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894void clear_local_APIC(void)
895{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400896 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100897 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Andi Kleend3432892008-01-30 13:33:17 +0100899 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700900 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100901 return;
902
903 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200905 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 * if the vector is zero. Mask LVTERR first to prevent this.
907 */
908 if (maxlvt >= 3) {
909 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100910 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
912 /*
913 * Careful: we have to set masks only first to deassert
914 * any level-triggered sources.
915 */
916 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100917 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100919 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100921 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 if (maxlvt >= 4) {
923 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100924 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400927 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200928#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400929 if (maxlvt >= 5) {
930 v = apic_read(APIC_LVTTHMR);
931 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
932 }
933#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100934#ifdef CONFIG_X86_MCE_INTEL
935 if (maxlvt >= 6) {
936 v = apic_read(APIC_LVTCMCI);
937 if (!(v & APIC_LVT_MASKED))
938 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
939 }
940#endif
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 /*
943 * Clean APIC state for other OSs:
944 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100945 apic_write(APIC_LVTT, APIC_LVT_MASKED);
946 apic_write(APIC_LVT0, APIC_LVT_MASKED);
947 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100949 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100951 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400952
953 /* Integrated APIC (!82489DX) ? */
954 if (lapic_is_integrated()) {
955 if (maxlvt > 3)
956 /* Clear ESR due to Pentium errata 3AP and 11AP */
957 apic_write(APIC_ESR, 0);
958 apic_read(APIC_ESR);
959 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960}
961
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100962/**
963 * disable_local_APIC - clear and disable the local APIC
964 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965void disable_local_APIC(void)
966{
967 unsigned int value;
968
Jan Beulich4a13ad02009-01-14 12:28:51 +0000969 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700970 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000971 return;
972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 clear_local_APIC();
974
975 /*
976 * Disable APIC (implies clearing of registers
977 * for 82489DX!).
978 */
979 value = apic_read(APIC_SPIV);
980 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100981 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400982
983#ifdef CONFIG_X86_32
984 /*
985 * When LAPIC was disabled by the BIOS and enabled by the kernel,
986 * restore the disabled state.
987 */
988 if (enabled_via_apicbase) {
989 unsigned int l, h;
990
991 rdmsr(MSR_IA32_APICBASE, l, h);
992 l &= ~MSR_IA32_APICBASE_ENABLE;
993 wrmsr(MSR_IA32_APICBASE, l, h);
994 }
995#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996}
997
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400998/*
999 * If Linux enabled the LAPIC against the BIOS default disable it down before
1000 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1001 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1002 * for the case where Linux didn't enable the LAPIC.
1003 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001004void lapic_shutdown(void)
1005{
1006 unsigned long flags;
1007
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001008 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001009 return;
1010
1011 local_irq_save(flags);
1012
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001013#ifdef CONFIG_X86_32
1014 if (!enabled_via_apicbase)
1015 clear_local_APIC();
1016 else
1017#endif
1018 disable_local_APIC();
1019
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001020
1021 local_irq_restore(flags);
1022}
1023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024/*
1025 * This is to verify that we're looking at a real local APIC.
1026 * Check these against your board if the CPUs aren't getting
1027 * started for no apparent reason.
1028 */
1029int __init verify_local_APIC(void)
1030{
1031 unsigned int reg0, reg1;
1032
1033 /*
1034 * The version register is read-only in a real APIC.
1035 */
1036 reg0 = apic_read(APIC_LVR);
1037 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1038 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1039 reg1 = apic_read(APIC_LVR);
1040 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1041
1042 /*
1043 * The two version reads above should print the same
1044 * numbers. If the second one is different, then we
1045 * poke at a non-APIC.
1046 */
1047 if (reg1 != reg0)
1048 return 0;
1049
1050 /*
1051 * Check if the version looks reasonably.
1052 */
1053 reg1 = GET_APIC_VERSION(reg0);
1054 if (reg1 == 0x00 || reg1 == 0xff)
1055 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001056 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 if (reg1 < 0x02 || reg1 == 0xff)
1058 return 0;
1059
1060 /*
1061 * The ID register is read/write in a real APIC.
1062 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001063 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001065 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001066 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1068 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001069 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 return 0;
1071
1072 /*
1073 * The next two are just to see if we have sane values.
1074 * They're only really relevant if we're in Virtual Wire
1075 * compatibility mode, but most boxes are anymore.
1076 */
1077 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001078 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 reg1 = apic_read(APIC_LVT1);
1080 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1081
1082 return 1;
1083}
1084
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001085/**
1086 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1087 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088void __init sync_Arb_IDs(void)
1089{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001090 /*
1091 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1092 * needed on AMD.
1093 */
1094 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 return;
1096
1097 /*
1098 * Wait for idle.
1099 */
1100 apic_wait_icr_idle();
1101
1102 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001103 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1104 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107/*
1108 * An initial setup of the virtual wire mode.
1109 */
1110void __init init_bsp_APIC(void)
1111{
Andi Kleen11a8e772006-01-11 22:46:51 +01001112 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 /*
1115 * Don't do the setup now if we have a SMP BIOS as the
1116 * through-I/O-APIC virtual wire mode might be active.
1117 */
1118 if (smp_found_config || !cpu_has_apic)
1119 return;
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 /*
1122 * Do not trust the local APIC being empty at bootup.
1123 */
1124 clear_local_APIC();
1125
1126 /*
1127 * Enable APIC.
1128 */
1129 value = apic_read(APIC_SPIV);
1130 value &= ~APIC_VECTOR_MASK;
1131 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001132
1133#ifdef CONFIG_X86_32
1134 /* This bit is reserved on P4/Xeon and should be cleared */
1135 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1136 (boot_cpu_data.x86 == 15))
1137 value &= ~APIC_SPIV_FOCUS_DISABLED;
1138 else
1139#endif
1140 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001142 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 /*
1145 * Set up the virtual wire mode.
1146 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001147 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001149 if (!lapic_is_integrated()) /* 82489DX */
1150 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001151 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152}
1153
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001154static void __cpuinit lapic_setup_esr(void)
1155{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001156 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001157
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001158 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001159 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001160 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001161 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001162
Ingo Molnar08125d32009-01-28 05:08:44 +01001163 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001164 /*
1165 * Something untraceable is creating bad interrupts on
1166 * secondary quads ... for the moment, just leave the
1167 * ESR disabled - we can't do anything useful with the
1168 * errors anyway - mbligh
1169 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001170 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001171 return;
1172 }
1173
1174 maxlvt = lapic_get_maxlvt();
1175 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1176 apic_write(APIC_ESR, 0);
1177 oldvalue = apic_read(APIC_ESR);
1178
1179 /* enables sending errors */
1180 value = ERROR_APIC_VECTOR;
1181 apic_write(APIC_LVTERR, value);
1182
1183 /*
1184 * spec says clear errors after enabling vector.
1185 */
1186 if (maxlvt > 3)
1187 apic_write(APIC_ESR, 0);
1188 value = apic_read(APIC_ESR);
1189 if (value != oldvalue)
1190 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1191 "vector: 0x%08x after: 0x%08x\n",
1192 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001193}
1194
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001195/**
1196 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001197 *
1198 * Used to setup local APIC while initializing BSP or bringin up APs.
1199 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001200 */
1201void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001203 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001204 unsigned int value, queued;
1205 int i, j, acked = 0;
1206 unsigned long long tsc = 0, ntsc;
1207 long long max_loops = cpu_khz;
1208
1209 if (cpu_has_tsc)
1210 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Jan Beulichf1182632009-01-14 12:27:35 +00001212 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001213 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001214 return;
1215 }
1216
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001217#ifdef CONFIG_X86_32
1218 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001219 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001220 apic_write(APIC_ESR, 0);
1221 apic_write(APIC_ESR, 0);
1222 apic_write(APIC_ESR, 0);
1223 apic_write(APIC_ESR, 0);
1224 }
1225#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001226 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 /*
1229 * Double-check whether this APIC is really registered.
1230 * This is meaningless in clustered apic mode, so we skip it.
1231 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001232 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234 /*
1235 * Intel recommends to set DFR, LDR and TPR before enabling
1236 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1237 * document number 292116). So here it goes...
1238 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001239 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 /*
1242 * Set Task Priority to 'accept all'. We never change this
1243 * later on.
1244 */
1245 value = apic_read(APIC_TASKPRI);
1246 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001247 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
1249 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001250 * After a crash, we no longer service the interrupts and a pending
1251 * interrupt from previous kernel might still have ISR bit set.
1252 *
1253 * Most probably by now CPU has serviced that pending interrupt and
1254 * it might not have done the ack_APIC_irq() because it thought,
1255 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1256 * does not clear the ISR bit and cpu thinks it has already serivced
1257 * the interrupt. Hence a vector might get locked. It was noticed
1258 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1259 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001260 do {
1261 queued = 0;
1262 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1263 queued |= apic_read(APIC_IRR + i*0x10);
1264
1265 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1266 value = apic_read(APIC_ISR + i*0x10);
1267 for (j = 31; j >= 0; j--) {
1268 if (value & (1<<j)) {
1269 ack_APIC_irq();
1270 acked++;
1271 }
1272 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001273 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001274 if (acked > 256) {
1275 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1276 acked);
1277 break;
1278 }
1279 if (cpu_has_tsc) {
1280 rdtscll(ntsc);
1281 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1282 } else
1283 max_loops--;
1284 } while (queued && max_loops > 0);
1285 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001286
1287 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 * Now that we are all set up, enable the APIC
1289 */
1290 value = apic_read(APIC_SPIV);
1291 value &= ~APIC_VECTOR_MASK;
1292 /*
1293 * Enable APIC
1294 */
1295 value |= APIC_SPIV_APIC_ENABLED;
1296
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001297#ifdef CONFIG_X86_32
1298 /*
1299 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1300 * certain networking cards. If high frequency interrupts are
1301 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1302 * entry is masked/unmasked at a high rate as well then sooner or
1303 * later IOAPIC line gets 'stuck', no more interrupts are received
1304 * from the device. If focus CPU is disabled then the hang goes
1305 * away, oh well :-(
1306 *
1307 * [ This bug can be reproduced easily with a level-triggered
1308 * PCI Ne2000 networking cards and PII/PIII processors, dual
1309 * BX chipset. ]
1310 */
1311 /*
1312 * Actually disabling the focus CPU check just makes the hang less
1313 * frequent as it makes the interrupt distributon model be more
1314 * like LRU than MRU (the short-term load is more even across CPUs).
1315 * See also the comment in end_level_ioapic_irq(). --macro
1316 */
1317
1318 /*
1319 * - enable focus processor (bit==0)
1320 * - 64bit mode always use processor focus
1321 * so no need to set it
1322 */
1323 value &= ~APIC_SPIV_FOCUS_DISABLED;
1324#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 /*
1327 * Set spurious IRQ vector
1328 */
1329 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001330 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 /*
1333 * Set up LVT0, LVT1:
1334 *
1335 * set up through-local-APIC on the BP's LINT0. This is not
1336 * strictly necessary in pure symmetric-IO mode, but sometimes
1337 * we delegate interrupts to the 8259A.
1338 */
1339 /*
1340 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1341 */
1342 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001343 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001345 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 } else {
1347 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001348 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001350 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
1352 /*
1353 * only the BP should see the LINT1 NMI signal, obviously.
1354 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001355 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 value = APIC_DM_NMI;
1357 else
1358 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001359 if (!lapic_is_integrated()) /* 82489DX */
1360 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001361 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001362
Andi Kleenbe71b852009-02-12 13:49:38 +01001363#ifdef CONFIG_X86_MCE_INTEL
1364 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001365 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001366 cmci_recheck();
1367#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001368}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Andi Kleen739f33b2008-01-30 13:30:40 +01001370void __cpuinit end_local_APIC_setup(void)
1371{
1372 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001373
1374#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001375 {
1376 unsigned int value;
1377 /* Disable the local apic timer */
1378 value = apic_read(APIC_LVTT);
1379 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1380 apic_write(APIC_LVTT, value);
1381 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001382#endif
1383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001385}
1386
1387void __init bsp_end_local_APIC_setup(void)
1388{
1389 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001390
1391 /*
1392 * Now that local APIC setup is completed for BP, configure the fault
1393 * handling for interrupt remapping.
1394 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001395 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001396 enable_drhd_fault_handling();
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398}
1399
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001400#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001401void check_x2apic(void)
1402{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001403 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001404 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001405 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001406 }
1407}
1408
1409void enable_x2apic(void)
1410{
1411 int msr, msr2;
1412
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001413 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001414 return;
1415
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001416 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1417 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001418 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001419 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1420 }
1421}
Weidong Han93758232009-04-17 16:42:14 +08001422#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001423
Gleb Natapovce69a782009-07-20 15:24:17 +03001424int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001425{
1426#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001427 if (!intr_remapping_supported()) {
1428 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001429 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001430 }
1431
Weidong Han93758232009-04-17 16:42:14 +08001432 if (!x2apic_preenabled && skip_ioapic_setup) {
1433 pr_info("Skipped enabling intr-remap because of skipping "
1434 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001435 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001436 }
1437
Gleb Natapovce69a782009-07-20 15:24:17 +03001438 if (enable_intr_remapping(x2apic_supported()))
1439 return 0;
1440
1441 pr_info("Enabled Interrupt-remapping\n");
1442
1443 return 1;
1444
1445#endif
1446 return 0;
1447}
1448
1449void __init enable_IR_x2apic(void)
1450{
1451 unsigned long flags;
1452 struct IO_APIC_route_entry **ioapic_entries = NULL;
1453 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001454 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001455
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001456 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001457 if (dmar_table_init_ret && !x2apic_supported())
1458 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001459
Fenghua Yub24696b2009-03-27 14:22:44 -07001460 ioapic_entries = alloc_ioapic_entries();
1461 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001462 pr_err("Allocate ioapic_entries failed\n");
1463 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001464 }
1465
1466 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001467 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001468 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001469 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001470 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001471
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001472 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001473 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001474 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001475
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001476 if (dmar_table_init_ret)
1477 ret = 0;
1478 else
1479 ret = enable_IR();
1480
Gleb Natapovce69a782009-07-20 15:24:17 +03001481 if (!ret) {
1482 /* IR is required if there is APIC ID > 255 even when running
1483 * under KVM
1484 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001485 if (max_physical_apicid > 255 ||
1486 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001487 goto nox2apic;
1488 /*
1489 * without IR all CPUs can be addressed by IOAPIC/MSI
1490 * only in physical mode
1491 */
1492 x2apic_force_phys();
1493 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001494
Gleb Natapovce69a782009-07-20 15:24:17 +03001495 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001496
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001497 if (x2apic_supported() && !x2apic_mode) {
1498 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001499 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001500 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001501 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001502
Gleb Natapovce69a782009-07-20 15:24:17 +03001503nox2apic:
1504 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001505 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001506 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001507 local_irq_restore(flags);
1508
Gleb Natapovce69a782009-07-20 15:24:17 +03001509out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001510 if (ioapic_entries)
1511 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001512
Gleb Natapovce69a782009-07-20 15:24:17 +03001513 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001514 return;
1515
Weidong Han93758232009-04-17 16:42:14 +08001516 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001517 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001518 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001519 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001520}
Weidong Han93758232009-04-17 16:42:14 +08001521
Yinghai Lube7a6562008-08-24 02:01:51 -07001522#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001523/*
1524 * Detect and enable local APICs on non-SMP boards.
1525 * Original code written by Keir Fraser.
1526 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1527 * not correctly set up (usually the APIC timer won't work etc.)
1528 */
1529static int __init detect_init_APIC(void)
1530{
1531 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001532 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001533 return -1;
1534 }
1535
1536 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001537 return 0;
1538}
Yinghai Lube7a6562008-08-24 02:01:51 -07001539#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001540
1541static int apic_verify(void)
1542{
1543 u32 features, h, l;
1544
1545 /*
1546 * The APIC feature bit should now be enabled
1547 * in `cpuid'
1548 */
1549 features = cpuid_edx(1);
1550 if (!(features & (1 << X86_FEATURE_APIC))) {
1551 pr_warning("Could not enable APIC!\n");
1552 return -1;
1553 }
1554 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1555 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1556
1557 /* The BIOS may have set up the APIC at some other address */
1558 rdmsr(MSR_IA32_APICBASE, l, h);
1559 if (l & MSR_IA32_APICBASE_ENABLE)
1560 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1561
1562 pr_info("Found and enabled local APIC!\n");
1563 return 0;
1564}
1565
1566int apic_force_enable(void)
1567{
1568 u32 h, l;
1569
1570 if (disable_apic)
1571 return -1;
1572
1573 /*
1574 * Some BIOSes disable the local APIC in the APIC_BASE
1575 * MSR. This can only be done in software for Intel P6 or later
1576 * and AMD K7 (Model > 1) or later.
1577 */
1578 rdmsr(MSR_IA32_APICBASE, l, h);
1579 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1580 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1581 l &= ~MSR_IA32_APICBASE_BASE;
1582 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1583 wrmsr(MSR_IA32_APICBASE, l, h);
1584 enabled_via_apicbase = 1;
1585 }
1586 return apic_verify();
1587}
1588
Yinghai Lube7a6562008-08-24 02:01:51 -07001589/*
1590 * Detect and initialize APIC
1591 */
1592static int __init detect_init_APIC(void)
1593{
Yinghai Lube7a6562008-08-24 02:01:51 -07001594 /* Disabled by kernel option? */
1595 if (disable_apic)
1596 return -1;
1597
1598 switch (boot_cpu_data.x86_vendor) {
1599 case X86_VENDOR_AMD:
1600 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001601 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001602 break;
1603 goto no_apic;
1604 case X86_VENDOR_INTEL:
1605 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1606 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1607 break;
1608 goto no_apic;
1609 default:
1610 goto no_apic;
1611 }
1612
1613 if (!cpu_has_apic) {
1614 /*
1615 * Over-ride BIOS and try to enable the local APIC only if
1616 * "lapic" specified.
1617 */
1618 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001619 pr_info("Local APIC disabled by BIOS -- "
1620 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001621 return -1;
1622 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001623 if (apic_force_enable())
1624 return -1;
1625 } else {
1626 if (apic_verify())
1627 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001628 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001629
1630 apic_pm_activate();
1631
1632 return 0;
1633
1634no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001635 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001636 return -1;
1637}
1638#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001639
1640/**
1641 * init_apic_mappings - initialize APIC mappings
1642 */
1643void __init init_apic_mappings(void)
1644{
Yinghai Lu4401da62009-05-02 10:40:57 -07001645 unsigned int new_apicid;
1646
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001647 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001648 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001649 return;
1650 }
1651
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001652 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001653 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001654 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001655 pr_info("APIC: disable apic facility\n");
1656 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001657 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001658 apic_phys = mp_lapic_addr;
1659
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001660 /*
1661 * acpi lapic path already maps that address in
1662 * acpi_register_lapic_address()
1663 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001664 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001665 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001666 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001667
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001668 /*
1669 * Fetch the APIC ID of the BSP in case we have a
1670 * default configuration (or the MP table is broken).
1671 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001672 new_apicid = read_apic_id();
1673 if (boot_cpu_physical_apicid != new_apicid) {
1674 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001675 /*
1676 * yeah -- we lie about apic_version
1677 * in case if apic was disabled via boot option
1678 * but it's not a problem for SMP compiled kernel
1679 * since smp_sanity_check is prepared for such a case
1680 * and disable smp mode
1681 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001682 apic_version[new_apicid] =
1683 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001684 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001685}
1686
Yinghai Luc0104d32010-12-07 00:55:17 -08001687void __init register_lapic_address(unsigned long address)
1688{
1689 mp_lapic_addr = address;
1690
Yinghai Lu04501932010-12-07 00:55:56 -08001691 if (!x2apic_mode) {
1692 set_fixmap_nocache(FIX_APIC_BASE, address);
1693 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1694 APIC_BASE, mp_lapic_addr);
1695 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001696 if (boot_cpu_physical_apicid == -1U) {
1697 boot_cpu_physical_apicid = read_apic_id();
1698 apic_version[boot_cpu_physical_apicid] =
1699 GET_APIC_VERSION(apic_read(APIC_LVR));
1700 }
1701}
1702
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001703/*
1704 * This initializes the IO-APIC and APIC hardware if this is
1705 * a UP kernel.
1706 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001707int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001708
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001709int __init APIC_init_uniprocessor(void)
1710{
1711 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001712 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001713 return -1;
1714 }
Jan Beulichf1182632009-01-14 12:27:35 +00001715#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001716 if (!cpu_has_apic) {
1717 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001718 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001719 return -1;
1720 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001721#else
1722 if (!smp_found_config && !cpu_has_apic)
1723 return -1;
1724
1725 /*
1726 * Complain if the BIOS pretends there is one.
1727 */
1728 if (!cpu_has_apic &&
1729 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001730 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1731 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001732 return -1;
1733 }
1734#endif
1735
Ingo Molnar72ce0162009-01-28 06:50:47 +01001736 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001737
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001738 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001739 connect_bsp_APIC();
1740
Yinghai Lufa2bd352008-08-24 02:01:50 -07001741#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001742 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001743#else
1744 /*
1745 * Hack: In case of kdump, after a crash, kernel might be booting
1746 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1747 * might be zero if read from MP tables. Get it from LAPIC.
1748 */
1749# ifdef CONFIG_CRASH_DUMP
1750 boot_cpu_physical_apicid = read_apic_id();
1751# endif
1752#endif
1753 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001754 setup_local_APIC();
1755
Yinghai Lu88d0f552009-02-14 23:57:28 -08001756#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001757 /*
1758 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001759 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001760 */
1761 if (!skip_ioapic_setup && nr_ioapics)
1762 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001763#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001764
Jan Beulich2fb270f2011-02-09 08:21:02 +00001765 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001766
Yinghai Lufa2bd352008-08-24 02:01:50 -07001767#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001768 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1769 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001770 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001771 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001772 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001773#endif
1774
Thomas Gleixner736deca2009-08-19 12:35:53 +02001775 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001776 return 0;
1777}
1778
1779/*
1780 * Local APIC interrupts
1781 */
1782
1783/*
1784 * This interrupt should _never_ happen with our APIC/SMP architecture
1785 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001786void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001787{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001788 u32 v;
1789
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790 exit_idle();
1791 irq_enter();
1792 /*
1793 * Check if this really is a spurious interrupt and ACK it
1794 * if it is a vectored one. Just in case...
1795 * Spurious interrupts should not be ACKed.
1796 */
1797 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1798 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1799 ack_APIC_irq();
1800
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001801 inc_irq_stat(irq_spurious_count);
1802
Yinghai Ludc1528d2008-08-24 02:01:53 -07001803 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001804 pr_info("spurious APIC interrupt on CPU#%d, "
1805 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001806 irq_exit();
1807}
1808
1809/*
1810 * This interrupt should never happen with our APIC/SMP architecture
1811 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001812void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001813{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001814 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001815
1816 exit_idle();
1817 irq_enter();
1818 /* First tickle the hardware, only then report what went on. -- REW */
1819 v = apic_read(APIC_ESR);
1820 apic_write(APIC_ESR, 0);
1821 v1 = apic_read(APIC_ESR);
1822 ack_APIC_irq();
1823 atomic_inc(&irq_err_count);
1824
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001825 /*
1826 * Here is what the APIC error bits mean:
1827 * 0: Send CS error
1828 * 1: Receive CS error
1829 * 2: Send accept error
1830 * 3: Receive accept error
1831 * 4: Reserved
1832 * 5: Send illegal vector
1833 * 6: Received illegal vector
1834 * 7: Illegal register address
1835 */
1836 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001837 smp_processor_id(), v , v1);
1838 irq_exit();
1839}
1840
Glauber Costab5841762008-05-28 13:38:28 -03001841/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001842 * connect_bsp_APIC - attach the APIC to the interrupt system
1843 */
Glauber Costab5841762008-05-28 13:38:28 -03001844void __init connect_bsp_APIC(void)
1845{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001846#ifdef CONFIG_X86_32
1847 if (pic_mode) {
1848 /*
1849 * Do not trust the local APIC being empty at bootup.
1850 */
1851 clear_local_APIC();
1852 /*
1853 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1854 * local APIC to INT and NMI lines.
1855 */
1856 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1857 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001858 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001859 }
1860#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001861 if (apic->enable_apic_mode)
1862 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001863}
1864
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001865/**
1866 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1867 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1868 *
1869 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1870 * APIC is disabled.
1871 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001872void disconnect_bsp_APIC(int virt_wire_setup)
1873{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001874 unsigned int value;
1875
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001876#ifdef CONFIG_X86_32
1877 if (pic_mode) {
1878 /*
1879 * Put the board back into PIC mode (has an effect only on
1880 * certain older boards). Note that APIC interrupts, including
1881 * IPIs, won't work beyond this point! The only exception are
1882 * INIT IPIs.
1883 */
1884 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1885 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001886 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001887 return;
1888 }
1889#endif
1890
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001891 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001892
1893 /* For the spurious interrupt use vector F, and enable it */
1894 value = apic_read(APIC_SPIV);
1895 value &= ~APIC_VECTOR_MASK;
1896 value |= APIC_SPIV_APIC_ENABLED;
1897 value |= 0xf;
1898 apic_write(APIC_SPIV, value);
1899
1900 if (!virt_wire_setup) {
1901 /*
1902 * For LVT0 make it edge triggered, active high,
1903 * external and enabled
1904 */
1905 value = apic_read(APIC_LVT0);
1906 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1907 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1908 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1909 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1910 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1911 apic_write(APIC_LVT0, value);
1912 } else {
1913 /* Disable LVT0 */
1914 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1915 }
1916
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001917 /*
1918 * For LVT1 make it edge triggered, active high,
1919 * nmi and enabled
1920 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001921 value = apic_read(APIC_LVT1);
1922 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1923 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1924 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1925 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1926 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1927 apic_write(APIC_LVT1, value);
1928}
1929
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001930void __cpuinit generic_processor_info(int apicid, int version)
1931{
1932 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001933
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001934 /*
1935 * Validate version
1936 */
1937 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001938 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001939 "fixing up to 0x10. (tell your hw vendor)\n",
1940 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001941 version = 0x10;
1942 }
1943 apic_version[apicid] = version;
1944
Mike Travis3b11ce72008-12-17 15:21:39 -08001945 if (num_processors >= nr_cpu_ids) {
1946 int max = nr_cpu_ids;
1947 int thiscpu = max + disabled_cpus;
1948
1949 pr_warning(
1950 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1951 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1952
1953 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001954 return;
1955 }
1956
1957 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001958 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001959
Mike Travisb2b815d2009-01-16 15:22:16 -08001960 if (version != apic_version[boot_cpu_physical_apicid])
1961 WARN_ONCE(1,
1962 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1963 apic_version[boot_cpu_physical_apicid], cpu, version);
1964
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001965 physid_set(apicid, phys_cpu_present_map);
1966 if (apicid == boot_cpu_physical_apicid) {
1967 /*
1968 * x86_bios_cpu_apicid is required to have processors listed
1969 * in same order as logical cpu numbers. Hence the first
1970 * entry is BSP, and so on.
1971 */
1972 cpu = 0;
1973 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001974 if (apicid > max_physical_apicid)
1975 max_physical_apicid = apicid;
1976
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001977#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001978 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1979 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001980#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001981
Mike Travis1de88cd2008-12-16 17:34:02 -08001982 set_cpu_possible(cpu, true);
1983 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001984}
1985
Suresh Siddha0c81c742008-07-10 11:16:48 -07001986int hard_smp_processor_id(void)
1987{
1988 return read_apic_id();
1989}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001990
1991void default_init_apic_ldr(void)
1992{
1993 unsigned long val;
1994
1995 apic_write(APIC_DFR, APIC_DFR_VALUE);
1996 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1997 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1998 apic_write(APIC_LDR, val);
1999}
2000
2001#ifdef CONFIG_X86_32
2002int default_apicid_to_node(int logical_apicid)
2003{
2004#ifdef CONFIG_SMP
2005 return apicid_2_node[hard_smp_processor_id()];
2006#else
2007 return 0;
2008#endif
2009}
Yinghai Lu34919982008-08-24 02:01:48 -07002010#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07002011
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002012/*
2013 * Power management
2014 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015#ifdef CONFIG_PM
2016
2017static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002018 /*
2019 * 'active' is true if the local APIC was enabled by us and
2020 * not the BIOS; this signifies that we are also responsible
2021 * for disabling it before entering apm/acpi suspend
2022 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 int active;
2024 /* r/w apic fields */
2025 unsigned int apic_id;
2026 unsigned int apic_taskpri;
2027 unsigned int apic_ldr;
2028 unsigned int apic_dfr;
2029 unsigned int apic_spiv;
2030 unsigned int apic_lvtt;
2031 unsigned int apic_lvtpc;
2032 unsigned int apic_lvt0;
2033 unsigned int apic_lvt1;
2034 unsigned int apic_lvterr;
2035 unsigned int apic_tmict;
2036 unsigned int apic_tdcr;
2037 unsigned int apic_thmr;
2038} apic_pm_state;
2039
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002040static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041{
2042 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002043 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044
2045 if (!apic_pm_state.active)
2046 return 0;
2047
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002048 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002049
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002050 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2052 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2053 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2054 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2055 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002056 if (maxlvt >= 4)
2057 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2059 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2060 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2061 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2062 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002063#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002064 if (maxlvt >= 5)
2065 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2066#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002067
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002068 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002070
Fenghua Yub24696b2009-03-27 14:22:44 -07002071 if (intr_remapping_enabled)
2072 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002073
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 local_irq_restore(flags);
2075 return 0;
2076}
2077
2078static int lapic_resume(struct sys_device *dev)
2079{
2080 unsigned int l, h;
2081 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002082 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002083 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002084 struct IO_APIC_route_entry **ioapic_entries = NULL;
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 if (!apic_pm_state.active)
2087 return 0;
2088
Fenghua Yub24696b2009-03-27 14:22:44 -07002089 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002090 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002091 ioapic_entries = alloc_ioapic_entries();
2092 if (!ioapic_entries) {
2093 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002094 ret = -ENOMEM;
2095 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002096 }
2097
2098 ret = save_IO_APIC_setup(ioapic_entries);
2099 if (ret) {
2100 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2101 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002102 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002103 }
2104
2105 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002106 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002107 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002108
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002109 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002110 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002111 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002112 /*
2113 * Make sure the APICBASE points to the right address
2114 *
2115 * FIXME! This will be wrong if we ever support suspend on
2116 * SMP! We'll need to do this as part of the CPU restore!
2117 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002118 rdmsr(MSR_IA32_APICBASE, l, h);
2119 l &= ~MSR_IA32_APICBASE_BASE;
2120 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2121 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002122 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002123
Fenghua Yub24696b2009-03-27 14:22:44 -07002124 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2126 apic_write(APIC_ID, apic_pm_state.apic_id);
2127 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2128 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2129 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2130 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2131 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2132 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002133#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002134 if (maxlvt >= 5)
2135 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2136#endif
2137 if (maxlvt >= 4)
2138 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2140 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2141 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2142 apic_write(APIC_ESR, 0);
2143 apic_read(APIC_ESR);
2144 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2145 apic_write(APIC_ESR, 0);
2146 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002147
Weidong Han9a2755c2009-04-17 16:42:16 +08002148 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002149 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002150 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002151 restore_IO_APIC_setup(ioapic_entries);
2152 free_ioapic_entries(ioapic_entries);
2153 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002154restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002156
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002157 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158}
2159
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002160/*
2161 * This device has no shutdown method - fully functioning local APICs
2162 * are needed on every CPU up until machine_halt/restart/poweroff.
2163 */
2164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002166 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 .resume = lapic_resume,
2168 .suspend = lapic_suspend,
2169};
2170
2171static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002172 .id = 0,
2173 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174};
2175
Ashok Raje6982c62005-06-25 14:54:58 -07002176static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177{
2178 apic_pm_state.active = 1;
2179}
2180
2181static int __init init_lapic_sysfs(void)
2182{
2183 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 if (!cpu_has_apic)
2186 return 0;
2187 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002188
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 error = sysdev_class_register(&lapic_sysclass);
2190 if (!error)
2191 error = sysdev_register(&device_lapic);
2192 return error;
2193}
Fenghua Yub24696b2009-03-27 14:22:44 -07002194
2195/* local apic needs to resume before other devices access its registers. */
2196core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
2198#else /* CONFIG_PM */
2199
2200static void apic_pm_activate(void) { }
2201
2202#endif /* CONFIG_PM */
2203
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002204#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002205
2206static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207{
2208 int i, clusters, zeros;
2209 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002210 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2212
Mike Travis23ca4bb2008-05-12 21:21:12 +02002213 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002214 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
Mike Travis168ef542008-12-16 17:34:01 -08002216 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002217 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002218 if (bios_cpu_apicid) {
2219 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302220 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002221 if (cpu_present(i))
2222 id = per_cpu(x86_bios_cpu_apicid, i);
2223 else
2224 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302225 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002226 break;
2227
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 if (id != BAD_APICID)
2229 __set_bit(APIC_CLUSTERID(id), clustermap);
2230 }
2231
2232 /* Problem: Partially populated chassis may not have CPUs in some of
2233 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002234 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2235 * Since clusters are allocated sequentially, count zeros only if
2236 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 */
2238 clusters = 0;
2239 zeros = 0;
2240 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2241 if (test_bit(i, clustermap)) {
2242 clusters += 1 + zeros;
2243 zeros = 0;
2244 } else
2245 ++zeros;
2246 }
2247
Yinghai Lue0e42142009-04-26 23:39:38 -07002248 return clusters;
2249}
2250
2251static int __cpuinitdata multi_checked;
2252static int __cpuinitdata multi;
2253
2254static int __cpuinit set_multi(const struct dmi_system_id *d)
2255{
2256 if (multi)
2257 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002258 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002259 multi = 1;
2260 return 0;
2261}
2262
2263static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2264 {
2265 .callback = set_multi,
2266 .ident = "IBM System Summit2",
2267 .matches = {
2268 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2269 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2270 },
2271 },
2272 {}
2273};
2274
2275static void __cpuinit dmi_check_multi(void)
2276{
2277 if (multi_checked)
2278 return;
2279
2280 dmi_check_system(multi_dmi_table);
2281 multi_checked = 1;
2282}
2283
2284/*
2285 * apic_is_clustered_box() -- Check if we can expect good TSC
2286 *
2287 * Thus far, the major user of this is IBM's Summit2 series:
2288 * Clustered boxes may have unsynced TSC problems if they are
2289 * multi-chassis.
2290 * Use DMI to check them
2291 */
2292__cpuinit int apic_is_clustered_box(void)
2293{
2294 dmi_check_multi();
2295 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002296 return 1;
2297
Yinghai Lue0e42142009-04-26 23:39:38 -07002298 if (!is_vsmp_box())
2299 return 0;
2300
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002302 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2303 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002305 if (apic_cluster_num() > 1)
2306 return 1;
2307
2308 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002310#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311
2312/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002313 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002315static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002316{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002318 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002319 return 0;
2320}
2321early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002323/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002324static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002325{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002326 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002327}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002328early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002330static int __init parse_lapic_timer_c2_ok(char *arg)
2331{
2332 local_apic_timer_c2_ok = 1;
2333 return 0;
2334}
2335early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2336
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002337static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002338{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002340 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002341}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002342early_param("noapictimer", parse_disable_apic_timer);
2343
2344static int __init parse_nolapic_timer(char *arg)
2345{
2346 disable_apic_timer = 1;
2347 return 0;
2348}
2349early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002350
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002351static int __init apic_set_verbosity(char *arg)
2352{
2353 if (!arg) {
2354#ifdef CONFIG_X86_64
2355 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002356 return 0;
2357#endif
2358 return -EINVAL;
2359 }
2360
2361 if (strcmp("debug", arg) == 0)
2362 apic_verbosity = APIC_DEBUG;
2363 else if (strcmp("verbose", arg) == 0)
2364 apic_verbosity = APIC_VERBOSE;
2365 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002366 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002367 " use apic=verbose or apic=debug\n", arg);
2368 return -EINVAL;
2369 }
2370
2371 return 0;
2372}
2373early_param("apic", apic_set_verbosity);
2374
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002375static int __init lapic_insert_resource(void)
2376{
2377 if (!apic_phys)
2378 return -1;
2379
2380 /* Put local APIC into the resource map. */
2381 lapic_resource.start = apic_phys;
2382 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2383 insert_resource(&iomem_resource, &lapic_resource);
2384
2385 return 0;
2386}
2387
2388/*
2389 * need call insert after e820_reserve_resources()
2390 * that is using request_resource
2391 */
2392late_initcall(lapic_insert_resource);