blob: 39304b4f00698ad74900a58ab539465db146a63d [file] [log] [blame]
Amit Kucheriab996b582010-02-02 11:57:53 -08001/*
2 * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13#include <linux/init.h>
14#include <linux/platform_device.h>
Dinh Nguyenf00b7712010-05-27 10:45:05 -050015#include <linux/i2c.h>
Dinh Nguyen231637f2010-04-30 15:48:25 -050016#include <linux/gpio.h>
17#include <linux/delay.h>
18#include <linux/io.h>
Dinh Nguyen2ba5a2c2010-05-10 13:45:59 -050019#include <linux/fsl_devices.h>
Fabio Estevam3efee472010-08-23 07:32:09 -070020#include <linux/fec.h>
Amit Kucheriab996b582010-02-02 11:57:53 -080021
22#include <mach/common.h>
23#include <mach/hardware.h>
Amit Kucheriab996b582010-02-02 11:57:53 -080024#include <mach/iomux-mx51.h>
Dinh Nguyen231637f2010-04-30 15:48:25 -050025#include <mach/mxc_ehci.h>
Amit Kucheriab996b582010-02-02 11:57:53 -080026
27#include <asm/irq.h>
28#include <asm/setup.h>
29#include <asm/mach-types.h>
30#include <asm/mach/arch.h>
31#include <asm/mach/time.h>
32
Uwe Kleine-König04b73b12010-08-11 22:23:06 +020033#include "devices-imx51.h"
Amit Kucheriab996b582010-02-02 11:57:53 -080034#include "devices.h"
35
Dinh Nguyen231637f2010-04-30 15:48:25 -050036#define BABBAGE_USB_HUB_RESET (0*32 + 7) /* GPIO_1_7 */
37#define BABBAGE_USBH1_STP (0*32 + 27) /* GPIO_1_27 */
Fabio Estevam3efee472010-08-23 07:32:09 -070038#define BABBAGE_PHY_RESET (1*32 + 5) /* GPIO_2_5 */
39#define BABBAGE_FEC_PHY_RESET (1*32 + 14) /* GPIO_2_14 */
Dinh Nguyen231637f2010-04-30 15:48:25 -050040
41/* USB_CTRL_1 */
42#define MX51_USB_CTRL_1_OFFSET 0x10
43#define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
44
45#define MX51_USB_PLLDIV_12_MHZ 0x00
46#define MX51_USB_PLL_DIV_19_2_MHZ 0x01
47#define MX51_USB_PLL_DIV_24_MHZ 0x02
48
Amit Kucheriab996b582010-02-02 11:57:53 -080049static struct pad_desc mx51babbage_pads[] = {
50 /* UART1 */
51 MX51_PAD_UART1_RXD__UART1_RXD,
52 MX51_PAD_UART1_TXD__UART1_TXD,
53 MX51_PAD_UART1_RTS__UART1_RTS,
54 MX51_PAD_UART1_CTS__UART1_CTS,
55
56 /* UART2 */
57 MX51_PAD_UART2_RXD__UART2_RXD,
58 MX51_PAD_UART2_TXD__UART2_TXD,
59
60 /* UART3 */
61 MX51_PAD_EIM_D25__UART3_RXD,
62 MX51_PAD_EIM_D26__UART3_TXD,
63 MX51_PAD_EIM_D27__UART3_RTS,
64 MX51_PAD_EIM_D24__UART3_CTS,
Dinh Nguyen231637f2010-04-30 15:48:25 -050065
Dinh Nguyenf00b7712010-05-27 10:45:05 -050066 /* I2C1 */
67 MX51_PAD_EIM_D16__I2C1_SDA,
68 MX51_PAD_EIM_D19__I2C1_SCL,
69
70 /* I2C2 */
71 MX51_PAD_KEY_COL4__I2C2_SCL,
72 MX51_PAD_KEY_COL5__I2C2_SDA,
73
74 /* HSI2C */
75 MX51_PAD_I2C1_CLK__HSI2C_CLK,
76 MX51_PAD_I2C1_DAT__HSI2C_DAT,
77
Dinh Nguyen231637f2010-04-30 15:48:25 -050078 /* USB HOST1 */
79 MX51_PAD_USBH1_CLK__USBH1_CLK,
80 MX51_PAD_USBH1_DIR__USBH1_DIR,
81 MX51_PAD_USBH1_NXT__USBH1_NXT,
82 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
83 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
84 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
85 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
86 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
87 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
88 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
89 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
90
91 /* USB HUB reset line*/
Amit Kucheria68d03da2010-06-16 14:00:15 +030092 MX51_PAD_GPIO_1_7__GPIO_1_7,
Fabio Estevam3efee472010-08-23 07:32:09 -070093
94 /* FEC */
95 MX51_PAD_EIM_EB2__FEC_MDIO,
96 MX51_PAD_EIM_EB3__FEC_RDAT1,
97 MX51_PAD_EIM_CS2__FEC_RDAT2,
98 MX51_PAD_EIM_CS3__FEC_RDAT3,
99 MX51_PAD_EIM_CS4__FEC_RX_ER,
100 MX51_PAD_EIM_CS5__FEC_CRS,
101 MX51_PAD_NANDF_RB2__FEC_COL,
102 MX51_PAD_NANDF_RB3__FEC_RXCLK,
103 MX51_PAD_NANDF_RB6__FEC_RDAT0,
104 MX51_PAD_NANDF_RB7__FEC_TDAT0,
105 MX51_PAD_NANDF_CS2__FEC_TX_ER,
106 MX51_PAD_NANDF_CS3__FEC_MDC,
107 MX51_PAD_NANDF_CS4__FEC_TDAT1,
108 MX51_PAD_NANDF_CS5__FEC_TDAT2,
109 MX51_PAD_NANDF_CS6__FEC_TDAT3,
110 MX51_PAD_NANDF_CS7__FEC_TX_EN,
111 MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
112
113 /* FEC PHY reset line */
114 MX51_PAD_EIM_A20__GPIO_2_14,
Shawn Guo72230662010-10-22 00:55:20 +0800115
116 /* SD 1 */
117 MX51_PAD_SD1_CMD__SD1_CMD,
118 MX51_PAD_SD1_CLK__SD1_CLK,
119 MX51_PAD_SD1_DATA0__SD1_DATA0,
120 MX51_PAD_SD1_DATA1__SD1_DATA1,
121 MX51_PAD_SD1_DATA2__SD1_DATA2,
122 MX51_PAD_SD1_DATA3__SD1_DATA3,
123
124 /* SD 2 */
125 MX51_PAD_SD2_CMD__SD2_CMD,
126 MX51_PAD_SD2_CLK__SD2_CLK,
127 MX51_PAD_SD2_DATA0__SD2_DATA0,
128 MX51_PAD_SD2_DATA1__SD2_DATA1,
129 MX51_PAD_SD2_DATA2__SD2_DATA2,
130 MX51_PAD_SD2_DATA3__SD2_DATA3,
Amit Kucheriab996b582010-02-02 11:57:53 -0800131};
132
133/* Serial ports */
134#if defined(CONFIG_SERIAL_IMX) || defined(CONFIG_SERIAL_IMX_MODULE)
Uwe Kleine-König04b73b12010-08-11 22:23:06 +0200135static const struct imxuart_platform_data uart_pdata __initconst = {
Amit Kucheriab996b582010-02-02 11:57:53 -0800136 .flags = IMXUART_HAVE_RTSCTS,
137};
138
139static inline void mxc_init_imx_uart(void)
140{
Uwe Kleine-König04b73b12010-08-11 22:23:06 +0200141 imx51_add_imx_uart(0, &uart_pdata);
142 imx51_add_imx_uart(1, &uart_pdata);
143 imx51_add_imx_uart(2, &uart_pdata);
Amit Kucheriab996b582010-02-02 11:57:53 -0800144}
145#else /* !SERIAL_IMX */
146static inline void mxc_init_imx_uart(void)
147{
148}
149#endif /* SERIAL_IMX */
150
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200151static const struct imxi2c_platform_data babbage_i2c_data __initconst = {
Dinh Nguyenf00b7712010-05-27 10:45:05 -0500152 .bitrate = 100000,
153};
154
155static struct imxi2c_platform_data babbage_hsi2c_data = {
156 .bitrate = 400000,
157};
158
Dinh Nguyen231637f2010-04-30 15:48:25 -0500159static int gpio_usbh1_active(void)
160{
161 struct pad_desc usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO_1_27;
Dinh Nguyend6b273b2010-05-17 10:46:01 -0500162 struct pad_desc phyreset_gpio = MX51_PAD_EIM_D21__GPIO_2_5;
Dinh Nguyen231637f2010-04-30 15:48:25 -0500163 int ret;
164
165 /* Set USBH1_STP to GPIO and toggle it */
166 mxc_iomux_v3_setup_pad(&usbh1stp_gpio);
167 ret = gpio_request(BABBAGE_USBH1_STP, "usbh1_stp");
168
169 if (ret) {
170 pr_debug("failed to get MX51_PAD_USBH1_STP__GPIO_1_27: %d\n", ret);
171 return ret;
172 }
173 gpio_direction_output(BABBAGE_USBH1_STP, 0);
174 gpio_set_value(BABBAGE_USBH1_STP, 1);
175 msleep(100);
176 gpio_free(BABBAGE_USBH1_STP);
Dinh Nguyend6b273b2010-05-17 10:46:01 -0500177
178 /* De-assert USB PHY RESETB */
179 mxc_iomux_v3_setup_pad(&phyreset_gpio);
180 ret = gpio_request(BABBAGE_PHY_RESET, "phy_reset");
181
182 if (ret) {
183 pr_debug("failed to get MX51_PAD_EIM_D21__GPIO_2_5: %d\n", ret);
184 return ret;
185 }
186 gpio_direction_output(BABBAGE_PHY_RESET, 1);
Dinh Nguyen231637f2010-04-30 15:48:25 -0500187 return 0;
188}
189
190static inline void babbage_usbhub_reset(void)
191{
192 int ret;
193
194 /* Bring USB hub out of reset */
195 ret = gpio_request(BABBAGE_USB_HUB_RESET, "GPIO1_7");
196 if (ret) {
197 printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);
198 return;
199 }
200 gpio_direction_output(BABBAGE_USB_HUB_RESET, 0);
201
202 /* USB HUB RESET - De-assert USB HUB RESET_N */
203 msleep(1);
204 gpio_set_value(BABBAGE_USB_HUB_RESET, 0);
205 msleep(1);
206 gpio_set_value(BABBAGE_USB_HUB_RESET, 1);
207}
208
Fabio Estevam3efee472010-08-23 07:32:09 -0700209static inline void babbage_fec_reset(void)
210{
211 int ret;
212
213 /* reset FEC PHY */
214 ret = gpio_request(BABBAGE_FEC_PHY_RESET, "fec-phy-reset");
215 if (ret) {
216 printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);
217 return;
218 }
219 gpio_direction_output(BABBAGE_FEC_PHY_RESET, 0);
220 gpio_set_value(BABBAGE_FEC_PHY_RESET, 0);
221 msleep(1);
222 gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);
223}
224
Dinh Nguyen231637f2010-04-30 15:48:25 -0500225/* This function is board specific as the bit mask for the plldiv will also
226be different for other Freescale SoCs, thus a common bitmask is not
227possible and cannot get place in /plat-mxc/ehci.c.*/
228static int initialize_otg_port(struct platform_device *pdev)
229{
230 u32 v;
231 void __iomem *usb_base;
Sascha Hauere7a895b2010-08-19 11:37:31 +0200232 void __iomem *usbother_base;
Dinh Nguyen231637f2010-04-30 15:48:25 -0500233
234 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
235 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
236
237 /* Set the PHY clock to 19.2MHz */
238 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
239 v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
240 v |= MX51_USB_PLL_DIV_19_2_MHZ;
241 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
242 iounmap(usb_base);
243 return 0;
244}
245
246static int initialize_usbh1_port(struct platform_device *pdev)
247{
248 u32 v;
249 void __iomem *usb_base;
Sascha Hauere7a895b2010-08-19 11:37:31 +0200250 void __iomem *usbother_base;
Dinh Nguyen231637f2010-04-30 15:48:25 -0500251
252 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
253 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
254
255 /* The clock for the USBH1 ULPI port will come externally from the PHY. */
256 v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
257 __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
258 iounmap(usb_base);
259 return 0;
260}
261
262static struct mxc_usbh_platform_data dr_utmi_config = {
263 .init = initialize_otg_port,
264 .portsc = MXC_EHCI_UTMI_16BIT,
265 .flags = MXC_EHCI_INTERNAL_PHY,
266};
267
Dinh Nguyen2ba5a2c2010-05-10 13:45:59 -0500268static struct fsl_usb2_platform_data usb_pdata = {
269 .operating_mode = FSL_USB2_DR_DEVICE,
270 .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
271};
272
Dinh Nguyen231637f2010-04-30 15:48:25 -0500273static struct mxc_usbh_platform_data usbh1_config = {
274 .init = initialize_usbh1_port,
275 .portsc = MXC_EHCI_MODE_ULPI,
276 .flags = (MXC_EHCI_POWER_PINS_ENABLED | MXC_EHCI_ITC_NO_THRESHOLD),
277};
278
Dinh Nguyen2ba5a2c2010-05-10 13:45:59 -0500279static int otg_mode_host;
280
281static int __init babbage_otg_mode(char *options)
282{
283 if (!strcmp(options, "host"))
284 otg_mode_host = 1;
285 else if (!strcmp(options, "device"))
286 otg_mode_host = 0;
287 else
288 pr_info("otg_mode neither \"host\" nor \"device\". "
289 "Defaulting to device\n");
290 return 0;
291}
292__setup("otg_mode=", babbage_otg_mode);
293
Amit Kucheriab996b582010-02-02 11:57:53 -0800294/*
295 * Board specific initialization.
296 */
297static void __init mxc_board_init(void)
298{
Dinh Nguyen231637f2010-04-30 15:48:25 -0500299 struct pad_desc usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;
300
Amit Kucheriab996b582010-02-02 11:57:53 -0800301 mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,
302 ARRAY_SIZE(mx51babbage_pads));
303 mxc_init_imx_uart();
Fabio Estevam3efee472010-08-23 07:32:09 -0700304 babbage_fec_reset();
Uwe Kleine-König6bd96f32010-10-06 12:00:18 +0200305 imx51_add_fec(NULL);
Dinh Nguyen231637f2010-04-30 15:48:25 -0500306
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200307 imx51_add_imx_i2c(0, &babbage_i2c_data);
308 imx51_add_imx_i2c(1, &babbage_i2c_data);
Dinh Nguyenf00b7712010-05-27 10:45:05 -0500309 mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);
310
Dinh Nguyen2ba5a2c2010-05-10 13:45:59 -0500311 if (otg_mode_host)
312 mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
313 else {
314 initialize_otg_port(NULL);
315 mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
316 }
Dinh Nguyen231637f2010-04-30 15:48:25 -0500317
318 gpio_usbh1_active();
319 mxc_register_device(&mxc_usbh1_device, &usbh1_config);
320 /* setback USBH1_STP to be function */
321 mxc_iomux_v3_setup_pad(&usbh1stp);
322 babbage_usbhub_reset();
Shawn Guo72230662010-10-22 00:55:20 +0800323
324 imx51_add_esdhc(0, NULL);
325 imx51_add_esdhc(1, NULL);
Amit Kucheriab996b582010-02-02 11:57:53 -0800326}
327
328static void __init mx51_babbage_timer_init(void)
329{
Fabio Estevam82d52a12010-02-17 12:02:56 -0800330 mx51_clocks_init(32768, 24000000, 22579200, 0);
Amit Kucheriab996b582010-02-02 11:57:53 -0800331}
332
333static struct sys_timer mxc_timer = {
334 .init = mx51_babbage_timer_init,
335};
336
337MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")
338 /* Maintainer: Amit Kucheria <amit.kucheria@canonical.com> */
339 .phys_io = MX51_AIPS1_BASE_ADDR,
340 .io_pg_offst = ((MX51_AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
Uwe Kleine-Könige16ddb32010-08-24 12:33:23 +0200341 .boot_params = MX51_PHYS_OFFSET + 0x100,
Amit Kucheriab996b582010-02-02 11:57:53 -0800342 .map_io = mx51_map_io,
343 .init_irq = mx51_init_irq,
344 .init_machine = mxc_board_init,
345 .timer = &mxc_timer,
346MACHINE_END