blob: 4a5b61ff0ae9ea67c32c28b7abfe5c7add948c5c [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
32 * Opcode effective-address decode tables.
33 * Note that we only emulate instructions that have at least one memory
34 * operand (excluding implicit stack references). We assume that stack
35 * references and instruction fetches will never occur in special memory
36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
37 * not be handled.
38 */
39
40/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030041#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080042/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030043#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
44#define DstReg (2<<1) /* Register operand. */
45#define DstMem (3<<1) /* Memory operand. */
46#define DstAcc (4<<1) /* Destination Accumulator */
47#define DstDI (5<<1) /* Destination is in ES:(E)DI */
48#define DstMem64 (6<<1) /* 64bit memory operand */
Wei Yongjun943858e2010-08-06 11:36:51 +080049#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
Avi Kivityab85b12b2010-07-29 15:11:49 +030050#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080051/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020052#define SrcNone (0<<4) /* No source operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020053#define SrcReg (1<<4) /* Register operand. */
54#define SrcMem (2<<4) /* Memory operand. */
55#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
57#define SrcImm (5<<4) /* Immediate operand. */
58#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010059#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030060#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030061#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020062#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030063#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
64#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080065#define SrcAcc (0xd<<4) /* Source Accumulator */
Avi Kivityb250e602010-08-18 15:11:24 +030066#define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
Gleb Natapov341de7e2009-04-12 13:36:41 +030067#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080068/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030069#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080070/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030071#define Mov (1<<9)
72#define BitOp (1<<10)
73#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020074#define String (1<<12) /* String instruction (rep capable) */
75#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020076#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
77#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity0d7cdee2011-03-29 11:34:38 +020078#define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
Avi Kivity12537912011-03-29 11:41:27 +020079#define Sse (1<<17) /* SSE Vector instruction */
Joerg Roedel01de8b02011-04-04 12:39:31 +020080#define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030081/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +020082#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Avi Kivityd8671622011-02-01 16:32:03 +020083#define VendorSpecific (1<<22) /* Vendor specific instruction */
Avi Kivity5a506b12010-08-01 15:10:29 +030084#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030085#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030086#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
Avi Kivity7db41eb2010-08-18 19:25:28 +030095#define Src2Imm (4<<29)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010096#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityd0e53322010-07-29 15:11:54 +030098#define X2(x...) x, x
99#define X3(x...) X2(x), x
100#define X4(x...) X2(x), X2(x)
101#define X5(x...) X4(x), x
102#define X6(x...) X4(x), X2(x)
103#define X7(x...) X4(x), X3(x)
104#define X8(x...) X4(x), X4(x)
105#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300106
Avi Kivityd65b1de2010-07-29 15:11:35 +0300107struct opcode {
108 u32 flags;
Avi Kivityc4f035c2011-04-04 12:39:22 +0200109 u8 intercept;
Avi Kivity120df892010-07-29 15:11:39 +0300110 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300111 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300112 struct opcode *group;
113 struct group_dual *gdual;
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200114 struct gprefix *gprefix;
Avi Kivity120df892010-07-29 15:11:39 +0300115 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200116 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200124struct gprefix {
125 struct opcode pfx_no;
126 struct opcode pfx_66;
127 struct opcode pfx_f2;
128 struct opcode pfx_f3;
129};
130
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200132#define EFLG_ID (1<<21)
133#define EFLG_VIP (1<<20)
134#define EFLG_VIF (1<<19)
135#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200136#define EFLG_VM (1<<17)
137#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200138#define EFLG_IOPL (3<<12)
139#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140#define EFLG_OF (1<<11)
141#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200142#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200143#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144#define EFLG_SF (1<<7)
145#define EFLG_ZF (1<<6)
146#define EFLG_AF (1<<4)
147#define EFLG_PF (1<<2)
148#define EFLG_CF (1<<0)
149
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300150#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
151#define EFLG_RESERVED_ONE_MASK 2
152
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153/*
154 * Instruction emulation:
155 * Most instructions are emulated directly via a fragment of inline assembly
156 * code. This allows us to save/restore EFLAGS and thus very easily pick up
157 * any modified flags.
158 */
159
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800160#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800161#define _LO32 "k" /* force 32-bit operand */
162#define _STK "%%rsp" /* stack pointer */
163#elif defined(__i386__)
164#define _LO32 "" /* force 32-bit operand */
165#define _STK "%%esp" /* stack pointer */
166#endif
167
168/*
169 * These EFLAGS bits are restored from saved value during emulation, and
170 * any changes are written back to the saved value after emulation.
171 */
172#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
173
174/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200175#define _PRE_EFLAGS(_sav, _msk, _tmp) \
176 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
177 "movl %"_sav",%"_LO32 _tmp"; " \
178 "push %"_tmp"; " \
179 "push %"_tmp"; " \
180 "movl %"_msk",%"_LO32 _tmp"; " \
181 "andl %"_LO32 _tmp",("_STK"); " \
182 "pushf; " \
183 "notl %"_LO32 _tmp"; " \
184 "andl %"_LO32 _tmp",("_STK"); " \
185 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
186 "pop %"_tmp"; " \
187 "orl %"_LO32 _tmp",("_STK"); " \
188 "popf; " \
189 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190
191/* After executing instruction: write-back necessary bits in EFLAGS. */
192#define _POST_EFLAGS(_sav, _msk, _tmp) \
193 /* _sav |= EFLAGS & _msk; */ \
194 "pushf; " \
195 "pop %"_tmp"; " \
196 "andl %"_msk",%"_LO32 _tmp"; " \
197 "orl %"_LO32 _tmp",%"_sav"; "
198
Avi Kivitydda96d82008-11-26 15:14:10 +0200199#ifdef CONFIG_X86_64
200#define ON64(x) x
201#else
202#define ON64(x)
203#endif
204
Avi Kivityb3b3d252010-08-16 17:49:52 +0300205#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200206 do { \
207 __asm__ __volatile__ ( \
208 _PRE_EFLAGS("0", "4", "2") \
209 _op _suffix " %"_x"3,%1; " \
210 _POST_EFLAGS("0", "4", "2") \
Avi Kivityfb2c2642010-08-16 17:50:56 +0300211 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200212 "=&r" (_tmp) \
213 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200214 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200215
216
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217/* Raw emulation: instruction has two explicit operands. */
218#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200219 do { \
220 unsigned long _tmp; \
221 \
222 switch ((_dst).bytes) { \
223 case 2: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300224 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200225 break; \
226 case 4: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300227 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200228 break; \
229 case 8: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300230 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200231 break; \
232 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 } while (0)
234
235#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
236 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200237 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400238 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800239 case 1: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300240 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800241 break; \
242 default: \
243 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
244 _wx, _wy, _lx, _ly, _qx, _qy); \
245 break; \
246 } \
247 } while (0)
248
249/* Source operand is byte-sized and may be restricted to just %cl. */
250#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
251 __emulate_2op(_op, _src, _dst, _eflags, \
252 "b", "c", "b", "c", "b", "c", "b", "c")
253
254/* Source operand is byte, word, long or quad sized. */
255#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
256 __emulate_2op(_op, _src, _dst, _eflags, \
257 "b", "q", "w", "r", _LO32, "r", "", "r")
258
259/* Source operand is word, long or quad sized. */
260#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
261 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
262 "w", "r", _LO32, "r", "", "r")
263
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100264/* Instruction has three operands and one operand is stored in ECX register */
Avi Kivity72952612011-04-20 13:12:27 +0300265#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
266 do { \
267 unsigned long _tmp; \
268 _type _clv = (_cl).val; \
269 _type _srcv = (_src).val; \
270 _type _dstv = (_dst).val; \
271 \
272 __asm__ __volatile__ ( \
273 _PRE_EFLAGS("0", "5", "2") \
274 _op _suffix " %4,%1 \n" \
275 _POST_EFLAGS("0", "5", "2") \
276 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
277 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
278 ); \
279 \
280 (_cl).val = (unsigned long) _clv; \
281 (_src).val = (unsigned long) _srcv; \
282 (_dst).val = (unsigned long) _dstv; \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100283 } while (0)
284
Avi Kivity72952612011-04-20 13:12:27 +0300285#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
286 do { \
287 switch ((_dst).bytes) { \
288 case 2: \
289 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
290 "w", unsigned short); \
291 break; \
292 case 4: \
293 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
294 "l", unsigned int); \
295 break; \
296 case 8: \
297 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
298 "q", unsigned long)); \
299 break; \
300 } \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100301 } while (0)
302
Avi Kivitydda96d82008-11-26 15:14:10 +0200303#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800304 do { \
305 unsigned long _tmp; \
306 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200307 __asm__ __volatile__ ( \
308 _PRE_EFLAGS("0", "3", "2") \
309 _op _suffix " %1; " \
310 _POST_EFLAGS("0", "3", "2") \
311 : "=m" (_eflags), "+m" ((_dst).val), \
312 "=&r" (_tmp) \
313 : "i" (EFLAGS_MASK)); \
314 } while (0)
315
316/* Instruction has only one explicit operand (no source operand). */
317#define emulate_1op(_op, _dst, _eflags) \
318 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200320 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
321 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
322 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
323 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 } \
325 } while (0)
326
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300327#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
328 do { \
329 unsigned long _tmp; \
330 \
331 __asm__ __volatile__ ( \
332 _PRE_EFLAGS("0", "4", "1") \
333 _op _suffix " %5; " \
334 _POST_EFLAGS("0", "4", "1") \
335 : "=m" (_eflags), "=&r" (_tmp), \
336 "+a" (_rax), "+d" (_rdx) \
337 : "i" (EFLAGS_MASK), "m" ((_src).val), \
338 "a" (_rax), "d" (_rdx)); \
339 } while (0)
340
Avi Kivityf6b35972010-08-26 11:59:00 +0300341#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
342 do { \
343 unsigned long _tmp; \
344 \
345 __asm__ __volatile__ ( \
346 _PRE_EFLAGS("0", "5", "1") \
347 "1: \n\t" \
348 _op _suffix " %6; " \
349 "2: \n\t" \
350 _POST_EFLAGS("0", "5", "1") \
351 ".pushsection .fixup,\"ax\" \n\t" \
352 "3: movb $1, %4 \n\t" \
353 "jmp 2b \n\t" \
354 ".popsection \n\t" \
355 _ASM_EXTABLE(1b, 3b) \
356 : "=m" (_eflags), "=&r" (_tmp), \
357 "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
358 : "i" (EFLAGS_MASK), "m" ((_src).val), \
359 "a" (_rax), "d" (_rdx)); \
360 } while (0)
361
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300362/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
Avi Kivity72952612011-04-20 13:12:27 +0300363#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
364 do { \
365 switch((_src).bytes) { \
366 case 1: \
367 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
368 _eflags, "b"); \
369 break; \
370 case 2: \
371 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
372 _eflags, "w"); \
373 break; \
374 case 4: \
375 __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
376 _eflags, "l"); \
377 break; \
378 case 8: \
379 ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
380 _eflags, "q")); \
381 break; \
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300382 } \
383 } while (0)
384
Avi Kivityf6b35972010-08-26 11:59:00 +0300385#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
386 do { \
387 switch((_src).bytes) { \
388 case 1: \
389 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
390 _eflags, "b", _ex); \
391 break; \
392 case 2: \
393 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
394 _eflags, "w", _ex); \
395 break; \
396 case 4: \
397 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
398 _eflags, "l", _ex); \
399 break; \
400 case 8: ON64( \
401 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
402 _eflags, "q", _ex)); \
403 break; \
404 } \
405 } while (0)
406
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407/* Fetch next part of the instruction being emulated. */
408#define insn_fetch(_type, _size, _eip) \
409({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200410 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200411 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412 goto done; \
413 (_eip) += (_size); \
414 (_type)_x; \
415})
416
Avi Kivity72952612011-04-20 13:12:27 +0300417#define insn_fetch_arr(_arr, _size, _eip) \
Gleb Natapov414e6272010-04-28 19:15:26 +0300418({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
419 if (rc != X86EMUL_CONTINUE) \
420 goto done; \
421 (_eip) += (_size); \
422})
423
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200424static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
425 enum x86_intercept intercept,
426 enum x86_intercept_stage stage)
427{
428 struct x86_instruction_info info = {
429 .intercept = intercept,
430 .rep_prefix = ctxt->decode.rep_prefix,
431 .modrm_mod = ctxt->decode.modrm_mod,
432 .modrm_reg = ctxt->decode.modrm_reg,
433 .modrm_rm = ctxt->decode.modrm_rm,
434 .src_val = ctxt->decode.src.val64,
435 .src_bytes = ctxt->decode.src.bytes,
436 .dst_bytes = ctxt->decode.dst.bytes,
437 .ad_bytes = ctxt->decode.ad_bytes,
438 .next_rip = ctxt->eip,
439 };
440
441 return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
442}
443
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800444static inline unsigned long ad_mask(struct decode_cache *c)
445{
446 return (1UL << (c->ad_bytes << 3)) - 1;
447}
448
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800450static inline unsigned long
451address_mask(struct decode_cache *c, unsigned long reg)
452{
453 if (c->ad_bytes == sizeof(unsigned long))
454 return reg;
455 else
456 return reg & ad_mask(c);
457}
458
459static inline unsigned long
Avi Kivity90de84f2010-11-17 15:28:21 +0200460register_address(struct decode_cache *c, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800461{
Avi Kivity90de84f2010-11-17 15:28:21 +0200462 return address_mask(c, reg);
Harvey Harrisone4706772008-02-19 07:40:38 -0800463}
464
Harvey Harrison7a9572752008-02-19 07:40:41 -0800465static inline void
466register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
467{
468 if (c->ad_bytes == sizeof(unsigned long))
469 *reg += inc;
470 else
471 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
472}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800473
Harvey Harrison7a9572752008-02-19 07:40:41 -0800474static inline void jmp_rel(struct decode_cache *c, int rel)
475{
476 register_address_increment(c, &c->eip, rel);
477}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300478
Avi Kivity56697682011-04-03 14:08:51 +0300479static u32 desc_limit_scaled(struct desc_struct *desc)
480{
481 u32 limit = get_desc_limit(desc);
482
483 return desc->g ? (limit << 12) | 0xfff : limit;
484}
485
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300486static void set_seg_override(struct decode_cache *c, int seg)
487{
488 c->has_seg_override = true;
489 c->seg_override = seg;
490}
491
Gleb Natapov79168fd2010-04-28 19:15:30 +0300492static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
493 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300494{
495 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
496 return 0;
497
Gleb Natapov79168fd2010-04-28 19:15:30 +0300498 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300499}
500
Avi Kivity90de84f2010-11-17 15:28:21 +0200501static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
502 struct x86_emulate_ops *ops,
503 struct decode_cache *c)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300504{
505 if (!c->has_seg_override)
506 return 0;
507
Avi Kivity90de84f2010-11-17 15:28:21 +0200508 return c->seg_override;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300509}
510
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200511static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
512 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300513{
Avi Kivityda9cb572010-11-22 17:53:21 +0200514 ctxt->exception.vector = vec;
515 ctxt->exception.error_code = error;
516 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200517 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300518}
519
Joerg Roedel3b88e412011-04-04 12:39:29 +0200520static int emulate_db(struct x86_emulate_ctxt *ctxt)
521{
522 return emulate_exception(ctxt, DB_VECTOR, 0, false);
523}
524
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200525static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300526{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200527 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300528}
529
Avi Kivity618ff152011-04-03 12:32:09 +0300530static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
531{
532 return emulate_exception(ctxt, SS_VECTOR, err, true);
533}
534
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200535static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300536{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200537 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300538}
539
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200540static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300541{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200542 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300543}
544
Avi Kivity34d1f492010-08-26 11:59:01 +0300545static int emulate_de(struct x86_emulate_ctxt *ctxt)
546{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200547 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300548}
549
Avi Kivity12537912011-03-29 11:41:27 +0200550static int emulate_nm(struct x86_emulate_ctxt *ctxt)
551{
552 return emulate_exception(ctxt, NM_VECTOR, 0, false);
553}
554
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400555static int __linearize(struct x86_emulate_ctxt *ctxt,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300556 struct segmented_address addr,
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400557 unsigned size, bool write, bool fetch,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300558 ulong *linear)
559{
560 struct decode_cache *c = &ctxt->decode;
Avi Kivity618ff152011-04-03 12:32:09 +0300561 struct desc_struct desc;
562 bool usable;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300563 ulong la;
Avi Kivity618ff152011-04-03 12:32:09 +0300564 u32 lim;
565 unsigned cpl, rpl;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300566
567 la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
Avi Kivity618ff152011-04-03 12:32:09 +0300568 switch (ctxt->mode) {
569 case X86EMUL_MODE_REAL:
570 break;
571 case X86EMUL_MODE_PROT64:
572 if (((signed long)la << 16) >> 16 != la)
573 return emulate_gp(ctxt, 0);
574 break;
575 default:
576 usable = ctxt->ops->get_cached_descriptor(&desc, NULL, addr.seg,
577 ctxt->vcpu);
578 if (!usable)
579 goto bad;
580 /* code segment or read-only data segment */
581 if (((desc.type & 8) || !(desc.type & 2)) && write)
582 goto bad;
583 /* unreadable code segment */
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400584 if (!fetch && (desc.type & 8) && !(desc.type & 2))
Avi Kivity618ff152011-04-03 12:32:09 +0300585 goto bad;
586 lim = desc_limit_scaled(&desc);
587 if ((desc.type & 8) || !(desc.type & 4)) {
588 /* expand-up segment */
589 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
590 goto bad;
591 } else {
592 /* exapand-down segment */
593 if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
594 goto bad;
595 lim = desc.d ? 0xffffffff : 0xffff;
596 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
597 goto bad;
598 }
599 cpl = ctxt->ops->cpl(ctxt->vcpu);
600 rpl = ctxt->ops->get_segment_selector(addr.seg, ctxt->vcpu) & 3;
601 cpl = max(cpl, rpl);
602 if (!(desc.type & 8)) {
603 /* data segment */
604 if (cpl > desc.dpl)
605 goto bad;
606 } else if ((desc.type & 8) && !(desc.type & 4)) {
607 /* nonconforming code segment */
608 if (cpl != desc.dpl)
609 goto bad;
610 } else if ((desc.type & 8) && (desc.type & 4)) {
611 /* conforming code segment */
612 if (cpl < desc.dpl)
613 goto bad;
614 }
615 break;
616 }
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400617 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
Avi Kivity52fd8b42011-04-03 12:33:12 +0300618 la &= (u32)-1;
619 *linear = la;
620 return X86EMUL_CONTINUE;
Avi Kivity618ff152011-04-03 12:32:09 +0300621bad:
622 if (addr.seg == VCPU_SREG_SS)
623 return emulate_ss(ctxt, addr.seg);
624 else
625 return emulate_gp(ctxt, addr.seg);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300626}
627
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400628static int linearize(struct x86_emulate_ctxt *ctxt,
629 struct segmented_address addr,
630 unsigned size, bool write,
631 ulong *linear)
632{
633 return __linearize(ctxt, addr, size, write, false, linear);
634}
635
636
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200637static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
638 struct segmented_address addr,
639 void *data,
640 unsigned size)
641{
Avi Kivity9fa088f2011-03-31 18:54:30 +0200642 int rc;
643 ulong linear;
644
Avi Kivity83b87952011-04-03 11:31:19 +0300645 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +0200646 if (rc != X86EMUL_CONTINUE)
647 return rc;
648 return ctxt->ops->read_std(linear, data, size, ctxt->vcpu,
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200649 &ctxt->exception);
650}
651
Avi Kivity62266862007-11-20 13:15:52 +0200652static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
653 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300654 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200655{
656 struct fetch_cache *fc = &ctxt->decode.fetch;
657 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300658 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200659
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300660 if (eip == fc->end) {
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400661 unsigned long linear;
662 struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300663 cur_size = fc->end - fc->start;
664 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400665 rc = __linearize(ctxt, addr, size, false, true, &linear);
666 if (rc != X86EMUL_CONTINUE)
667 return rc;
Nelson Elhage0521e4c2011-04-13 11:44:13 -0400668 rc = ops->fetch(linear, fc->data + cur_size,
Avi Kivitybcc55cb2010-11-22 17:53:22 +0200669 size, ctxt->vcpu, &ctxt->exception);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900670 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200671 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300672 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200673 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300674 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900675 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200676}
677
678static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
679 struct x86_emulate_ops *ops,
680 unsigned long eip, void *dest, unsigned size)
681{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900682 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200683
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200684 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200685 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200686 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200687 while (size--) {
688 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900689 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200690 return rc;
691 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900692 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200693}
694
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000695/*
696 * Given the 'reg' portion of a ModRM byte, and a register block, return a
697 * pointer into the block that addresses the relevant register.
698 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
699 */
700static void *decode_register(u8 modrm_reg, unsigned long *regs,
701 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800702{
703 void *p;
704
705 p = &regs[modrm_reg];
706 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
707 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
708 return p;
709}
710
711static int read_descriptor(struct x86_emulate_ctxt *ctxt,
712 struct x86_emulate_ops *ops,
Avi Kivity90de84f2010-11-17 15:28:21 +0200713 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 u16 *size, unsigned long *address, int op_bytes)
715{
716 int rc;
717
718 if (op_bytes == 2)
719 op_bytes = 3;
720 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200721 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900722 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800723 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200724 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200725 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800726 return rc;
727}
728
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300729static int test_cc(unsigned int condition, unsigned int flags)
730{
731 int rc = 0;
732
733 switch ((condition & 15) >> 1) {
734 case 0: /* o */
735 rc |= (flags & EFLG_OF);
736 break;
737 case 1: /* b/c/nae */
738 rc |= (flags & EFLG_CF);
739 break;
740 case 2: /* z/e */
741 rc |= (flags & EFLG_ZF);
742 break;
743 case 3: /* be/na */
744 rc |= (flags & (EFLG_CF|EFLG_ZF));
745 break;
746 case 4: /* s */
747 rc |= (flags & EFLG_SF);
748 break;
749 case 5: /* p/pe */
750 rc |= (flags & EFLG_PF);
751 break;
752 case 7: /* le/ng */
753 rc |= (flags & EFLG_ZF);
754 /* fall through */
755 case 6: /* l/nge */
756 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
757 break;
758 }
759
760 /* Odd condition identifiers (lsb == 1) have inverted sense. */
761 return (!!rc ^ (condition & 1));
762}
763
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300764static void fetch_register_operand(struct operand *op)
765{
766 switch (op->bytes) {
767 case 1:
768 op->val = *(u8 *)op->addr.reg;
769 break;
770 case 2:
771 op->val = *(u16 *)op->addr.reg;
772 break;
773 case 4:
774 op->val = *(u32 *)op->addr.reg;
775 break;
776 case 8:
777 op->val = *(u64 *)op->addr.reg;
778 break;
779 }
780}
781
Avi Kivity12537912011-03-29 11:41:27 +0200782static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
783{
784 ctxt->ops->get_fpu(ctxt);
785 switch (reg) {
786 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
787 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
788 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
789 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
790 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
791 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
792 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
793 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
794#ifdef CONFIG_X86_64
795 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
796 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
797 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
798 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
799 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
800 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
801 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
802 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
803#endif
804 default: BUG();
805 }
806 ctxt->ops->put_fpu(ctxt);
807}
808
809static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
810 int reg)
811{
812 ctxt->ops->get_fpu(ctxt);
813 switch (reg) {
814 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
815 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
816 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
817 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
818 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
819 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
820 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
821 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
822#ifdef CONFIG_X86_64
823 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
824 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
825 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
826 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
827 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
828 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
829 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
830 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
831#endif
832 default: BUG();
833 }
834 ctxt->ops->put_fpu(ctxt);
835}
836
837static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
838 struct operand *op,
Avi Kivity3c118e22007-10-31 10:27:04 +0200839 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200840 int inhibit_bytereg)
841{
Avi Kivity33615aa2007-10-31 11:15:56 +0200842 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200843 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200844
845 if (!(c->d & ModRM))
846 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity12537912011-03-29 11:41:27 +0200847
848 if (c->d & Sse) {
849 op->type = OP_XMM;
850 op->bytes = 16;
851 op->addr.xmm = reg;
852 read_sse_reg(ctxt, &op->vec_val, reg);
853 return;
854 }
855
Avi Kivity3c118e22007-10-31 10:27:04 +0200856 op->type = OP_REG;
857 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300858 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200859 op->bytes = 1;
860 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300861 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200862 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200863 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300864 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200865 op->orig_val = op->val;
866}
867
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200868static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300869 struct x86_emulate_ops *ops,
870 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200871{
872 struct decode_cache *c = &ctxt->decode;
873 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700874 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900875 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300876 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200877
878 if (c->rex_prefix) {
879 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
880 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
881 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
882 }
883
884 c->modrm = insn_fetch(u8, 1, c->eip);
885 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
886 c->modrm_reg |= (c->modrm & 0x38) >> 3;
887 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300888 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200889
890 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300891 op->type = OP_REG;
892 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
893 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300894 c->regs, c->d & ByteOp);
Avi Kivity12537912011-03-29 11:41:27 +0200895 if (c->d & Sse) {
896 op->type = OP_XMM;
897 op->bytes = 16;
898 op->addr.xmm = c->modrm_rm;
899 read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
900 return rc;
901 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300902 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200903 return rc;
904 }
905
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300906 op->type = OP_MEM;
907
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200908 if (c->ad_bytes == 2) {
909 unsigned bx = c->regs[VCPU_REGS_RBX];
910 unsigned bp = c->regs[VCPU_REGS_RBP];
911 unsigned si = c->regs[VCPU_REGS_RSI];
912 unsigned di = c->regs[VCPU_REGS_RDI];
913
914 /* 16-bit ModR/M decode. */
915 switch (c->modrm_mod) {
916 case 0:
917 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300918 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200919 break;
920 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300921 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200922 break;
923 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300924 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200925 break;
926 }
927 switch (c->modrm_rm) {
928 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300929 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200930 break;
931 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300932 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200933 break;
934 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300935 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200936 break;
937 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300938 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200939 break;
940 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300941 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200942 break;
943 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300944 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200945 break;
946 case 6:
947 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300948 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200949 break;
950 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300951 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200952 break;
953 }
954 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
955 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300956 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300957 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200958 } else {
959 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700960 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200961 sib = insn_fetch(u8, 1, c->eip);
962 index_reg |= (sib >> 3) & 7;
963 base_reg |= sib & 7;
964 scale = sib >> 6;
965
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700966 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300967 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700968 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300969 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700970 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300971 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700972 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
973 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700974 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700975 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300976 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200977 switch (c->modrm_mod) {
978 case 0:
979 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300980 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200981 break;
982 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300983 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200984 break;
985 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300986 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200987 break;
988 }
989 }
Avi Kivity90de84f2010-11-17 15:28:21 +0200990 op->addr.mem.ea = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200991done:
992 return rc;
993}
994
995static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300996 struct x86_emulate_ops *ops,
997 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200998{
999 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001000 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001001
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001002 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001003 switch (c->ad_bytes) {
1004 case 2:
Avi Kivity90de84f2010-11-17 15:28:21 +02001005 op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001006 break;
1007 case 4:
Avi Kivity90de84f2010-11-17 15:28:21 +02001008 op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001009 break;
1010 case 8:
Avi Kivity90de84f2010-11-17 15:28:21 +02001011 op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001012 break;
1013 }
1014done:
1015 return rc;
1016}
1017
Wei Yongjun35c843c2010-08-09 11:34:56 +08001018static void fetch_bit_operand(struct decode_cache *c)
1019{
Sheng Yang7129eec2010-09-28 16:33:32 +08001020 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001021
Wei Yongjun3885f182010-08-09 11:37:37 +08001022 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +08001023 mask = ~(c->dst.bytes * 8 - 1);
1024
1025 if (c->src.bytes == 2)
1026 sv = (s16)c->src.val & (s16)mask;
1027 else if (c->src.bytes == 4)
1028 sv = (s32)c->src.val & (s32)mask;
1029
Avi Kivity90de84f2010-11-17 15:28:21 +02001030 c->dst.addr.mem.ea += (sv >> 3);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001031 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08001032
1033 /* only subword offset */
1034 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001035}
1036
Gleb Natapov9de41572010-04-28 19:15:22 +03001037static int read_emulated(struct x86_emulate_ctxt *ctxt,
1038 struct x86_emulate_ops *ops,
1039 unsigned long addr, void *dest, unsigned size)
1040{
1041 int rc;
1042 struct read_cache *mc = &ctxt->decode.mem_read;
1043
1044 while (size) {
1045 int n = min(size, 8u);
1046 size -= n;
1047 if (mc->pos < mc->end)
1048 goto read_cached;
1049
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001050 rc = ops->read_emulated(addr, mc->data + mc->end, n,
1051 &ctxt->exception, ctxt->vcpu);
Gleb Natapov9de41572010-04-28 19:15:22 +03001052 if (rc != X86EMUL_CONTINUE)
1053 return rc;
1054 mc->end += n;
1055
1056 read_cached:
1057 memcpy(dest, mc->data + mc->pos, n);
1058 mc->pos += n;
1059 dest += n;
1060 addr += n;
1061 }
1062 return X86EMUL_CONTINUE;
1063}
1064
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001065static int segmented_read(struct x86_emulate_ctxt *ctxt,
1066 struct segmented_address addr,
1067 void *data,
1068 unsigned size)
1069{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001070 int rc;
1071 ulong linear;
1072
Avi Kivity83b87952011-04-03 11:31:19 +03001073 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001074 if (rc != X86EMUL_CONTINUE)
1075 return rc;
1076 return read_emulated(ctxt, ctxt->ops, linear, data, size);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001077}
1078
1079static int segmented_write(struct x86_emulate_ctxt *ctxt,
1080 struct segmented_address addr,
1081 const void *data,
1082 unsigned size)
1083{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001084 int rc;
1085 ulong linear;
1086
Avi Kivity83b87952011-04-03 11:31:19 +03001087 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001088 if (rc != X86EMUL_CONTINUE)
1089 return rc;
1090 return ctxt->ops->write_emulated(linear, data, size,
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001091 &ctxt->exception, ctxt->vcpu);
1092}
1093
1094static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1095 struct segmented_address addr,
1096 const void *orig_data, const void *data,
1097 unsigned size)
1098{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001099 int rc;
1100 ulong linear;
1101
Avi Kivity83b87952011-04-03 11:31:19 +03001102 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001103 if (rc != X86EMUL_CONTINUE)
1104 return rc;
1105 return ctxt->ops->cmpxchg_emulated(linear, orig_data, data,
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001106 size, &ctxt->exception, ctxt->vcpu);
1107}
1108
Gleb Natapov7b262e92010-03-18 15:20:27 +02001109static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1110 struct x86_emulate_ops *ops,
1111 unsigned int size, unsigned short port,
1112 void *dest)
1113{
1114 struct read_cache *rc = &ctxt->decode.io_read;
1115
1116 if (rc->pos == rc->end) { /* refill pio read ahead */
1117 struct decode_cache *c = &ctxt->decode;
1118 unsigned int in_page, n;
1119 unsigned int count = c->rep_prefix ?
1120 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1121 in_page = (ctxt->eflags & EFLG_DF) ?
1122 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1123 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1124 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1125 count);
1126 if (n == 0)
1127 n = 1;
1128 rc->pos = rc->end = 0;
1129 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1130 return 0;
1131 rc->end = n * size;
1132 }
1133
1134 memcpy(dest, rc->data + rc->pos, size);
1135 rc->pos += size;
1136 return 1;
1137}
1138
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001139static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1140 struct x86_emulate_ops *ops,
1141 u16 selector, struct desc_ptr *dt)
1142{
1143 if (selector & 1 << 2) {
1144 struct desc_struct desc;
1145 memset (dt, 0, sizeof *dt);
Gleb Natapov5601d052011-03-07 14:55:06 +02001146 if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
1147 ctxt->vcpu))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001148 return;
1149
1150 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1151 dt->address = get_desc_base(&desc);
1152 } else
1153 ops->get_gdt(dt, ctxt->vcpu);
1154}
1155
1156/* allowed just for 8 bytes segments */
1157static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1158 struct x86_emulate_ops *ops,
1159 u16 selector, struct desc_struct *desc)
1160{
1161 struct desc_ptr dt;
1162 u16 index = selector >> 3;
1163 int ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001164 ulong addr;
1165
1166 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1167
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001168 if (dt.size < index * 8 + 7)
1169 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001170 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001171 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
1172 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001173
1174 return ret;
1175}
1176
1177/* allowed just for 8 bytes segments */
1178static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1179 struct x86_emulate_ops *ops,
1180 u16 selector, struct desc_struct *desc)
1181{
1182 struct desc_ptr dt;
1183 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001184 ulong addr;
1185 int ret;
1186
1187 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1188
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001189 if (dt.size < index * 8 + 7)
1190 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001191
1192 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001193 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
1194 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001195
1196 return ret;
1197}
1198
Gleb Natapov5601d052011-03-07 14:55:06 +02001199/* Does not support long mode */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001200static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1201 struct x86_emulate_ops *ops,
1202 u16 selector, int seg)
1203{
1204 struct desc_struct seg_desc;
1205 u8 dpl, rpl, cpl;
1206 unsigned err_vec = GP_VECTOR;
1207 u32 err_code = 0;
1208 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1209 int ret;
1210
1211 memset(&seg_desc, 0, sizeof seg_desc);
1212
1213 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1214 || ctxt->mode == X86EMUL_MODE_REAL) {
1215 /* set real mode segment descriptor */
1216 set_desc_base(&seg_desc, selector << 4);
1217 set_desc_limit(&seg_desc, 0xffff);
1218 seg_desc.type = 3;
1219 seg_desc.p = 1;
1220 seg_desc.s = 1;
1221 goto load;
1222 }
1223
1224 /* NULL selector is not valid for TR, CS and SS */
1225 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1226 && null_selector)
1227 goto exception;
1228
1229 /* TR should be in GDT only */
1230 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1231 goto exception;
1232
1233 if (null_selector) /* for NULL selector skip all following checks */
1234 goto load;
1235
1236 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1237 if (ret != X86EMUL_CONTINUE)
1238 return ret;
1239
1240 err_code = selector & 0xfffc;
1241 err_vec = GP_VECTOR;
1242
1243 /* can't load system descriptor into segment selecor */
1244 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1245 goto exception;
1246
1247 if (!seg_desc.p) {
1248 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1249 goto exception;
1250 }
1251
1252 rpl = selector & 3;
1253 dpl = seg_desc.dpl;
1254 cpl = ops->cpl(ctxt->vcpu);
1255
1256 switch (seg) {
1257 case VCPU_SREG_SS:
1258 /*
1259 * segment is not a writable data segment or segment
1260 * selector's RPL != CPL or segment selector's RPL != CPL
1261 */
1262 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1263 goto exception;
1264 break;
1265 case VCPU_SREG_CS:
1266 if (!(seg_desc.type & 8))
1267 goto exception;
1268
1269 if (seg_desc.type & 4) {
1270 /* conforming */
1271 if (dpl > cpl)
1272 goto exception;
1273 } else {
1274 /* nonconforming */
1275 if (rpl > cpl || dpl != cpl)
1276 goto exception;
1277 }
1278 /* CS(RPL) <- CPL */
1279 selector = (selector & 0xfffc) | cpl;
1280 break;
1281 case VCPU_SREG_TR:
1282 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1283 goto exception;
1284 break;
1285 case VCPU_SREG_LDTR:
1286 if (seg_desc.s || seg_desc.type != 2)
1287 goto exception;
1288 break;
1289 default: /* DS, ES, FS, or GS */
1290 /*
1291 * segment is not a data or readable code segment or
1292 * ((segment is a data or nonconforming code segment)
1293 * and (both RPL and CPL > DPL))
1294 */
1295 if ((seg_desc.type & 0xa) == 0x8 ||
1296 (((seg_desc.type & 0xc) != 0xc) &&
1297 (rpl > dpl && cpl > dpl)))
1298 goto exception;
1299 break;
1300 }
1301
1302 if (seg_desc.s) {
1303 /* mark segment as accessed */
1304 seg_desc.type |= 1;
1305 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1306 if (ret != X86EMUL_CONTINUE)
1307 return ret;
1308 }
1309load:
1310 ops->set_segment_selector(selector, seg, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001311 ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001312 return X86EMUL_CONTINUE;
1313exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001314 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001315 return X86EMUL_PROPAGATE_FAULT;
1316}
1317
Wei Yongjun31be40b2010-08-17 09:17:30 +08001318static void write_register_operand(struct operand *op)
1319{
1320 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1321 switch (op->bytes) {
1322 case 1:
1323 *(u8 *)op->addr.reg = (u8)op->val;
1324 break;
1325 case 2:
1326 *(u16 *)op->addr.reg = (u16)op->val;
1327 break;
1328 case 4:
1329 *op->addr.reg = (u32)op->val;
1330 break; /* 64b: zero-extend */
1331 case 8:
1332 *op->addr.reg = op->val;
1333 break;
1334 }
1335}
1336
Wei Yongjunc37eda12010-06-15 09:03:33 +08001337static inline int writeback(struct x86_emulate_ctxt *ctxt,
1338 struct x86_emulate_ops *ops)
1339{
1340 int rc;
1341 struct decode_cache *c = &ctxt->decode;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001342
1343 switch (c->dst.type) {
1344 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001345 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001346 break;
1347 case OP_MEM:
1348 if (c->lock_prefix)
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001349 rc = segmented_cmpxchg(ctxt,
1350 c->dst.addr.mem,
1351 &c->dst.orig_val,
1352 &c->dst.val,
1353 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001354 else
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001355 rc = segmented_write(ctxt,
1356 c->dst.addr.mem,
1357 &c->dst.val,
1358 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001359 if (rc != X86EMUL_CONTINUE)
1360 return rc;
1361 break;
Avi Kivity12537912011-03-29 11:41:27 +02001362 case OP_XMM:
1363 write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
1364 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001365 case OP_NONE:
1366 /* no writeback */
1367 break;
1368 default:
1369 break;
1370 }
1371 return X86EMUL_CONTINUE;
1372}
1373
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001374static int em_push(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001375{
1376 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001377 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001378
Harvey Harrison7a9572752008-02-19 07:40:41 -08001379 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001380 addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1381 addr.seg = VCPU_SREG_SS;
1382
1383 /* Disable writeback. */
1384 c->dst.type = OP_NONE;
1385 return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001386}
1387
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001388static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001389 struct x86_emulate_ops *ops,
1390 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001391{
1392 struct decode_cache *c = &ctxt->decode;
1393 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001394 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001395
Avi Kivity90de84f2010-11-17 15:28:21 +02001396 addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1397 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001398 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001399 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001400 return rc;
1401
Avi Kivity350f69d2009-01-05 11:12:40 +02001402 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001403 return rc;
1404}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001405
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001406static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1407 struct x86_emulate_ops *ops,
1408 void *dest, int len)
1409{
1410 int rc;
1411 unsigned long val, change_mask;
1412 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001413 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001414
1415 rc = emulate_pop(ctxt, ops, &val, len);
1416 if (rc != X86EMUL_CONTINUE)
1417 return rc;
1418
1419 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1420 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1421
1422 switch(ctxt->mode) {
1423 case X86EMUL_MODE_PROT64:
1424 case X86EMUL_MODE_PROT32:
1425 case X86EMUL_MODE_PROT16:
1426 if (cpl == 0)
1427 change_mask |= EFLG_IOPL;
1428 if (cpl <= iopl)
1429 change_mask |= EFLG_IF;
1430 break;
1431 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001432 if (iopl < 3)
1433 return emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001434 change_mask |= EFLG_IF;
1435 break;
1436 default: /* real mode */
1437 change_mask |= (EFLG_IOPL | EFLG_IF);
1438 break;
1439 }
1440
1441 *(unsigned long *)dest =
1442 (ctxt->eflags & ~change_mask) | (val & change_mask);
1443
1444 return rc;
1445}
1446
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001447static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1448 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001449{
1450 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001451
Gleb Natapov79168fd2010-04-28 19:15:30 +03001452 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001453
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001454 return em_push(ctxt);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001455}
1456
1457static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1458 struct x86_emulate_ops *ops, int seg)
1459{
1460 struct decode_cache *c = &ctxt->decode;
1461 unsigned long selector;
1462 int rc;
1463
1464 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001465 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001466 return rc;
1467
Gleb Natapov2e873022010-03-18 15:20:18 +02001468 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001469 return rc;
1470}
1471
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001472static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001473{
1474 struct decode_cache *c = &ctxt->decode;
1475 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001476 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001477 int reg = VCPU_REGS_RAX;
1478
1479 while (reg <= VCPU_REGS_RDI) {
1480 (reg == VCPU_REGS_RSP) ?
1481 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1482
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001483 rc = em_push(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001484 if (rc != X86EMUL_CONTINUE)
1485 return rc;
1486
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001487 ++reg;
1488 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001489
Wei Yongjunc37eda12010-06-15 09:03:33 +08001490 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001491}
1492
1493static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1494 struct x86_emulate_ops *ops)
1495{
1496 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001497 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001498 int reg = VCPU_REGS_RDI;
1499
1500 while (reg >= VCPU_REGS_RAX) {
1501 if (reg == VCPU_REGS_RSP) {
1502 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1503 c->op_bytes);
1504 --reg;
1505 }
1506
1507 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001508 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001509 break;
1510 --reg;
1511 }
1512 return rc;
1513}
1514
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001515int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1516 struct x86_emulate_ops *ops, int irq)
1517{
1518 struct decode_cache *c = &ctxt->decode;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001519 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001520 struct desc_ptr dt;
1521 gva_t cs_addr;
1522 gva_t eip_addr;
1523 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001524
1525 /* TODO: Add limit checks */
1526 c->src.val = ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001527 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001528 if (rc != X86EMUL_CONTINUE)
1529 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001530
1531 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1532
1533 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001534 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001535 if (rc != X86EMUL_CONTINUE)
1536 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001537
1538 c->src.val = c->eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001539 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001540 if (rc != X86EMUL_CONTINUE)
1541 return rc;
1542
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001543 ops->get_idt(&dt, ctxt->vcpu);
1544
1545 eip_addr = dt.address + (irq << 2);
1546 cs_addr = dt.address + (irq << 2) + 2;
1547
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001548 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001549 if (rc != X86EMUL_CONTINUE)
1550 return rc;
1551
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001552 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001553 if (rc != X86EMUL_CONTINUE)
1554 return rc;
1555
1556 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1557 if (rc != X86EMUL_CONTINUE)
1558 return rc;
1559
1560 c->eip = eip;
1561
1562 return rc;
1563}
1564
1565static int emulate_int(struct x86_emulate_ctxt *ctxt,
1566 struct x86_emulate_ops *ops, int irq)
1567{
1568 switch(ctxt->mode) {
1569 case X86EMUL_MODE_REAL:
1570 return emulate_int_real(ctxt, ops, irq);
1571 case X86EMUL_MODE_VM86:
1572 case X86EMUL_MODE_PROT16:
1573 case X86EMUL_MODE_PROT32:
1574 case X86EMUL_MODE_PROT64:
1575 default:
1576 /* Protected mode interrupts unimplemented yet */
1577 return X86EMUL_UNHANDLEABLE;
1578 }
1579}
1580
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001581static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1582 struct x86_emulate_ops *ops)
1583{
1584 struct decode_cache *c = &ctxt->decode;
1585 int rc = X86EMUL_CONTINUE;
1586 unsigned long temp_eip = 0;
1587 unsigned long temp_eflags = 0;
1588 unsigned long cs = 0;
1589 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1590 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1591 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1592 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1593
1594 /* TODO: Add stack limit check */
1595
1596 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1597
1598 if (rc != X86EMUL_CONTINUE)
1599 return rc;
1600
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001601 if (temp_eip & ~0xffff)
1602 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001603
1604 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1605
1606 if (rc != X86EMUL_CONTINUE)
1607 return rc;
1608
1609 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1610
1611 if (rc != X86EMUL_CONTINUE)
1612 return rc;
1613
1614 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1615
1616 if (rc != X86EMUL_CONTINUE)
1617 return rc;
1618
1619 c->eip = temp_eip;
1620
1621
1622 if (c->op_bytes == 4)
1623 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1624 else if (c->op_bytes == 2) {
1625 ctxt->eflags &= ~0xffff;
1626 ctxt->eflags |= temp_eflags;
1627 }
1628
1629 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1630 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1631
1632 return rc;
1633}
1634
1635static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1636 struct x86_emulate_ops* ops)
1637{
1638 switch(ctxt->mode) {
1639 case X86EMUL_MODE_REAL:
1640 return emulate_iret_real(ctxt, ops);
1641 case X86EMUL_MODE_VM86:
1642 case X86EMUL_MODE_PROT16:
1643 case X86EMUL_MODE_PROT32:
1644 case X86EMUL_MODE_PROT64:
1645 default:
1646 /* iret from protected mode unimplemented yet */
1647 return X86EMUL_UNHANDLEABLE;
1648 }
1649}
1650
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001651static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1652 struct x86_emulate_ops *ops)
1653{
1654 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001655
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001656 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001657}
1658
Laurent Vivier05f086f2007-09-24 11:10:55 +02001659static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001660{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001661 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001662 switch (c->modrm_reg) {
1663 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001664 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001665 break;
1666 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001667 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001668 break;
1669 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001670 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001671 break;
1672 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001673 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001674 break;
1675 case 4: /* sal/shl */
1676 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001677 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001678 break;
1679 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001680 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001681 break;
1682 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001683 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001684 break;
1685 }
1686}
1687
1688static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001689 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001690{
1691 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001692 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1693 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Avi Kivity34d1f492010-08-26 11:59:01 +03001694 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001695
1696 switch (c->modrm_reg) {
1697 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001698 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001699 break;
1700 case 2: /* not */
1701 c->dst.val = ~c->dst.val;
1702 break;
1703 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001704 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001705 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001706 case 4: /* mul */
1707 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1708 break;
1709 case 5: /* imul */
1710 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1711 break;
1712 case 6: /* div */
Avi Kivity34d1f492010-08-26 11:59:01 +03001713 emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
1714 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001715 break;
1716 case 7: /* idiv */
Avi Kivity34d1f492010-08-26 11:59:01 +03001717 emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
1718 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001719 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001720 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001721 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001722 }
Avi Kivity34d1f492010-08-26 11:59:01 +03001723 if (de)
1724 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001725 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001726}
1727
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001728static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001729{
1730 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001731 int rc = X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001732
1733 switch (c->modrm_reg) {
1734 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001735 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001736 break;
1737 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001738 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001739 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001740 case 2: /* call near abs */ {
1741 long int old_eip;
1742 old_eip = c->eip;
1743 c->eip = c->src.val;
1744 c->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001745 rc = em_push(ctxt);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001746 break;
1747 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001748 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001749 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001750 break;
1751 case 6: /* push */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001752 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001753 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001754 }
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001755 return rc;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001756}
1757
1758static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001759 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001760{
1761 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001762 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001763
1764 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1765 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001766 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1767 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001768 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001769 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001770 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1771 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001772
Laurent Vivier05f086f2007-09-24 11:10:55 +02001773 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001774 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001775 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001776}
1777
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001778static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1779 struct x86_emulate_ops *ops)
1780{
1781 struct decode_cache *c = &ctxt->decode;
1782 int rc;
1783 unsigned long cs;
1784
1785 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001786 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001787 return rc;
1788 if (c->op_bytes == 4)
1789 c->eip = (u32)c->eip;
1790 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001791 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001792 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001793 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001794 return rc;
1795}
1796
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001797static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
1798 struct x86_emulate_ops *ops, int seg)
1799{
1800 struct decode_cache *c = &ctxt->decode;
1801 unsigned short sel;
1802 int rc;
1803
1804 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
1805
1806 rc = load_segment_descriptor(ctxt, ops, sel, seg);
1807 if (rc != X86EMUL_CONTINUE)
1808 return rc;
1809
1810 c->dst.val = c->src.val;
1811 return rc;
1812}
1813
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001814static inline void
1815setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001816 struct x86_emulate_ops *ops, struct desc_struct *cs,
1817 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001818{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001819 memset(cs, 0, sizeof(struct desc_struct));
Gleb Natapov5601d052011-03-07 14:55:06 +02001820 ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001821 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001822
1823 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001824 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001825 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001826 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001827 cs->type = 0x0b; /* Read, Execute, Accessed */
1828 cs->s = 1;
1829 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001830 cs->p = 1;
1831 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001832
Gleb Natapov79168fd2010-04-28 19:15:30 +03001833 set_desc_base(ss, 0); /* flat segment */
1834 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001835 ss->g = 1; /* 4kb granularity */
1836 ss->s = 1;
1837 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001838 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001839 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001840 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001841}
1842
1843static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001844emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001845{
1846 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001847 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001848 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001849 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001850
1851 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001852 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001853 ctxt->mode == X86EMUL_MODE_VM86)
1854 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001855
Gleb Natapov79168fd2010-04-28 19:15:30 +03001856 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001857
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001858 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001859 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001860 cs_sel = (u16)(msr_data & 0xfffc);
1861 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001862
1863 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001864 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001865 cs.l = 1;
1866 }
Gleb Natapov5601d052011-03-07 14:55:06 +02001867 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001868 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001869 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001870 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001871
1872 c->regs[VCPU_REGS_RCX] = c->eip;
1873 if (is_long_mode(ctxt->vcpu)) {
1874#ifdef CONFIG_X86_64
1875 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1876
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001877 ops->get_msr(ctxt->vcpu,
1878 ctxt->mode == X86EMUL_MODE_PROT64 ?
1879 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001880 c->eip = msr_data;
1881
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001882 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001883 ctxt->eflags &= ~(msr_data | EFLG_RF);
1884#endif
1885 } else {
1886 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001887 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001888 c->eip = (u32)msr_data;
1889
1890 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1891 }
1892
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001893 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001894}
1895
Andre Przywara8c604352009-06-18 12:56:01 +02001896static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001897emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001898{
1899 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001900 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001901 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001902 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001903
Gleb Natapova0044752010-02-10 14:21:31 +02001904 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001905 if (ctxt->mode == X86EMUL_MODE_REAL)
1906 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001907
1908 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1909 * Therefore, we inject an #UD.
1910 */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001911 if (ctxt->mode == X86EMUL_MODE_PROT64)
1912 return emulate_ud(ctxt);
Andre Przywara8c604352009-06-18 12:56:01 +02001913
Gleb Natapov79168fd2010-04-28 19:15:30 +03001914 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001915
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001916 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001917 switch (ctxt->mode) {
1918 case X86EMUL_MODE_PROT32:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001919 if ((msr_data & 0xfffc) == 0x0)
1920 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001921 break;
1922 case X86EMUL_MODE_PROT64:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001923 if (msr_data == 0x0)
1924 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001925 break;
1926 }
1927
1928 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001929 cs_sel = (u16)msr_data;
1930 cs_sel &= ~SELECTOR_RPL_MASK;
1931 ss_sel = cs_sel + 8;
1932 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001933 if (ctxt->mode == X86EMUL_MODE_PROT64
1934 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001935 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001936 cs.l = 1;
1937 }
1938
Gleb Natapov5601d052011-03-07 14:55:06 +02001939 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001940 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001941 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001942 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001943
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001944 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001945 c->eip = msr_data;
1946
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001947 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001948 c->regs[VCPU_REGS_RSP] = msr_data;
1949
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001950 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001951}
1952
Andre Przywara4668f052009-06-18 12:56:02 +02001953static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001954emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001955{
1956 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001957 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001958 u64 msr_data;
1959 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001960 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001961
Gleb Natapova0044752010-02-10 14:21:31 +02001962 /* inject #GP if in real mode or Virtual 8086 mode */
1963 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001964 ctxt->mode == X86EMUL_MODE_VM86)
1965 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02001966
Gleb Natapov79168fd2010-04-28 19:15:30 +03001967 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001968
1969 if ((c->rex_prefix & 0x8) != 0x0)
1970 usermode = X86EMUL_MODE_PROT64;
1971 else
1972 usermode = X86EMUL_MODE_PROT32;
1973
1974 cs.dpl = 3;
1975 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001976 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001977 switch (usermode) {
1978 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001979 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001980 if ((msr_data & 0xfffc) == 0x0)
1981 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001982 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001983 break;
1984 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001985 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001986 if (msr_data == 0x0)
1987 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001988 ss_sel = cs_sel + 8;
1989 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001990 cs.l = 1;
1991 break;
1992 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001993 cs_sel |= SELECTOR_RPL_MASK;
1994 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001995
Gleb Natapov5601d052011-03-07 14:55:06 +02001996 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001997 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001998 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001999 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002000
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002001 c->eip = c->regs[VCPU_REGS_RDX];
2002 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002003
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002004 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002005}
2006
Gleb Natapov9c537242010-03-18 15:20:05 +02002007static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2008 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002009{
2010 int iopl;
2011 if (ctxt->mode == X86EMUL_MODE_REAL)
2012 return false;
2013 if (ctxt->mode == X86EMUL_MODE_VM86)
2014 return true;
2015 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002016 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002017}
2018
2019static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2020 struct x86_emulate_ops *ops,
2021 u16 port, u16 len)
2022{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002023 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02002024 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002025 int r;
Gleb Natapov399a40c2011-03-07 14:55:07 +02002026 u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002027 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02002028 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002029
Gleb Natapov5601d052011-03-07 14:55:06 +02002030 ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002031 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002032 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002033 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002034 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02002035 base = get_desc_base(&tr_seg);
2036#ifdef CONFIG_X86_64
2037 base |= ((u64)base3) << 32;
2038#endif
2039 r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002040 if (r != X86EMUL_CONTINUE)
2041 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002042 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002043 return false;
Gleb Natapov399a40c2011-03-07 14:55:07 +02002044 r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
Gleb Natapov5601d052011-03-07 14:55:06 +02002045 NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002046 if (r != X86EMUL_CONTINUE)
2047 return false;
2048 if ((perm >> bit_idx) & mask)
2049 return false;
2050 return true;
2051}
2052
2053static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2054 struct x86_emulate_ops *ops,
2055 u16 port, u16 len)
2056{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002057 if (ctxt->perm_ok)
2058 return true;
2059
Gleb Natapov9c537242010-03-18 15:20:05 +02002060 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002061 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2062 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002063
2064 ctxt->perm_ok = true;
2065
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002066 return true;
2067}
2068
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002069static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2070 struct x86_emulate_ops *ops,
2071 struct tss_segment_16 *tss)
2072{
2073 struct decode_cache *c = &ctxt->decode;
2074
2075 tss->ip = c->eip;
2076 tss->flag = ctxt->eflags;
2077 tss->ax = c->regs[VCPU_REGS_RAX];
2078 tss->cx = c->regs[VCPU_REGS_RCX];
2079 tss->dx = c->regs[VCPU_REGS_RDX];
2080 tss->bx = c->regs[VCPU_REGS_RBX];
2081 tss->sp = c->regs[VCPU_REGS_RSP];
2082 tss->bp = c->regs[VCPU_REGS_RBP];
2083 tss->si = c->regs[VCPU_REGS_RSI];
2084 tss->di = c->regs[VCPU_REGS_RDI];
2085
2086 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2087 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2088 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2089 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2090 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2091}
2092
2093static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2094 struct x86_emulate_ops *ops,
2095 struct tss_segment_16 *tss)
2096{
2097 struct decode_cache *c = &ctxt->decode;
2098 int ret;
2099
2100 c->eip = tss->ip;
2101 ctxt->eflags = tss->flag | 2;
2102 c->regs[VCPU_REGS_RAX] = tss->ax;
2103 c->regs[VCPU_REGS_RCX] = tss->cx;
2104 c->regs[VCPU_REGS_RDX] = tss->dx;
2105 c->regs[VCPU_REGS_RBX] = tss->bx;
2106 c->regs[VCPU_REGS_RSP] = tss->sp;
2107 c->regs[VCPU_REGS_RBP] = tss->bp;
2108 c->regs[VCPU_REGS_RSI] = tss->si;
2109 c->regs[VCPU_REGS_RDI] = tss->di;
2110
2111 /*
2112 * SDM says that segment selectors are loaded before segment
2113 * descriptors
2114 */
2115 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2116 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2117 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2118 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2119 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2120
2121 /*
2122 * Now load segment descriptors. If fault happenes at this stage
2123 * it is handled in a context of new task
2124 */
2125 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2126 if (ret != X86EMUL_CONTINUE)
2127 return ret;
2128 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2129 if (ret != X86EMUL_CONTINUE)
2130 return ret;
2131 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2132 if (ret != X86EMUL_CONTINUE)
2133 return ret;
2134 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2135 if (ret != X86EMUL_CONTINUE)
2136 return ret;
2137 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2138 if (ret != X86EMUL_CONTINUE)
2139 return ret;
2140
2141 return X86EMUL_CONTINUE;
2142}
2143
2144static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2145 struct x86_emulate_ops *ops,
2146 u16 tss_selector, u16 old_tss_sel,
2147 ulong old_tss_base, struct desc_struct *new_desc)
2148{
2149 struct tss_segment_16 tss_seg;
2150 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002151 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002152
2153 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002154 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002155 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002156 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002157 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002158
2159 save_state_to_tss16(ctxt, ops, &tss_seg);
2160
2161 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002162 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002163 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002164 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002165 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002166
2167 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002168 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002169 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002170 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002171 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002172
2173 if (old_tss_sel != 0xffff) {
2174 tss_seg.prev_task_link = old_tss_sel;
2175
2176 ret = ops->write_std(new_tss_base,
2177 &tss_seg.prev_task_link,
2178 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002179 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002180 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002181 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002182 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002183 }
2184
2185 return load_state_from_tss16(ctxt, ops, &tss_seg);
2186}
2187
2188static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2189 struct x86_emulate_ops *ops,
2190 struct tss_segment_32 *tss)
2191{
2192 struct decode_cache *c = &ctxt->decode;
2193
2194 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2195 tss->eip = c->eip;
2196 tss->eflags = ctxt->eflags;
2197 tss->eax = c->regs[VCPU_REGS_RAX];
2198 tss->ecx = c->regs[VCPU_REGS_RCX];
2199 tss->edx = c->regs[VCPU_REGS_RDX];
2200 tss->ebx = c->regs[VCPU_REGS_RBX];
2201 tss->esp = c->regs[VCPU_REGS_RSP];
2202 tss->ebp = c->regs[VCPU_REGS_RBP];
2203 tss->esi = c->regs[VCPU_REGS_RSI];
2204 tss->edi = c->regs[VCPU_REGS_RDI];
2205
2206 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2207 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2208 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2209 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2210 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2211 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2212 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2213}
2214
2215static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2216 struct x86_emulate_ops *ops,
2217 struct tss_segment_32 *tss)
2218{
2219 struct decode_cache *c = &ctxt->decode;
2220 int ret;
2221
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002222 if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
2223 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002224 c->eip = tss->eip;
2225 ctxt->eflags = tss->eflags | 2;
2226 c->regs[VCPU_REGS_RAX] = tss->eax;
2227 c->regs[VCPU_REGS_RCX] = tss->ecx;
2228 c->regs[VCPU_REGS_RDX] = tss->edx;
2229 c->regs[VCPU_REGS_RBX] = tss->ebx;
2230 c->regs[VCPU_REGS_RSP] = tss->esp;
2231 c->regs[VCPU_REGS_RBP] = tss->ebp;
2232 c->regs[VCPU_REGS_RSI] = tss->esi;
2233 c->regs[VCPU_REGS_RDI] = tss->edi;
2234
2235 /*
2236 * SDM says that segment selectors are loaded before segment
2237 * descriptors
2238 */
2239 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2240 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2241 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2242 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2243 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2244 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2245 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2246
2247 /*
2248 * Now load segment descriptors. If fault happenes at this stage
2249 * it is handled in a context of new task
2250 */
2251 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2252 if (ret != X86EMUL_CONTINUE)
2253 return ret;
2254 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2255 if (ret != X86EMUL_CONTINUE)
2256 return ret;
2257 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2258 if (ret != X86EMUL_CONTINUE)
2259 return ret;
2260 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2261 if (ret != X86EMUL_CONTINUE)
2262 return ret;
2263 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2264 if (ret != X86EMUL_CONTINUE)
2265 return ret;
2266 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2267 if (ret != X86EMUL_CONTINUE)
2268 return ret;
2269 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2270 if (ret != X86EMUL_CONTINUE)
2271 return ret;
2272
2273 return X86EMUL_CONTINUE;
2274}
2275
2276static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2277 struct x86_emulate_ops *ops,
2278 u16 tss_selector, u16 old_tss_sel,
2279 ulong old_tss_base, struct desc_struct *new_desc)
2280{
2281 struct tss_segment_32 tss_seg;
2282 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002283 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002284
2285 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002286 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002287 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002288 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002289 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002290
2291 save_state_to_tss32(ctxt, ops, &tss_seg);
2292
2293 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002294 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002295 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002296 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002297 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002298
2299 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002300 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002301 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002302 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002303 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002304
2305 if (old_tss_sel != 0xffff) {
2306 tss_seg.prev_task_link = old_tss_sel;
2307
2308 ret = ops->write_std(new_tss_base,
2309 &tss_seg.prev_task_link,
2310 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002311 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002312 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002313 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002314 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002315 }
2316
2317 return load_state_from_tss32(ctxt, ops, &tss_seg);
2318}
2319
2320static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002321 struct x86_emulate_ops *ops,
2322 u16 tss_selector, int reason,
2323 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002324{
2325 struct desc_struct curr_tss_desc, next_tss_desc;
2326 int ret;
2327 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2328 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002329 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002330 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002331
2332 /* FIXME: old_tss_base == ~0 ? */
2333
2334 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2335 if (ret != X86EMUL_CONTINUE)
2336 return ret;
2337 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2338 if (ret != X86EMUL_CONTINUE)
2339 return ret;
2340
2341 /* FIXME: check that next_tss_desc is tss */
2342
2343 if (reason != TASK_SWITCH_IRET) {
2344 if ((tss_selector & 3) > next_tss_desc.dpl ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002345 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
2346 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002347 }
2348
Gleb Natapovceffb452010-03-18 15:20:19 +02002349 desc_limit = desc_limit_scaled(&next_tss_desc);
2350 if (!next_tss_desc.p ||
2351 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2352 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002353 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002354 return X86EMUL_PROPAGATE_FAULT;
2355 }
2356
2357 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2358 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2359 write_segment_descriptor(ctxt, ops, old_tss_sel,
2360 &curr_tss_desc);
2361 }
2362
2363 if (reason == TASK_SWITCH_IRET)
2364 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2365
2366 /* set back link to prev task only if NT bit is set in eflags
2367 note that old_tss_sel is not used afetr this point */
2368 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2369 old_tss_sel = 0xffff;
2370
2371 if (next_tss_desc.type & 8)
2372 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2373 old_tss_base, &next_tss_desc);
2374 else
2375 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2376 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002377 if (ret != X86EMUL_CONTINUE)
2378 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002379
2380 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2381 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2382
2383 if (reason != TASK_SWITCH_IRET) {
2384 next_tss_desc.type |= (1 << 1); /* set busy flag */
2385 write_segment_descriptor(ctxt, ops, tss_selector,
2386 &next_tss_desc);
2387 }
2388
2389 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02002390 ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002391 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2392
Jan Kiszkae269fb22010-04-14 15:51:09 +02002393 if (has_error_code) {
2394 struct decode_cache *c = &ctxt->decode;
2395
2396 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2397 c->lock_prefix = 0;
2398 c->src.val = (unsigned long) error_code;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002399 ret = em_push(ctxt);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002400 }
2401
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002402 return ret;
2403}
2404
2405int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002406 u16 tss_selector, int reason,
2407 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002408{
Avi Kivity9aabc882010-07-29 15:11:50 +03002409 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002410 struct decode_cache *c = &ctxt->decode;
2411 int rc;
2412
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002413 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002414 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002415
Jan Kiszkae269fb22010-04-14 15:51:09 +02002416 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2417 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002418
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09002419 if (rc == X86EMUL_CONTINUE)
2420 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002421
Gleb Natapova0c0ab22011-03-28 16:57:49 +02002422 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002423}
2424
Avi Kivity90de84f2010-11-17 15:28:21 +02002425static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
Gleb Natapovd9271122010-03-18 15:20:22 +02002426 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002427{
2428 struct decode_cache *c = &ctxt->decode;
2429 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2430
Gleb Natapovd9271122010-03-18 15:20:22 +02002431 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity90de84f2010-11-17 15:28:21 +02002432 op->addr.mem.ea = register_address(c, c->regs[reg]);
2433 op->addr.mem.seg = seg;
Gleb Natapova682e352010-03-18 15:20:21 +02002434}
2435
Avi Kivity7af04fc2010-08-18 14:16:35 +03002436static int em_das(struct x86_emulate_ctxt *ctxt)
2437{
2438 struct decode_cache *c = &ctxt->decode;
2439 u8 al, old_al;
2440 bool af, cf, old_cf;
2441
2442 cf = ctxt->eflags & X86_EFLAGS_CF;
2443 al = c->dst.val;
2444
2445 old_al = al;
2446 old_cf = cf;
2447 cf = false;
2448 af = ctxt->eflags & X86_EFLAGS_AF;
2449 if ((al & 0x0f) > 9 || af) {
2450 al -= 6;
2451 cf = old_cf | (al >= 250);
2452 af = true;
2453 } else {
2454 af = false;
2455 }
2456 if (old_al > 0x99 || old_cf) {
2457 al -= 0x60;
2458 cf = true;
2459 }
2460
2461 c->dst.val = al;
2462 /* Set PF, ZF, SF */
2463 c->src.type = OP_IMM;
2464 c->src.val = 0;
2465 c->src.bytes = 1;
2466 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
2467 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2468 if (cf)
2469 ctxt->eflags |= X86_EFLAGS_CF;
2470 if (af)
2471 ctxt->eflags |= X86_EFLAGS_AF;
2472 return X86EMUL_CONTINUE;
2473}
2474
Avi Kivity0ef753b2010-08-18 14:51:45 +03002475static int em_call_far(struct x86_emulate_ctxt *ctxt)
2476{
2477 struct decode_cache *c = &ctxt->decode;
2478 u16 sel, old_cs;
2479 ulong old_eip;
2480 int rc;
2481
2482 old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2483 old_eip = c->eip;
2484
2485 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2486 if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
2487 return X86EMUL_CONTINUE;
2488
2489 c->eip = 0;
2490 memcpy(&c->eip, c->src.valptr, c->op_bytes);
2491
2492 c->src.val = old_cs;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002493 rc = em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002494 if (rc != X86EMUL_CONTINUE)
2495 return rc;
2496
2497 c->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002498 return em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002499}
2500
Avi Kivity40ece7c2010-08-18 15:12:09 +03002501static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2502{
2503 struct decode_cache *c = &ctxt->decode;
2504 int rc;
2505
2506 c->dst.type = OP_REG;
2507 c->dst.addr.reg = &c->eip;
2508 c->dst.bytes = c->op_bytes;
2509 rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
2510 if (rc != X86EMUL_CONTINUE)
2511 return rc;
2512 register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
2513 return X86EMUL_CONTINUE;
2514}
2515
Avi Kivity5c82aa22010-08-18 18:31:43 +03002516static int em_imul(struct x86_emulate_ctxt *ctxt)
2517{
2518 struct decode_cache *c = &ctxt->decode;
2519
2520 emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
2521 return X86EMUL_CONTINUE;
2522}
2523
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002524static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2525{
2526 struct decode_cache *c = &ctxt->decode;
2527
2528 c->dst.val = c->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002529 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002530}
2531
Avi Kivity61429142010-08-19 15:13:00 +03002532static int em_cwd(struct x86_emulate_ctxt *ctxt)
2533{
2534 struct decode_cache *c = &ctxt->decode;
2535
2536 c->dst.type = OP_REG;
2537 c->dst.bytes = c->src.bytes;
2538 c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
2539 c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
2540
2541 return X86EMUL_CONTINUE;
2542}
2543
Avi Kivity48bb5d32010-08-18 18:54:34 +03002544static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2545{
Avi Kivity48bb5d32010-08-18 18:54:34 +03002546 struct decode_cache *c = &ctxt->decode;
2547 u64 tsc = 0;
2548
Avi Kivity48bb5d32010-08-18 18:54:34 +03002549 ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
2550 c->regs[VCPU_REGS_RAX] = (u32)tsc;
2551 c->regs[VCPU_REGS_RDX] = tsc >> 32;
2552 return X86EMUL_CONTINUE;
2553}
2554
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002555static int em_mov(struct x86_emulate_ctxt *ctxt)
2556{
2557 struct decode_cache *c = &ctxt->decode;
2558 c->dst.val = c->src.val;
2559 return X86EMUL_CONTINUE;
2560}
2561
Avi Kivityaa97bb42010-01-20 18:09:23 +02002562static int em_movdqu(struct x86_emulate_ctxt *ctxt)
2563{
2564 struct decode_cache *c = &ctxt->decode;
2565 memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
2566 return X86EMUL_CONTINUE;
2567}
2568
Avi Kivity38503912011-03-31 18:48:09 +02002569static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2570{
2571 struct decode_cache *c = &ctxt->decode;
Avi Kivity9fa088f2011-03-31 18:54:30 +02002572 int rc;
2573 ulong linear;
2574
Avi Kivity83b87952011-04-03 11:31:19 +03002575 rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02002576 if (rc == X86EMUL_CONTINUE)
2577 emulate_invlpg(ctxt->vcpu, linear);
Avi Kivity38503912011-03-31 18:48:09 +02002578 /* Disable writeback. */
2579 c->dst.type = OP_NONE;
2580 return X86EMUL_CONTINUE;
2581}
2582
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002583static bool valid_cr(int nr)
2584{
2585 switch (nr) {
2586 case 0:
2587 case 2 ... 4:
2588 case 8:
2589 return true;
2590 default:
2591 return false;
2592 }
2593}
2594
2595static int check_cr_read(struct x86_emulate_ctxt *ctxt)
2596{
2597 struct decode_cache *c = &ctxt->decode;
2598
2599 if (!valid_cr(c->modrm_reg))
2600 return emulate_ud(ctxt);
2601
2602 return X86EMUL_CONTINUE;
2603}
2604
2605static int check_cr_write(struct x86_emulate_ctxt *ctxt)
2606{
2607 struct decode_cache *c = &ctxt->decode;
2608 u64 new_val = c->src.val64;
2609 int cr = c->modrm_reg;
2610
2611 static u64 cr_reserved_bits[] = {
2612 0xffffffff00000000ULL,
2613 0, 0, 0, /* CR3 checked later */
2614 CR4_RESERVED_BITS,
2615 0, 0, 0,
2616 CR8_RESERVED_BITS,
2617 };
2618
2619 if (!valid_cr(cr))
2620 return emulate_ud(ctxt);
2621
2622 if (new_val & cr_reserved_bits[cr])
2623 return emulate_gp(ctxt, 0);
2624
2625 switch (cr) {
2626 case 0: {
2627 u64 cr4, efer;
2628 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
2629 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
2630 return emulate_gp(ctxt, 0);
2631
2632 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2633 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2634
2635 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
2636 !(cr4 & X86_CR4_PAE))
2637 return emulate_gp(ctxt, 0);
2638
2639 break;
2640 }
2641 case 3: {
2642 u64 rsvd = 0;
2643
2644 if (is_long_mode(ctxt->vcpu))
2645 rsvd = CR3_L_MODE_RESERVED_BITS;
2646 else if (is_pae(ctxt->vcpu))
2647 rsvd = CR3_PAE_RESERVED_BITS;
2648 else if (is_paging(ctxt->vcpu))
2649 rsvd = CR3_NONPAE_RESERVED_BITS;
2650
2651 if (new_val & rsvd)
2652 return emulate_gp(ctxt, 0);
2653
2654 break;
2655 }
2656 case 4: {
2657 u64 cr4, efer;
2658
2659 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2660 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2661
2662 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
2663 return emulate_gp(ctxt, 0);
2664
2665 break;
2666 }
2667 }
2668
2669 return X86EMUL_CONTINUE;
2670}
2671
Joerg Roedel3b88e412011-04-04 12:39:29 +02002672static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
2673{
2674 unsigned long dr7;
2675
2676 ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);
2677
2678 /* Check if DR7.Global_Enable is set */
2679 return dr7 & (1 << 13);
2680}
2681
2682static int check_dr_read(struct x86_emulate_ctxt *ctxt)
2683{
2684 struct decode_cache *c = &ctxt->decode;
2685 int dr = c->modrm_reg;
2686 u64 cr4;
2687
2688 if (dr > 7)
2689 return emulate_ud(ctxt);
2690
2691 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2692 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
2693 return emulate_ud(ctxt);
2694
2695 if (check_dr7_gd(ctxt))
2696 return emulate_db(ctxt);
2697
2698 return X86EMUL_CONTINUE;
2699}
2700
2701static int check_dr_write(struct x86_emulate_ctxt *ctxt)
2702{
2703 struct decode_cache *c = &ctxt->decode;
2704 u64 new_val = c->src.val64;
2705 int dr = c->modrm_reg;
2706
2707 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
2708 return emulate_gp(ctxt, 0);
2709
2710 return check_dr_read(ctxt);
2711}
2712
Joerg Roedel01de8b02011-04-04 12:39:31 +02002713static int check_svme(struct x86_emulate_ctxt *ctxt)
2714{
2715 u64 efer;
2716
2717 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2718
2719 if (!(efer & EFER_SVME))
2720 return emulate_ud(ctxt);
2721
2722 return X86EMUL_CONTINUE;
2723}
2724
2725static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
2726{
2727 u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);
2728
2729 /* Valid physical address? */
2730 if (rax & 0xffff000000000000)
2731 return emulate_gp(ctxt, 0);
2732
2733 return check_svme(ctxt);
2734}
2735
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002736static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
2737{
2738 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2739
2740 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
2741 return emulate_ud(ctxt);
2742
2743 return X86EMUL_CONTINUE;
2744}
2745
Joerg Roedel80612522011-04-04 12:39:33 +02002746static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
2747{
2748 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2749 u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);
2750
2751 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
2752 (rcx > 3))
2753 return emulate_gp(ctxt, 0);
2754
2755 return X86EMUL_CONTINUE;
2756}
2757
Joerg Roedelf6511932011-04-04 12:39:35 +02002758static int check_perm_in(struct x86_emulate_ctxt *ctxt)
2759{
2760 struct decode_cache *c = &ctxt->decode;
2761
2762 c->dst.bytes = min(c->dst.bytes, 4u);
2763 if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
2764 return emulate_gp(ctxt, 0);
2765
2766 return X86EMUL_CONTINUE;
2767}
2768
2769static int check_perm_out(struct x86_emulate_ctxt *ctxt)
2770{
2771 struct decode_cache *c = &ctxt->decode;
2772
2773 c->src.bytes = min(c->src.bytes, 4u);
2774 if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
2775 return emulate_gp(ctxt, 0);
2776
2777 return X86EMUL_CONTINUE;
2778}
2779
Avi Kivity73fba5f2010-07-29 15:11:53 +03002780#define D(_y) { .flags = (_y) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002781#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002782#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
2783 .check_perm = (_p) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002784#define N D(0)
Joerg Roedel01de8b02011-04-04 12:39:31 +02002785#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002786#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2787#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2788#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002789#define II(_f, _e, _i) \
2790 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002791#define IIP(_f, _e, _i, _p) \
2792 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
2793 .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02002794#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002795
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002796#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02002797#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002798#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
2799
Avi Kivity6230f7f2010-08-26 18:34:55 +03002800#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
2801 D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
2802 D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
2803
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002804static struct opcode group7_rm1[] = {
2805 DI(SrcNone | ModRM | Priv, monitor),
2806 DI(SrcNone | ModRM | Priv, mwait),
2807 N, N, N, N, N, N,
2808};
2809
Joerg Roedel01de8b02011-04-04 12:39:31 +02002810static struct opcode group7_rm3[] = {
2811 DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
Avi Kivitybfeed292011-04-05 16:25:20 +03002812 DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002813 DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
2814 DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
2815 DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
2816 DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
2817 DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
2818 DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
2819};
Avi Kivity6230f7f2010-08-26 18:34:55 +03002820
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002821static struct opcode group7_rm7[] = {
2822 N,
2823 DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
2824 N, N, N, N, N, N,
2825};
Avi Kivity73fba5f2010-07-29 15:11:53 +03002826static struct opcode group1[] = {
2827 X7(D(Lock)), N
2828};
2829
2830static struct opcode group1A[] = {
2831 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2832};
2833
2834static struct opcode group3[] = {
2835 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2836 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002837 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002838};
2839
2840static struct opcode group4[] = {
2841 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2842 N, N, N, N, N, N,
2843};
2844
2845static struct opcode group5[] = {
2846 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Avi Kivity0ef753b2010-08-18 14:51:45 +03002847 D(SrcMem | ModRM | Stack),
2848 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002849 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2850 D(SrcMem | ModRM | Stack), N,
2851};
2852
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002853static struct opcode group6[] = {
2854 DI(ModRM | Prot, sldt),
2855 DI(ModRM | Prot, str),
2856 DI(ModRM | Prot | Priv, lldt),
2857 DI(ModRM | Prot | Priv, ltr),
2858 N, N, N, N,
2859};
2860
Avi Kivity73fba5f2010-07-29 15:11:53 +03002861static struct group_dual group7 = { {
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002862 DI(ModRM | Mov | DstMem | Priv, sgdt),
2863 DI(ModRM | Mov | DstMem | Priv, sidt),
2864 DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002865 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
2866 DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
2867 DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002868}, {
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002869 D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002870 N, EXT(0, group7_rm3),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002871 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002872 DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002873} };
2874
2875static struct opcode group8[] = {
2876 N, N, N, N,
2877 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2878 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2879};
2880
2881static struct group_dual group9 = { {
2882 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2883}, {
2884 N, N, N, N, N, N, N, N,
2885} };
2886
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002887static struct opcode group11[] = {
2888 I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
2889};
2890
Avi Kivityaa97bb42010-01-20 18:09:23 +02002891static struct gprefix pfx_0f_6f_0f_7f = {
2892 N, N, N, I(Sse, em_movdqu),
2893};
2894
Avi Kivity73fba5f2010-07-29 15:11:53 +03002895static struct opcode opcode_table[256] = {
2896 /* 0x00 - 0x07 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002897 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002898 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2899 /* 0x08 - 0x0F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002900 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002901 D(ImplicitOps | Stack | No64), N,
2902 /* 0x10 - 0x17 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002903 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002904 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2905 /* 0x18 - 0x1F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002906 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002907 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2908 /* 0x20 - 0x27 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002909 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002910 /* 0x28 - 0x2F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002911 D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002912 /* 0x30 - 0x37 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002913 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002914 /* 0x38 - 0x3F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002915 D6ALU(0), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002916 /* 0x40 - 0x4F */
2917 X16(D(DstReg)),
2918 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002919 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002920 /* 0x58 - 0x5F */
2921 X8(D(DstReg | Stack)),
2922 /* 0x60 - 0x67 */
2923 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2924 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2925 N, N, N, N,
2926 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03002927 I(SrcImm | Mov | Stack, em_push),
2928 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002929 I(SrcImmByte | Mov | Stack, em_push),
2930 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Joerg Roedelf6511932011-04-04 12:39:35 +02002931 D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
2932 D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03002933 /* 0x70 - 0x7F */
2934 X16(D(SrcImmByte)),
2935 /* 0x80 - 0x87 */
2936 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2937 G(DstMem | SrcImm | ModRM | Group, group1),
2938 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2939 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivity76e8e682010-08-26 11:56:09 +03002940 D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002941 /* 0x88 - 0x8F */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002942 I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
2943 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002944 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002945 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2946 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002947 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002948 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03002949 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08002950 I(SrcImmFAddr | No64, em_call_far), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002951 DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002952 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002953 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
2954 I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
2955 I2bv(SrcSI | DstDI | Mov | String, em_mov),
2956 D2bv(SrcSI | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002957 /* 0xA8 - 0xAF */
Avi Kivity50748612010-08-26 11:56:10 +03002958 D2bv(DstAcc | SrcImm),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002959 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
2960 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Avi Kivity48fe67b2010-08-26 11:56:08 +03002961 D2bv(SrcAcc | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002962 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002963 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002964 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002965 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002966 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002967 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03002968 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
2969 D(ImplicitOps | Stack),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002970 D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002971 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002972 /* 0xC8 - 0xCF */
2973 N, N, N, D(ImplicitOps | Stack),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002974 D(ImplicitOps), DI(SrcImmByte, intn),
2975 D(ImplicitOps | No64), DI(ImplicitOps, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002976 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002977 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002978 N, N, N, N,
2979 /* 0xD8 - 0xDF */
2980 N, N, N, N, N, N, N, N,
2981 /* 0xE0 - 0xE7 */
Wei Yongjune4abac62010-08-19 14:25:48 +08002982 X4(D(SrcImmByte)),
Joerg Roedelf6511932011-04-04 12:39:35 +02002983 D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
2984 D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002985 /* 0xE8 - 0xEF */
2986 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2987 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
Joerg Roedelf6511932011-04-04 12:39:35 +02002988 D2bvIP(SrcNone | DstAcc, in, check_perm_in),
2989 D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002990 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002991 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002992 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
2993 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002994 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002995 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002996 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2997};
2998
2999static struct opcode twobyte_table[256] = {
3000 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003001 G(0, group6), GD(0, &group7), N, N,
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003002 N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02003003 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003004 N, D(ImplicitOps | ModRM), N, N,
3005 /* 0x10 - 0x1F */
3006 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3007 /* 0x20 - 0x2F */
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003008 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
Joerg Roedel3b88e412011-04-04 12:39:29 +02003009 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003010 DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
Joerg Roedel3b88e412011-04-04 12:39:29 +02003011 DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003012 N, N, N, N,
3013 N, N, N, N, N, N, N, N,
3014 /* 0x30 - 0x3F */
Joerg Roedel80612522011-04-04 12:39:33 +02003015 DI(ImplicitOps | Priv, wrmsr),
3016 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3017 DI(ImplicitOps | Priv, rdmsr),
3018 DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
Avi Kivityd8671622011-02-01 16:32:03 +02003019 D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
3020 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003021 N, N, N, N, N, N, N, N,
3022 /* 0x40 - 0x4F */
3023 X16(D(DstReg | SrcMem | ModRM | Mov)),
3024 /* 0x50 - 0x5F */
3025 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3026 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003027 N, N, N, N,
3028 N, N, N, N,
3029 N, N, N, N,
3030 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003031 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003032 N, N, N, N,
3033 N, N, N, N,
3034 N, N, N, N,
3035 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003036 /* 0x80 - 0x8F */
3037 X16(D(SrcImm)),
3038 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08003039 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003040 /* 0xA0 - 0xA7 */
3041 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02003042 DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003043 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3044 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3045 /* 0xA8 - 0xAF */
3046 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02003047 DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003048 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3049 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03003050 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003051 /* 0xB0 - 0xB7 */
Avi Kivity739ae402010-08-26 11:56:13 +03003052 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003053 D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3054 D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
3055 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003056 /* 0xB8 - 0xBF */
3057 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08003058 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08003059 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
3060 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003061 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03003062 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08003063 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003064 N, N, N, GD(0, &group9),
3065 N, N, N, N, N, N, N, N,
3066 /* 0xD0 - 0xDF */
3067 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3068 /* 0xE0 - 0xEF */
3069 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3070 /* 0xF0 - 0xFF */
3071 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3072};
3073
3074#undef D
3075#undef N
3076#undef G
3077#undef GD
3078#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02003079#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02003080#undef EXT
Avi Kivity73fba5f2010-07-29 15:11:53 +03003081
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003082#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02003083#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003084#undef I2bv
Avi Kivity6230f7f2010-08-26 18:34:55 +03003085#undef D6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003086
Avi Kivity39f21ee2010-08-18 19:20:21 +03003087static unsigned imm_size(struct decode_cache *c)
3088{
3089 unsigned size;
3090
3091 size = (c->d & ByteOp) ? 1 : c->op_bytes;
3092 if (size == 8)
3093 size = 4;
3094 return size;
3095}
3096
3097static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3098 unsigned size, bool sign_extension)
3099{
3100 struct decode_cache *c = &ctxt->decode;
3101 struct x86_emulate_ops *ops = ctxt->ops;
3102 int rc = X86EMUL_CONTINUE;
3103
3104 op->type = OP_IMM;
3105 op->bytes = size;
Avi Kivity90de84f2010-11-17 15:28:21 +02003106 op->addr.mem.ea = c->eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003107 /* NB. Immediates are sign-extended as necessary. */
3108 switch (op->bytes) {
3109 case 1:
3110 op->val = insn_fetch(s8, 1, c->eip);
3111 break;
3112 case 2:
3113 op->val = insn_fetch(s16, 2, c->eip);
3114 break;
3115 case 4:
3116 op->val = insn_fetch(s32, 4, c->eip);
3117 break;
3118 }
3119 if (!sign_extension) {
3120 switch (op->bytes) {
3121 case 1:
3122 op->val &= 0xff;
3123 break;
3124 case 2:
3125 op->val &= 0xffff;
3126 break;
3127 case 4:
3128 op->val &= 0xffffffff;
3129 break;
3130 }
3131 }
3132done:
3133 return rc;
3134}
3135
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003136int
Andre Przywaradc25e892010-12-21 11:12:07 +01003137x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003138{
3139 struct x86_emulate_ops *ops = ctxt->ops;
3140 struct decode_cache *c = &ctxt->decode;
3141 int rc = X86EMUL_CONTINUE;
3142 int mode = ctxt->mode;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003143 int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
3144 bool op_prefix = false;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003145 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003146 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003147
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003148 c->eip = ctxt->eip;
Andre Przywaradc25e892010-12-21 11:12:07 +01003149 c->fetch.start = c->eip;
3150 c->fetch.end = c->fetch.start + insn_len;
3151 if (insn_len > 0)
3152 memcpy(c->fetch.data, insn, insn_len);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003153
3154 switch (mode) {
3155 case X86EMUL_MODE_REAL:
3156 case X86EMUL_MODE_VM86:
3157 case X86EMUL_MODE_PROT16:
3158 def_op_bytes = def_ad_bytes = 2;
3159 break;
3160 case X86EMUL_MODE_PROT32:
3161 def_op_bytes = def_ad_bytes = 4;
3162 break;
3163#ifdef CONFIG_X86_64
3164 case X86EMUL_MODE_PROT64:
3165 def_op_bytes = 4;
3166 def_ad_bytes = 8;
3167 break;
3168#endif
3169 default:
3170 return -1;
3171 }
3172
3173 c->op_bytes = def_op_bytes;
3174 c->ad_bytes = def_ad_bytes;
3175
3176 /* Legacy prefixes. */
3177 for (;;) {
3178 switch (c->b = insn_fetch(u8, 1, c->eip)) {
3179 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003180 op_prefix = true;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003181 /* switch between 2/4 bytes */
3182 c->op_bytes = def_op_bytes ^ 6;
3183 break;
3184 case 0x67: /* address-size override */
3185 if (mode == X86EMUL_MODE_PROT64)
3186 /* switch between 4/8 bytes */
3187 c->ad_bytes = def_ad_bytes ^ 12;
3188 else
3189 /* switch between 2/4 bytes */
3190 c->ad_bytes = def_ad_bytes ^ 6;
3191 break;
3192 case 0x26: /* ES override */
3193 case 0x2e: /* CS override */
3194 case 0x36: /* SS override */
3195 case 0x3e: /* DS override */
3196 set_seg_override(c, (c->b >> 3) & 3);
3197 break;
3198 case 0x64: /* FS override */
3199 case 0x65: /* GS override */
3200 set_seg_override(c, c->b & 7);
3201 break;
3202 case 0x40 ... 0x4f: /* REX */
3203 if (mode != X86EMUL_MODE_PROT64)
3204 goto done_prefixes;
3205 c->rex_prefix = c->b;
3206 continue;
3207 case 0xf0: /* LOCK */
3208 c->lock_prefix = 1;
3209 break;
3210 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003211 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity1d6b1142010-01-20 16:00:35 +02003212 c->rep_prefix = c->b;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003213 break;
3214 default:
3215 goto done_prefixes;
3216 }
3217
3218 /* Any legacy prefix after a REX prefix nullifies its effect. */
3219
3220 c->rex_prefix = 0;
3221 }
3222
3223done_prefixes:
3224
3225 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03003226 if (c->rex_prefix & 8)
3227 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003228
3229 /* Opcode byte(s). */
3230 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08003231 /* Two-byte opcode? */
3232 if (c->b == 0x0f) {
3233 c->twobyte = 1;
3234 c->b = insn_fetch(u8, 1, c->eip);
3235 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003236 }
3237 c->d = opcode.flags;
3238
3239 if (c->d & Group) {
3240 dual = c->d & GroupDual;
3241 c->modrm = insn_fetch(u8, 1, c->eip);
3242 --c->eip;
3243
3244 if (c->d & GroupDual) {
3245 g_mod012 = opcode.u.gdual->mod012;
3246 g_mod3 = opcode.u.gdual->mod3;
3247 } else
3248 g_mod012 = g_mod3 = opcode.u.group;
3249
3250 c->d &= ~(Group | GroupDual);
3251
3252 goffset = (c->modrm >> 3) & 7;
3253
3254 if ((c->modrm >> 6) == 3)
3255 opcode = g_mod3[goffset];
3256 else
3257 opcode = g_mod012[goffset];
Joerg Roedel01de8b02011-04-04 12:39:31 +02003258
3259 if (opcode.flags & RMExt) {
3260 goffset = c->modrm & 7;
3261 opcode = opcode.u.group[goffset];
3262 }
3263
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003264 c->d |= opcode.flags;
3265 }
3266
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003267 if (c->d & Prefix) {
3268 if (c->rep_prefix && op_prefix)
3269 return X86EMUL_UNHANDLEABLE;
3270 simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
3271 switch (simd_prefix) {
3272 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3273 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3274 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3275 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3276 }
3277 c->d |= opcode.flags;
3278 }
3279
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003280 c->execute = opcode.u.execute;
Joerg Roedeld09beab2011-04-04 12:39:25 +02003281 c->check_perm = opcode.check_perm;
Avi Kivityc4f035c2011-04-04 12:39:22 +02003282 c->intercept = opcode.intercept;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003283
3284 /* Unrecognised? */
Avi Kivityd53db5e2010-11-17 13:40:51 +02003285 if (c->d == 0 || (c->d & Undefined))
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003286 return -1;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003287
Avi Kivityd8671622011-02-01 16:32:03 +02003288 if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
3289 return -1;
3290
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003291 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
3292 c->op_bytes = 8;
3293
Avi Kivity7f9b4b72010-08-01 14:46:54 +03003294 if (c->d & Op3264) {
3295 if (mode == X86EMUL_MODE_PROT64)
3296 c->op_bytes = 8;
3297 else
3298 c->op_bytes = 4;
3299 }
3300
Avi Kivity12537912011-03-29 11:41:27 +02003301 if (c->d & Sse)
3302 c->op_bytes = 16;
3303
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003304 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03003305 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003306 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03003307 if (!c->has_seg_override)
3308 set_seg_override(c, c->modrm_seg);
3309 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003310 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003311 if (rc != X86EMUL_CONTINUE)
3312 goto done;
3313
3314 if (!c->has_seg_override)
3315 set_seg_override(c, VCPU_SREG_DS);
3316
Avi Kivity90de84f2010-11-17 15:28:21 +02003317 memop.addr.mem.seg = seg_override(ctxt, ops, c);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003318
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003319 if (memop.type == OP_MEM && c->ad_bytes != 8)
Avi Kivity90de84f2010-11-17 15:28:21 +02003320 memop.addr.mem.ea = (u32)memop.addr.mem.ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003321
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003322 if (memop.type == OP_MEM && c->rip_relative)
Avi Kivity90de84f2010-11-17 15:28:21 +02003323 memop.addr.mem.ea += c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003324
3325 /*
3326 * Decode and fetch the source operand: register, memory
3327 * or immediate.
3328 */
3329 switch (c->d & SrcMask) {
3330 case SrcNone:
3331 break;
3332 case SrcReg:
Avi Kivity12537912011-03-29 11:41:27 +02003333 decode_register_operand(ctxt, &c->src, c, 0);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003334 break;
3335 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003336 memop.bytes = 2;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003337 goto srcmem_common;
3338 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003339 memop.bytes = 4;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003340 goto srcmem_common;
3341 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003342 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003343 c->op_bytes;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003344 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003345 c->src = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003346 break;
Avi Kivityb250e602010-08-18 15:11:24 +03003347 case SrcImmU16:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003348 rc = decode_imm(ctxt, &c->src, 2, false);
3349 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003350 case SrcImm:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003351 rc = decode_imm(ctxt, &c->src, imm_size(c), true);
3352 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003353 case SrcImmU:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003354 rc = decode_imm(ctxt, &c->src, imm_size(c), false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003355 break;
3356 case SrcImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003357 rc = decode_imm(ctxt, &c->src, 1, true);
3358 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003359 case SrcImmUByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003360 rc = decode_imm(ctxt, &c->src, 1, false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003361 break;
3362 case SrcAcc:
3363 c->src.type = OP_REG;
3364 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003365 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003366 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003367 break;
3368 case SrcOne:
3369 c->src.bytes = 1;
3370 c->src.val = 1;
3371 break;
3372 case SrcSI:
3373 c->src.type = OP_MEM;
3374 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003375 c->src.addr.mem.ea =
3376 register_address(c, c->regs[VCPU_REGS_RSI]);
3377 c->src.addr.mem.seg = seg_override(ctxt, ops, c),
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003378 c->src.val = 0;
3379 break;
3380 case SrcImmFAddr:
3381 c->src.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003382 c->src.addr.mem.ea = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003383 c->src.bytes = c->op_bytes + 2;
3384 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
3385 break;
3386 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003387 memop.bytes = c->op_bytes + 2;
3388 goto srcmem_common;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003389 break;
3390 }
3391
Avi Kivity39f21ee2010-08-18 19:20:21 +03003392 if (rc != X86EMUL_CONTINUE)
3393 goto done;
3394
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003395 /*
3396 * Decode and fetch the second source operand: register, memory
3397 * or immediate.
3398 */
3399 switch (c->d & Src2Mask) {
3400 case Src2None:
3401 break;
3402 case Src2CL:
3403 c->src2.bytes = 1;
3404 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
3405 break;
3406 case Src2ImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003407 rc = decode_imm(ctxt, &c->src2, 1, true);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003408 break;
3409 case Src2One:
3410 c->src2.bytes = 1;
3411 c->src2.val = 1;
3412 break;
Avi Kivity7db41eb2010-08-18 19:25:28 +03003413 case Src2Imm:
3414 rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
3415 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003416 }
3417
Avi Kivity39f21ee2010-08-18 19:20:21 +03003418 if (rc != X86EMUL_CONTINUE)
3419 goto done;
3420
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003421 /* Decode and fetch the destination operand: register or memory. */
3422 switch (c->d & DstMask) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003423 case DstReg:
Avi Kivity12537912011-03-29 11:41:27 +02003424 decode_register_operand(ctxt, &c->dst, c,
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003425 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
3426 break;
Wei Yongjun943858e2010-08-06 11:36:51 +08003427 case DstImmUByte:
3428 c->dst.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003429 c->dst.addr.mem.ea = c->eip;
Wei Yongjun943858e2010-08-06 11:36:51 +08003430 c->dst.bytes = 1;
3431 c->dst.val = insn_fetch(u8, 1, c->eip);
3432 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003433 case DstMem:
3434 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003435 c->dst = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003436 if ((c->d & DstMask) == DstMem64)
3437 c->dst.bytes = 8;
3438 else
3439 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08003440 if (c->d & BitOp)
3441 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003442 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003443 break;
3444 case DstAcc:
3445 c->dst.type = OP_REG;
3446 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003447 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003448 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003449 c->dst.orig_val = c->dst.val;
3450 break;
3451 case DstDI:
3452 c->dst.type = OP_MEM;
3453 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003454 c->dst.addr.mem.ea =
3455 register_address(c, c->regs[VCPU_REGS_RDI]);
3456 c->dst.addr.mem.seg = VCPU_SREG_ES;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003457 c->dst.val = 0;
3458 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003459 case ImplicitOps:
3460 /* Special instructions do their own operand decoding. */
3461 default:
3462 c->dst.type = OP_NONE; /* Disable writeback. */
3463 return 0;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003464 }
3465
3466done:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02003467 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003468}
3469
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003470static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
3471{
3472 struct decode_cache *c = &ctxt->decode;
3473
3474 /* The second termination condition only applies for REPE
3475 * and REPNE. Test if the repeat string operation prefix is
3476 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3477 * corresponding termination condition according to:
3478 * - if REPE/REPZ and ZF = 0 then done
3479 * - if REPNE/REPNZ and ZF = 1 then done
3480 */
3481 if (((c->b == 0xa6) || (c->b == 0xa7) ||
3482 (c->b == 0xae) || (c->b == 0xaf))
3483 && (((c->rep_prefix == REPE_PREFIX) &&
3484 ((ctxt->eflags & EFLG_ZF) == 0))
3485 || ((c->rep_prefix == REPNE_PREFIX) &&
3486 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3487 return true;
3488
3489 return false;
3490}
3491
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003492int
Avi Kivity9aabc882010-07-29 15:11:50 +03003493x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003494{
Avi Kivity9aabc882010-07-29 15:11:50 +03003495 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003496 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003497 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003498 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02003499 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003500 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003501
Gleb Natapov9de41572010-04-28 19:15:22 +03003502 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04003503
Gleb Natapov1161624f12010-02-11 14:43:14 +02003504 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003505 rc = emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02003506 goto done;
3507 }
3508
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003509 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02003510 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003511 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003512 goto done;
3513 }
3514
Avi Kivity081bca02010-08-26 11:06:15 +03003515 if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003516 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03003517 goto done;
3518 }
3519
Avi Kivity12537912011-03-29 11:41:27 +02003520 if ((c->d & Sse)
3521 && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
3522 || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
3523 rc = emulate_ud(ctxt);
3524 goto done;
3525 }
3526
3527 if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
3528 rc = emulate_nm(ctxt);
3529 goto done;
3530 }
3531
Avi Kivityc4f035c2011-04-04 12:39:22 +02003532 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003533 rc = emulator_check_intercept(ctxt, c->intercept,
3534 X86_ICPT_PRE_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003535 if (rc != X86EMUL_CONTINUE)
3536 goto done;
3537 }
3538
Gleb Natapove92805a2010-02-10 14:21:35 +02003539 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02003540 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003541 rc = emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02003542 goto done;
3543 }
3544
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02003545 /* Instruction can only be executed in protected mode */
3546 if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
3547 rc = emulate_ud(ctxt);
3548 goto done;
3549 }
3550
Joerg Roedeld09beab2011-04-04 12:39:25 +02003551 /* Do instruction specific permission checks */
3552 if (c->check_perm) {
3553 rc = c->check_perm(ctxt);
3554 if (rc != X86EMUL_CONTINUE)
3555 goto done;
3556 }
3557
Avi Kivityc4f035c2011-04-04 12:39:22 +02003558 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003559 rc = emulator_check_intercept(ctxt, c->intercept,
3560 X86_ICPT_POST_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003561 if (rc != X86EMUL_CONTINUE)
3562 goto done;
3563 }
3564
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003565 if (c->rep_prefix && (c->d & String)) {
3566 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02003567 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov95c55882010-04-28 19:15:39 +03003568 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003569 goto done;
3570 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003571 }
3572
Wei Yongjunc483c022010-08-06 15:36:36 +08003573 if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003574 rc = segmented_read(ctxt, c->src.addr.mem,
3575 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09003576 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003577 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03003578 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003579 }
3580
Gleb Natapove35b7b92010-02-25 16:36:42 +02003581 if (c->src2.type == OP_MEM) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003582 rc = segmented_read(ctxt, c->src2.addr.mem,
3583 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02003584 if (rc != X86EMUL_CONTINUE)
3585 goto done;
3586 }
3587
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003588 if ((c->d & DstMask) == ImplicitOps)
3589 goto special_insn;
3590
3591
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003592 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
3593 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003594 rc = segmented_read(ctxt, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03003595 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003596 if (rc != X86EMUL_CONTINUE)
3597 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08003598 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02003599 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08003600
Avi Kivity018a98d2007-11-27 19:30:56 +02003601special_insn:
3602
Avi Kivityc4f035c2011-04-04 12:39:22 +02003603 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003604 rc = emulator_check_intercept(ctxt, c->intercept,
3605 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003606 if (rc != X86EMUL_CONTINUE)
3607 goto done;
3608 }
3609
Avi Kivityef65c882010-07-29 15:11:51 +03003610 if (c->execute) {
3611 rc = c->execute(ctxt);
3612 if (rc != X86EMUL_CONTINUE)
3613 goto done;
3614 goto writeback;
3615 }
3616
Laurent Viviere4e03de2007-09-18 11:52:50 +02003617 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003618 goto twobyte_insn;
3619
Laurent Viviere4e03de2007-09-18 11:52:50 +02003620 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621 case 0x00 ... 0x05:
3622 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003623 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003624 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003625 case 0x06: /* push es */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003626 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003627 break;
3628 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003629 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003630 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631 case 0x08 ... 0x0d:
3632 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003633 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003635 case 0x0e: /* push cs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003636 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003637 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003638 case 0x10 ... 0x15:
3639 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003640 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003642 case 0x16: /* push ss */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003643 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003644 break;
3645 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003646 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003647 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648 case 0x18 ... 0x1d:
3649 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003650 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003651 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003652 case 0x1e: /* push ds */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003653 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003654 break;
3655 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003656 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003657 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02003658 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003659 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003660 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003661 break;
3662 case 0x28 ... 0x2d:
3663 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003664 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003665 break;
3666 case 0x30 ... 0x35:
3667 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003668 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669 break;
3670 case 0x38 ... 0x3d:
3671 cmp: /* cmp */
Takuya Yoshikawa575e7c12011-04-13 00:24:55 +09003672 c->dst.type = OP_NONE; /* Disable writeback. */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003673 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003675 case 0x40 ... 0x47: /* inc r16/r32 */
3676 emulate_1op("inc", c->dst, ctxt->eflags);
3677 break;
3678 case 0x48 ... 0x4f: /* dec r16/r32 */
3679 emulate_1op("dec", c->dst, ctxt->eflags);
3680 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003681 case 0x58 ... 0x5f: /* pop reg */
3682 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02003683 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Avi Kivity33615aa2007-10-31 11:15:56 +02003684 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003685 case 0x60: /* pusha */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003686 rc = emulate_pusha(ctxt);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003687 break;
3688 case 0x61: /* popa */
3689 rc = emulate_popa(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003690 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003691 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003692 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003693 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003694 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003695 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003696 case 0x6c: /* insb */
3697 case 0x6d: /* insw/insd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003698 c->src.val = c->regs[VCPU_REGS_RDX];
3699 goto do_io_in;
Avi Kivity018a98d2007-11-27 19:30:56 +02003700 case 0x6e: /* outsb */
3701 case 0x6f: /* outsw/outsd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003702 c->dst.val = c->regs[VCPU_REGS_RDX];
3703 goto do_io_out;
Gleb Natapov79729952010-03-18 15:20:24 +02003704 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003705 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003706 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003707 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003708 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003710 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003711 case 0:
3712 goto add;
3713 case 1:
3714 goto or;
3715 case 2:
3716 goto adc;
3717 case 3:
3718 goto sbb;
3719 case 4:
3720 goto and;
3721 case 5:
3722 goto sub;
3723 case 6:
3724 goto xor;
3725 case 7:
3726 goto cmp;
3727 }
3728 break;
3729 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003730 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02003731 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732 break;
3733 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003734 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003735 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003736 c->src.val = c->dst.val;
3737 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003738 /*
3739 * Write back the memory destination with implicit LOCK
3740 * prefix.
3741 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003742 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003743 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 break;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003745 case 0x8c: /* mov r/m, sreg */
3746 if (c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003747 rc = emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02003748 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003749 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03003750 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003751 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003752 case 0x8d: /* lea r16/r32, m */
Avi Kivity90de84f2010-11-17 15:28:21 +02003753 c->dst.val = c->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003754 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003755 case 0x8e: { /* mov seg, r/m16 */
3756 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003757
3758 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003759
Gleb Natapovc6975182010-02-18 12:15:01 +02003760 if (c->modrm_reg == VCPU_SREG_CS ||
3761 c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003762 rc = emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003763 goto done;
3764 }
3765
Glauber Costa310b5d32009-05-12 16:21:06 -04003766 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003767 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003768
Gleb Natapov2e873022010-03-18 15:20:18 +02003769 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003770
3771 c->dst.type = OP_NONE; /* Disable writeback. */
3772 break;
3773 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003774 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003775 rc = emulate_grp1a(ctxt, ops);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003776 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003777 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3778 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003779 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003780 goto xchg;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08003781 case 0x98: /* cbw/cwde/cdqe */
3782 switch (c->op_bytes) {
3783 case 2: c->dst.val = (s8)c->dst.val; break;
3784 case 4: c->dst.val = (s16)c->dst.val; break;
3785 case 8: c->dst.val = (s32)c->dst.val; break;
3786 }
3787 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003788 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003789 c->src.val = (unsigned long) ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003790 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003791 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003792 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003793 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003794 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003795 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003796 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003797 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798 case 0xa6 ... 0xa7: /* cmps */
Gleb Natapova682e352010-03-18 15:20:21 +02003799 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003800 case 0xa8 ... 0xa9: /* test ax, imm */
3801 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802 case 0xae ... 0xaf: /* scas */
Avi Kivityf6b33fc2010-08-17 11:20:37 +03003803 goto cmp;
Avi Kivity018a98d2007-11-27 19:30:56 +02003804 case 0xc0 ... 0xc1:
3805 emulate_grp2(ctxt);
3806 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003807 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003808 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003809 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003810 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003811 goto pop_instruction;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003812 case 0xc4: /* les */
3813 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003814 break;
3815 case 0xc5: /* lds */
3816 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003817 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003818 case 0xcb: /* ret far */
3819 rc = emulate_ret_far(ctxt, ops);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003820 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003821 case 0xcc: /* int3 */
3822 irq = 3;
3823 goto do_interrupt;
3824 case 0xcd: /* int n */
3825 irq = c->src.val;
3826 do_interrupt:
3827 rc = emulate_int(ctxt, ops, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003828 break;
3829 case 0xce: /* into */
3830 if (ctxt->eflags & EFLG_OF) {
3831 irq = 4;
3832 goto do_interrupt;
3833 }
3834 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003835 case 0xcf: /* iret */
3836 rc = emulate_iret(ctxt, ops);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003837 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003838 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003839 emulate_grp2(ctxt);
3840 break;
3841 case 0xd2 ... 0xd3: /* Grp2 */
3842 c->src.val = c->regs[VCPU_REGS_RCX];
3843 emulate_grp2(ctxt);
3844 break;
Wei Yongjunf2f31842010-08-18 16:38:21 +08003845 case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
3846 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3847 if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
3848 (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
3849 jmp_rel(c, c->src.val);
3850 break;
Wei Yongjune4abac62010-08-19 14:25:48 +08003851 case 0xe3: /* jcxz/jecxz/jrcxz */
3852 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
3853 jmp_rel(c, c->src.val);
3854 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003855 case 0xe4: /* inb */
3856 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003857 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003858 case 0xe6: /* outb */
3859 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003860 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003861 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003862 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003863 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003864 jmp_rel(c, rel);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003865 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003866 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003867 }
3868 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003869 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003870 case 0xea: { /* jmp far */
3871 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003872 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003873 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3874
3875 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003876 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003877
Gleb Natapov414e6272010-04-28 19:15:26 +03003878 c->eip = 0;
3879 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003880 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003881 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003882 case 0xeb:
3883 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003884 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003885 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003886 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003887 case 0xec: /* in al,dx */
3888 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003889 c->src.val = c->regs[VCPU_REGS_RDX];
3890 do_io_in:
Gleb Natapov7b262e92010-03-18 15:20:27 +02003891 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3892 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003893 goto done; /* IO is needed */
3894 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003895 case 0xee: /* out dx,al */
3896 case 0xef: /* out dx,(e/r)ax */
Wei Yongjun41167be2010-08-06 11:45:12 +08003897 c->dst.val = c->regs[VCPU_REGS_RDX];
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003898 do_io_out:
Wei Yongjun41167be2010-08-06 11:45:12 +08003899 ops->pio_out_emulated(c->src.bytes, c->dst.val,
3900 &c->src.val, 1, ctxt->vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003901 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003902 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003903 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003904 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003905 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003906 case 0xf5: /* cmc */
3907 /* complement carry flag from eflags reg */
3908 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003909 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003910 case 0xf6 ... 0xf7: /* Grp3 */
Avi Kivity34d1f492010-08-26 11:59:01 +03003911 rc = emulate_grp3(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003912 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003913 case 0xf8: /* clc */
3914 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003915 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003916 case 0xf9: /* stc */
3917 ctxt->eflags |= EFLG_CF;
3918 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003919 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003920 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003921 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003922 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003923 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003924 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003925 break;
3926 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003927 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003928 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003929 goto done;
3930 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003931 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003932 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003933 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003934 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003935 case 0xfc: /* cld */
3936 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003937 break;
3938 case 0xfd: /* std */
3939 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003940 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003941 case 0xfe: /* Grp4 */
3942 grp45:
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003943 rc = emulate_grp45(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02003944 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003945 case 0xff: /* Grp5 */
3946 if (c->modrm_reg == 5)
3947 goto jump_far;
3948 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003949 default:
3950 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003951 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003952
Avi Kivity7d9ddae2010-08-30 17:12:28 +03003953 if (rc != X86EMUL_CONTINUE)
3954 goto done;
3955
Avi Kivity018a98d2007-11-27 19:30:56 +02003956writeback:
3957 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003958 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003959 goto done;
3960
Gleb Natapov5cd21912010-03-18 15:20:26 +02003961 /*
3962 * restore dst type in case the decoding will be reused
3963 * (happens for string instruction )
3964 */
3965 c->dst.type = saved_dst_type;
3966
Gleb Natapova682e352010-03-18 15:20:21 +02003967 if ((c->d & SrcMask) == SrcSI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003968 string_addr_inc(ctxt, seg_override(ctxt, ops, c),
Gleb Natapov79168fd2010-04-28 19:15:30 +03003969 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003970
3971 if ((c->d & DstMask) == DstDI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003972 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
Gleb Natapov79168fd2010-04-28 19:15:30 +03003973 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003974
Gleb Natapov5cd21912010-03-18 15:20:26 +02003975 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov6e2fb2c2010-08-25 12:47:41 +03003976 struct read_cache *r = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003977 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003978
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003979 if (!string_insn_completed(ctxt)) {
3980 /*
3981 * Re-enter guest when pio read ahead buffer is empty
3982 * or, if it is not used, after each 1024 iteration.
3983 */
3984 if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
3985 (r->end == 0 || r->end != r->pos)) {
3986 /*
3987 * Reset read cache. Usually happens before
3988 * decode, but since instruction is restarted
3989 * we have to do it here.
3990 */
3991 ctxt->decode.mem_read.end = 0;
3992 return EMULATION_RESTART;
3993 }
3994 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003995 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02003996 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003997
3998 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003999
4000done:
Avi Kivityda9cb572010-11-22 17:53:21 +02004001 if (rc == X86EMUL_PROPAGATE_FAULT)
4002 ctxt->have_exception = true;
Joerg Roedel775fde82011-04-04 12:39:24 +02004003 if (rc == X86EMUL_INTERCEPTED)
4004 return EMULATION_INTERCEPTED;
4005
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004006 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004007
4008twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02004009 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004010 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004011 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004012 u16 size;
4013 unsigned long address;
4014
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004015 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004016 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004017 goto cannot_emulate;
4018
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004019 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004020 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004021 goto done;
4022
Avi Kivity33e38852008-05-21 15:34:25 +03004023 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02004024 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03004025 /* Disable writeback. */
4026 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004027 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004029 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02004030 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004031 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032 goto done;
4033 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03004034 /* Disable writeback. */
4035 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004037 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02004038 if (c->modrm_mod == 3) {
4039 switch (c->modrm_rm) {
4040 case 1:
4041 rc = kvm_fix_hypercall(ctxt->vcpu);
Avi Kivity2b3d2a22008-12-23 19:46:01 +02004042 break;
4043 default:
4044 goto cannot_emulate;
4045 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004046 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004047 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004048 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02004049 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004050 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004051 goto done;
4052 realmode_lidt(ctxt->vcpu, size, address);
4053 }
Avi Kivity16286d02008-04-14 14:40:50 +03004054 /* Disable writeback. */
4055 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056 break;
4057 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03004058 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02004059 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060 break;
4061 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03004062 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02004063 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03004064 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02004066 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03004067 emulate_ud(ctxt);
Avi Kivityda9cb572010-11-22 17:53:21 +02004068 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02004069 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070 case 7: /* invlpg*/
Avi Kivity38503912011-03-31 18:48:09 +02004071 rc = em_invlpg(ctxt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004072 break;
4073 default:
4074 goto cannot_emulate;
4075 }
4076 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02004077 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004078 rc = emulate_syscall(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004079 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004080 case 0x06:
4081 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02004082 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004083 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004084 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004085 break;
4086 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02004087 case 0x0d: /* GrpP (prefetch) */
4088 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02004089 break;
4090 case 0x20: /* mov cr, reg */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03004091 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02004092 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093 case 0x21: /* mov from dr to reg */
Avi Kivityb27f3852010-08-01 14:25:22 +03004094 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004096 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03004097 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004098 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004099 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov0f122442010-04-28 19:15:31 +03004100 goto done;
4101 }
Avi Kivity018a98d2007-11-27 19:30:56 +02004102 c->dst.type = OP_NONE;
4103 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104 case 0x23: /* mov from reg to dr */
Avi Kivityb27f3852010-08-01 14:25:22 +03004105 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03004106 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
4107 ~0ULL : ~0U), ctxt->vcpu) < 0) {
4108 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03004109 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004110 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov338dbc92010-04-28 19:15:32 +03004111 goto done;
4112 }
4113
Laurent Viviera01af5e2007-09-24 11:10:56 +02004114 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004115 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004116 case 0x30:
4117 /* wrmsr */
4118 msr_data = (u32)c->regs[VCPU_REGS_RAX]
4119 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004120 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004121 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004122 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004123 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004124 }
4125 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004126 break;
4127 case 0x32:
4128 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004129 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004130 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004131 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004132 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004133 } else {
4134 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
4135 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
4136 }
4137 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004138 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02004139 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004140 rc = emulate_sysenter(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004141 break;
4142 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004143 rc = emulate_sysexit(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004144 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004145 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004146 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02004147 if (!test_cc(c->b, ctxt->eflags))
4148 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004149 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004150 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02004151 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03004152 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004153 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08004154 case 0x90 ... 0x9f: /* setcc r/m8 */
4155 c->dst.val = test_cc(c->b, ctxt->eflags);
4156 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004157 case 0xa0: /* push fs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09004158 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004159 break;
4160 case 0xa1: /* pop fs */
4161 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004162 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004163 case 0xa3:
4164 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08004165 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02004166 /* only subword offset */
4167 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02004168 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004169 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004170 case 0xa4: /* shld imm8, r, r/m */
4171 case 0xa5: /* shld cl, r, r/m */
4172 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
4173 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004174 case 0xa8: /* push gs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09004175 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004176 break;
4177 case 0xa9: /* pop gs */
4178 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004179 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004180 case 0xab:
4181 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004182 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004183 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004184 case 0xac: /* shrd imm8, r, r/m */
4185 case 0xad: /* shrd cl, r, r/m */
4186 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
4187 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03004188 case 0xae: /* clflush */
4189 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004190 case 0xb0 ... 0xb1: /* cmpxchg */
4191 /*
4192 * Save real source value, then compare EAX against
4193 * destination.
4194 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004195 c->src.orig_val = c->src.val;
4196 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02004197 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
4198 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004200 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004201 } else {
4202 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004203 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004204 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205 }
4206 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004207 case 0xb2: /* lss */
4208 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004209 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210 case 0xb3:
4211 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004212 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004214 case 0xb4: /* lfs */
4215 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004216 break;
4217 case 0xb5: /* lgs */
4218 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004219 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004221 c->dst.bytes = c->op_bytes;
4222 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
4223 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004224 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004225 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004226 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227 case 0:
4228 goto bt;
4229 case 1:
4230 goto bts;
4231 case 2:
4232 goto btr;
4233 case 3:
4234 goto btc;
4235 }
4236 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004237 case 0xbb:
4238 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004239 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004240 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08004241 case 0xbc: { /* bsf */
4242 u8 zf;
4243 __asm__ ("bsf %2, %0; setz %1"
4244 : "=r"(c->dst.val), "=q"(zf)
4245 : "r"(c->src.val));
4246 ctxt->eflags &= ~X86_EFLAGS_ZF;
4247 if (zf) {
4248 ctxt->eflags |= X86_EFLAGS_ZF;
4249 c->dst.type = OP_NONE; /* Disable writeback. */
4250 }
4251 break;
4252 }
4253 case 0xbd: { /* bsr */
4254 u8 zf;
4255 __asm__ ("bsr %2, %0; setz %1"
4256 : "=r"(c->dst.val), "=q"(zf)
4257 : "r"(c->src.val));
4258 ctxt->eflags &= ~X86_EFLAGS_ZF;
4259 if (zf) {
4260 ctxt->eflags |= X86_EFLAGS_ZF;
4261 c->dst.type = OP_NONE; /* Disable writeback. */
4262 }
4263 break;
4264 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004265 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004266 c->dst.bytes = c->op_bytes;
4267 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
4268 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004269 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08004270 case 0xc0 ... 0xc1: /* xadd */
4271 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
4272 /* Write back the register source. */
4273 c->src.val = c->dst.orig_val;
4274 write_register_operand(&c->src);
4275 break;
Sheng Yanga012e652007-10-15 14:24:20 +08004276 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004277 c->dst.bytes = c->op_bytes;
4278 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
4279 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08004280 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004282 rc = emulate_grp9(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02004283 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004284 default:
4285 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004286 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004287
4288 if (rc != X86EMUL_CONTINUE)
4289 goto done;
4290
Avi Kivity6aa8b732006-12-10 02:21:36 -08004291 goto writeback;
4292
4293cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02004294 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004295}