blob: 69e61aecab719511a45c871430553f42727f796f [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080022#include <linux/slab.h>
23#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/irqs.h>
Russell King1bc857f2011-07-26 10:54:55 +010029#include <asm/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030#include <asm/mach/irq.h>
31
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053032#define OFF_MODE 1
33
Charulatha V03e128c2011-05-05 19:58:01 +053034static LIST_HEAD(omap_gpio_list);
35
Charulatha V6d62e212011-04-18 15:06:51 +000036struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
47};
48
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053050 struct list_head node;
Tony Lindgren9f7065d2009-10-19 15:25:20 -070051 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +010052 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053 u16 irq;
54 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010055 u32 suspend_wakeup;
56 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080057 u32 non_wakeup_gpios;
58 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000059 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080060 u32 saved_datain;
61 u32 saved_fallingdetect;
62 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080063 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080064 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080066 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080067 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080068 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080069 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053070 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080071 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053072 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080073 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053074 bool loses_context;
Tony Lindgren5de62b82010-12-07 16:26:58 -080075 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070076 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053077 int context_loss_count;
Charulatha V03e128c2011-05-05 19:58:01 +053078 u16 id;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053079 int power_mode;
80 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070081
82 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053083 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070084
85 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086};
87
Kevin Hilman129fd222011-04-22 07:59:07 -070088#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
89#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
Charulatha Vc8eef652011-05-02 15:21:42 +053090#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010091
92static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
93{
Tony Lindgren92105bb2005-09-07 17:20:26 +010094 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010095 u32 l;
96
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070097 reg += bank->regs->direction;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098 l = __raw_readl(reg);
99 if (is_input)
100 l |= 1 << gpio;
101 else
102 l &= ~(1 << gpio);
103 __raw_writel(l, reg);
104}
105
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700106
107/* set data out value using dedicate set/clear register */
108static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100109{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100110 void __iomem *reg = bank->base;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700111 u32 l = GPIO_BIT(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100112
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700113 if (enable)
114 reg += bank->regs->set_dataout;
115 else
116 reg += bank->regs->clr_dataout;
117
118 __raw_writel(l, reg);
119}
120
121/* set data out value using mask register */
122static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
123{
124 void __iomem *reg = bank->base + bank->regs->dataout;
125 u32 gpio_bit = GPIO_BIT(bank, gpio);
126 u32 l;
127
128 l = __raw_readl(reg);
129 if (enable)
130 l |= gpio_bit;
131 else
132 l &= ~gpio_bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133 __raw_writel(l, reg);
134}
135
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300136static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100137{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700138 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700140 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100141}
142
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300143static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
144{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700145 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300146
Kevin Hilman129fd222011-04-22 07:59:07 -0700147 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300148}
149
Kevin Hilmanece95282011-07-12 08:18:15 -0700150static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
151{
152 int l = __raw_readl(base + reg);
153
154 if (set)
155 l |= mask;
156 else
157 l &= ~mask;
158
159 __raw_writel(l, base + reg);
160}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100161
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530162static inline void _gpio_dbck_enable(struct gpio_bank *bank)
163{
164 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
165 clk_enable(bank->dbck);
166 bank->dbck_enabled = true;
167 }
168}
169
170static inline void _gpio_dbck_disable(struct gpio_bank *bank)
171{
172 if (bank->dbck_enable_mask && bank->dbck_enabled) {
173 clk_disable(bank->dbck);
174 bank->dbck_enabled = false;
175 }
176}
177
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700178/**
179 * _set_gpio_debounce - low level gpio debounce time
180 * @bank: the gpio bank we're acting upon
181 * @gpio: the gpio number on this @gpio
182 * @debounce: debounce time to use
183 *
184 * OMAP's debounce time is in 31us steps so we need
185 * to convert and round up to the closest unit.
186 */
187static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
188 unsigned debounce)
189{
Kevin Hilman9942da02011-04-22 12:02:05 -0700190 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700191 u32 val;
192 u32 l;
193
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800194 if (!bank->dbck_flag)
195 return;
196
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700197 if (debounce < 32)
198 debounce = 0x01;
199 else if (debounce > 7936)
200 debounce = 0xff;
201 else
202 debounce = (debounce / 0x1f) - 1;
203
Kevin Hilman129fd222011-04-22 07:59:07 -0700204 l = GPIO_BIT(bank, gpio);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700205
Kevin Hilman9942da02011-04-22 12:02:05 -0700206 reg = bank->base + bank->regs->debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700207 __raw_writel(debounce, reg);
208
Kevin Hilman9942da02011-04-22 12:02:05 -0700209 reg = bank->base + bank->regs->debounce_en;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700210 val = __raw_readl(reg);
211
212 if (debounce) {
213 val |= l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800214 clk_enable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700215 } else {
216 val &= ~l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800217 clk_disable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700218 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300219 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700220
221 __raw_writel(val, reg);
222}
223
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530224static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700225 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800227 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100228 u32 gpio_bit = 1 << gpio;
229
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530230 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
231 trigger & IRQ_TYPE_LEVEL_LOW);
232 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
233 trigger & IRQ_TYPE_LEVEL_HIGH);
234 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
235 trigger & IRQ_TYPE_EDGE_RISING);
236 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
237 trigger & IRQ_TYPE_EDGE_FALLING);
238
239 if (likely(!(bank->non_wakeup_gpios & gpio_bit)))
240 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
241
Ambresh K55b220c2011-06-15 13:40:45 -0700242 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530243 if (!bank->regs->irqctrl) {
244 /* On omap24xx proceed only when valid GPIO bit is set */
245 if (bank->non_wakeup_gpios) {
246 if (!(bank->non_wakeup_gpios & gpio_bit))
247 goto exit;
248 }
249
Chunqiu Wang699117a2009-06-24 17:13:39 +0000250 /*
251 * Log the edge gpio and manually trigger the IRQ
252 * after resume if the input level changes
253 * to avoid irq lost during PER RET/OFF mode
254 * Applies for omap2 non-wakeup gpio and all omap3 gpios
255 */
256 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800257 bank->enabled_non_wakeup_gpios |= gpio_bit;
258 else
259 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
260 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700261
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530262exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530263 bank->level_mask =
264 __raw_readl(bank->base + bank->regs->leveldetect0) |
265 __raw_readl(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100266}
267
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800268#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800269/*
270 * This only applies to chips that can't do both rising and falling edge
271 * detection at once. For all other chips, this function is a noop.
272 */
273static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
274{
275 void __iomem *reg = bank->base;
276 u32 l = 0;
277
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530278 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800279 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530280
281 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800282
283 l = __raw_readl(reg);
284 if ((l >> gpio) & 1)
285 l &= ~(1 << gpio);
286 else
287 l |= 1 << gpio;
288
289 __raw_writel(l, reg);
290}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530291#else
292static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800293#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800294
Tony Lindgren92105bb2005-09-07 17:20:26 +0100295static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
296{
297 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530298 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100299 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100300
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530301 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
302 set_gpio_trigger(bank, gpio, trigger);
303 } else if (bank->regs->irqctrl) {
304 reg += bank->regs->irqctrl;
305
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100306 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000307 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800308 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100309 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100310 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100311 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100312 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100313 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530314 return -EINVAL;
315
316 __raw_writel(l, reg);
317 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100318 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530319 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100320 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530321 reg += bank->regs->edgectrl1;
322
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100323 gpio &= 0x07;
324 l = __raw_readl(reg);
325 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100326 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100327 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100328 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100329 l |= 1 << (gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530330
331 /* Enable wake-up during idle for dynamic tick */
332 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
333 __raw_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100334 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100335 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100336}
337
Lennert Buytenheke9191022010-11-29 11:17:17 +0100338static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339{
340 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100341 unsigned gpio;
342 int retval;
David Brownella6472532008-03-03 04:33:30 -0800343 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100344
Lennert Buytenheke9191022010-11-29 11:17:17 +0100345 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
346 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100347 else
Lennert Buytenheke9191022010-11-29 11:17:17 +0100348 gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349
David Brownelle5c56ed2006-12-06 17:13:59 -0800350 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100351 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800352
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530353 bank = irq_data_get_irq_chip_data(d);
354
355 if (!bank->regs->leveldetect0 &&
356 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100357 return -EINVAL;
358
David Brownella6472532008-03-03 04:33:30 -0800359 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman129fd222011-04-22 07:59:07 -0700360 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
David Brownella6472532008-03-03 04:33:30 -0800361 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800362
363 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100364 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800365 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100366 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800367
Tony Lindgren92105bb2005-09-07 17:20:26 +0100368 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100369}
370
371static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
372{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100373 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100374
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700375 reg += bank->regs->irqstatus;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300377
378 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700379 if (bank->regs->irqstatus2) {
380 reg = bank->base + bank->regs->irqstatus2;
Roger Quadrosbedfd152009-04-23 11:10:50 -0700381 __raw_writel(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700382 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700383
384 /* Flush posted write for the irq status to avoid spurious interrupts */
385 __raw_readl(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100386}
387
388static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
389{
Kevin Hilman129fd222011-04-22 07:59:07 -0700390 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391}
392
Imre Deakea6dedd2006-06-26 16:16:00 -0700393static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
394{
395 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700396 u32 l;
Kevin Hilmanc390aad02011-04-21 09:33:36 -0700397 u32 mask = (1 << bank->width) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700398
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700399 reg += bank->regs->irqenable;
Imre Deak99c47702006-06-26 16:16:07 -0700400 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700401 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700402 l = ~l;
403 l &= mask;
404 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700405}
406
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700407static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100408{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100409 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100410 u32 l;
411
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700412 if (bank->regs->set_irqenable) {
413 reg += bank->regs->set_irqenable;
414 l = gpio_mask;
415 } else {
416 reg += bank->regs->irqenable;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100417 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700418 if (bank->regs->irqenable_inv)
419 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 else
421 l |= gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700423
424 __raw_writel(l, reg);
425}
426
427static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
428{
429 void __iomem *reg = bank->base;
430 u32 l;
431
432 if (bank->regs->clr_irqenable) {
433 reg += bank->regs->clr_irqenable;
434 l = gpio_mask;
435 } else {
436 reg += bank->regs->irqenable;
437 l = __raw_readl(reg);
438 if (bank->regs->irqenable_inv)
439 l |= gpio_mask;
440 else
441 l &= ~gpio_mask;
442 }
443
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100444 __raw_writel(l, reg);
445}
446
447static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
448{
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700449 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100450}
451
Tony Lindgren92105bb2005-09-07 17:20:26 +0100452/*
453 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
454 * 1510 does not seem to have a wake-up register. If JTAG is connected
455 * to the target, system will wake up always on GPIO events. While
456 * system is running all registered GPIO interrupts need to have wake-up
457 * enabled. When system is suspended, only selected GPIO interrupts need
458 * to have wake-up enabled.
459 */
460static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
461{
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700462 u32 gpio_bit = GPIO_BIT(bank, gpio);
463 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800464
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700465 if (bank->non_wakeup_gpios & gpio_bit) {
466 dev_err(bank->dev,
467 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100468 return -EINVAL;
469 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700470
471 spin_lock_irqsave(&bank->lock, flags);
472 if (enable)
473 bank->suspend_wakeup |= gpio_bit;
474 else
475 bank->suspend_wakeup &= ~gpio_bit;
476
477 spin_unlock_irqrestore(&bank->lock, flags);
478
479 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100480}
481
Tony Lindgren4196dd62006-09-25 12:41:38 +0300482static void _reset_gpio(struct gpio_bank *bank, int gpio)
483{
Kevin Hilman129fd222011-04-22 07:59:07 -0700484 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300485 _set_gpio_irqenable(bank, gpio, 0);
486 _clear_gpio_irqstatus(bank, gpio);
Kevin Hilman129fd222011-04-22 07:59:07 -0700487 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300488}
489
Tony Lindgren92105bb2005-09-07 17:20:26 +0100490/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +0100491static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100492{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100493 unsigned int gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100494 struct gpio_bank *bank;
495 int retval;
496
Lennert Buytenheke9191022010-11-29 11:17:17 +0100497 bank = irq_data_get_irq_chip_data(d);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700498 retval = _set_gpio_wakeup(bank, gpio, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100499
500 return retval;
501}
502
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800503static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100504{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800505 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800506 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100507
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530508 /*
509 * If this is the first gpio_request for the bank,
510 * enable the bank module.
511 */
512 if (!bank->mod_usage)
513 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100514
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530515 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300516 /* Set trigger to none. You need to enable the desired trigger with
517 * request_irq() or set_irq_type().
518 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800519 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100520
Charulatha Vfad96ea2011-05-25 11:23:50 +0530521 if (bank->regs->pinctrl) {
522 void __iomem *reg = bank->base + bank->regs->pinctrl;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524 /* Claim the pin for MPU */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800525 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100526 }
Charulatha Vfad96ea2011-05-25 11:23:50 +0530527
Charulatha Vc8eef652011-05-02 15:21:42 +0530528 if (bank->regs->ctrl && !bank->mod_usage) {
529 void __iomem *reg = bank->base + bank->regs->ctrl;
530 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -0700531
Charulatha Vc8eef652011-05-02 15:21:42 +0530532 ctrl = __raw_readl(reg);
533 /* Module is enabled, clocks are not gated */
534 ctrl &= ~GPIO_MOD_CTRL_BIT;
535 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -0800536 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530537
538 bank->mod_usage |= 1 << offset;
539
David Brownella6472532008-03-03 04:33:30 -0800540 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541
542 return 0;
543}
544
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800545static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100546{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800547 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530548 void __iomem *base = bank->base;
David Brownella6472532008-03-03 04:33:30 -0800549 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100550
David Brownella6472532008-03-03 04:33:30 -0800551 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530552
553 if (bank->regs->wkup_en)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100554 /* Disable wake-up during idle for dynamic tick */
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530555 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
556
Charulatha Vc8eef652011-05-02 15:21:42 +0530557 bank->mod_usage &= ~(1 << offset);
Charulatha V9f096862010-05-14 12:05:27 -0700558
Charulatha Vc8eef652011-05-02 15:21:42 +0530559 if (bank->regs->ctrl && !bank->mod_usage) {
560 void __iomem *reg = bank->base + bank->regs->ctrl;
561 u32 ctrl;
562
563 ctrl = __raw_readl(reg);
564 /* Module is disabled, clocks are gated */
565 ctrl |= GPIO_MOD_CTRL_BIT;
566 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -0800567 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530568
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800569 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -0800570 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530571
572 /*
573 * If this is the last gpio to be freed in the bank,
574 * disable the bank module.
575 */
576 if (!bank->mod_usage)
577 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100578}
579
580/*
581 * We need to unmask the GPIO bank interrupt as soon as possible to
582 * avoid missing GPIO interrupts for other lines in the bank.
583 * Then we need to mask-read-clear-unmask the triggered GPIO lines
584 * in the bank to avoid missing nested interrupts for a GPIO line.
585 * If we wait to unmask individual GPIO lines in the bank after the
586 * line's interrupt handler has been run, we may miss some nested
587 * interrupts.
588 */
Russell King10dd5ce2006-11-23 11:41:32 +0000589static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100590{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100591 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100592 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800593 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700595 u32 retrigger = 0;
596 int unmasked = 0;
Will Deaconee144182011-02-21 13:46:08 +0000597 struct irq_chip *chip = irq_desc_get_chip(desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598
Will Deaconee144182011-02-21 13:46:08 +0000599 chained_irq_enter(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100600
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100601 bank = irq_get_handler_data(irq);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700602 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530603 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800604
605 if (WARN_ON(!isr_reg))
606 goto exit;
607
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100609 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700610 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100611
Imre Deakea6dedd2006-06-26 16:16:00 -0700612 enabled = _get_gpio_irqbank_mask(bank);
613 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100614
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530615 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800616 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100617
618 /* clear edge sensitive interrupts before handler(s) are
619 called so that we don't miss any interrupt occurred while
620 executing them */
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700621 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100622 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700623 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100624
625 /* if there is only edge sensitive GPIO pin interrupts
626 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700627 if (!level_mask && !unmasked) {
628 unmasked = 1;
Will Deaconee144182011-02-21 13:46:08 +0000629 chained_irq_exit(chip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700630 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631
Imre Deakea6dedd2006-06-26 16:16:00 -0700632 isr |= retrigger;
633 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634 if (!isr)
635 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100636
Tony Lindgren92105bb2005-09-07 17:20:26 +0100637 gpio_irq = bank->virtual_irq_start;
638 for (; isr != 0; isr >>= 1, gpio_irq++) {
Kevin Hilman129fd222011-04-22 07:59:07 -0700639 gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800640
Tony Lindgren92105bb2005-09-07 17:20:26 +0100641 if (!(isr & 1))
642 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +0200643
Cory Maccarrone4318f362010-01-08 10:29:04 -0800644 /*
645 * Some chips can't respond to both rising and falling
646 * at the same time. If this irq was requested with
647 * both flags, we need to flip the ICR data for the IRQ
648 * to respond to the IRQ for the opposite direction.
649 * This will be indicated in the bank toggle_mask.
650 */
651 if (bank->toggle_mask & (1 << gpio_index))
652 _toggle_gpio_edge_triggering(bank, gpio_index);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800653
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100654 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100655 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000656 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700657 /* if bank has any level sensitive GPIO pin interrupt
658 configured, we must unmask the bank interrupt only after
659 handler(s) are executed in order to avoid spurious bank
660 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800661exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700662 if (!unmasked)
Will Deaconee144182011-02-21 13:46:08 +0000663 chained_irq_exit(chip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530664 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100665}
666
Lennert Buytenheke9191022010-11-29 11:17:17 +0100667static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300668{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100669 unsigned int gpio = d->irq - IH_GPIO_BASE;
670 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700671 unsigned long flags;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300672
Colin Cross85ec7b92011-06-06 13:38:18 -0700673 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300674 _reset_gpio(bank, gpio);
Colin Cross85ec7b92011-06-06 13:38:18 -0700675 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300676}
677
Lennert Buytenheke9191022010-11-29 11:17:17 +0100678static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100680 unsigned int gpio = d->irq - IH_GPIO_BASE;
681 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100682
683 _clear_gpio_irqstatus(bank, gpio);
684}
685
Lennert Buytenheke9191022010-11-29 11:17:17 +0100686static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100688 unsigned int gpio = d->irq - IH_GPIO_BASE;
689 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700690 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100691
Colin Cross85ec7b92011-06-06 13:38:18 -0700692 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100693 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman129fd222011-04-22 07:59:07 -0700694 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700695 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100696}
697
Lennert Buytenheke9191022010-11-29 11:17:17 +0100698static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100699{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100700 unsigned int gpio = d->irq - IH_GPIO_BASE;
701 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Kevin Hilman129fd222011-04-22 07:59:07 -0700702 unsigned int irq_mask = GPIO_BIT(bank, gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100703 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700704 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700705
Colin Cross85ec7b92011-06-06 13:38:18 -0700706 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700707 if (trigger)
Kevin Hilman129fd222011-04-22 07:59:07 -0700708 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800709
710 /* For level-triggered GPIOs, the clearing must be done after
711 * the HW source is cleared, thus after the handler has run */
712 if (bank->level_mask & irq_mask) {
713 _set_gpio_irqenable(bank, gpio, 0);
714 _clear_gpio_irqstatus(bank, gpio);
715 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100716
Kevin Hilman4de8c752008-01-16 21:56:14 -0800717 _set_gpio_irqenable(bank, gpio, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700718 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100719}
720
David Brownelle5c56ed2006-12-06 17:13:59 -0800721static struct irq_chip gpio_irq_chip = {
722 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +0100723 .irq_shutdown = gpio_irq_shutdown,
724 .irq_ack = gpio_ack_irq,
725 .irq_mask = gpio_mask_irq,
726 .irq_unmask = gpio_unmask_irq,
727 .irq_set_type = gpio_irq_type,
728 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -0800729};
730
731/*---------------------------------------------------------------------*/
732
Magnus Damm79ee0312009-07-08 13:22:04 +0200733static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800734{
Magnus Damm79ee0312009-07-08 13:22:04 +0200735 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800736 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800737 void __iomem *mask_reg = bank->base +
738 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800739 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800740
David Brownella6472532008-03-03 04:33:30 -0800741 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800742 bank->saved_wakeup = __raw_readl(mask_reg);
743 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800744 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800745
746 return 0;
747}
748
Magnus Damm79ee0312009-07-08 13:22:04 +0200749static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800750{
Magnus Damm79ee0312009-07-08 13:22:04 +0200751 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800752 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800753 void __iomem *mask_reg = bank->base +
754 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800755 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800756
David Brownella6472532008-03-03 04:33:30 -0800757 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800758 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800759 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800760
761 return 0;
762}
763
Alexey Dobriyan47145212009-12-14 18:00:08 -0800764static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200765 .suspend_noirq = omap_mpuio_suspend_noirq,
766 .resume_noirq = omap_mpuio_resume_noirq,
767};
768
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200769/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800770static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800771 .driver = {
772 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200773 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800774 },
775};
776
777static struct platform_device omap_mpuio_device = {
778 .name = "mpuio",
779 .id = -1,
780 .dev = {
781 .driver = &omap_mpuio_driver.driver,
782 }
783 /* could list the /proc/iomem resources */
784};
785
Charulatha V03e128c2011-05-05 19:58:01 +0530786static inline void mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800787{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800788 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700789
David Brownell11a78b72006-12-06 17:14:11 -0800790 if (platform_driver_register(&omap_mpuio_driver) == 0)
791 (void) platform_device_register(&omap_mpuio_device);
792}
793
David Brownelle5c56ed2006-12-06 17:13:59 -0800794/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100795
David Brownell52e31342008-03-03 12:43:23 -0800796static int gpio_input(struct gpio_chip *chip, unsigned offset)
797{
798 struct gpio_bank *bank;
799 unsigned long flags;
800
801 bank = container_of(chip, struct gpio_bank, chip);
802 spin_lock_irqsave(&bank->lock, flags);
803 _set_gpio_direction(bank, offset, 1);
804 spin_unlock_irqrestore(&bank->lock, flags);
805 return 0;
806}
807
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300808static int gpio_is_input(struct gpio_bank *bank, int mask)
809{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700810 void __iomem *reg = bank->base + bank->regs->direction;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300811
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300812 return __raw_readl(reg) & mask;
813}
814
David Brownell52e31342008-03-03 12:43:23 -0800815static int gpio_get(struct gpio_chip *chip, unsigned offset)
816{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300817 struct gpio_bank *bank;
818 void __iomem *reg;
819 int gpio;
820 u32 mask;
821
822 gpio = chip->base + offset;
Charulatha Va8be8da2011-04-22 16:38:16 +0530823 bank = container_of(chip, struct gpio_bank, chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300824 reg = bank->base;
Kevin Hilman129fd222011-04-22 07:59:07 -0700825 mask = GPIO_BIT(bank, gpio);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300826
827 if (gpio_is_input(bank, mask))
828 return _get_gpio_datain(bank, gpio);
829 else
830 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -0800831}
832
833static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
834{
835 struct gpio_bank *bank;
836 unsigned long flags;
837
838 bank = container_of(chip, struct gpio_bank, chip);
839 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700840 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800841 _set_gpio_direction(bank, offset, 0);
842 spin_unlock_irqrestore(&bank->lock, flags);
843 return 0;
844}
845
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700846static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
847 unsigned debounce)
848{
849 struct gpio_bank *bank;
850 unsigned long flags;
851
852 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800853
854 if (!bank->dbck) {
855 bank->dbck = clk_get(bank->dev, "dbclk");
856 if (IS_ERR(bank->dbck))
857 dev_err(bank->dev, "Could not get gpio dbck\n");
858 }
859
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700860 spin_lock_irqsave(&bank->lock, flags);
861 _set_gpio_debounce(bank, offset, debounce);
862 spin_unlock_irqrestore(&bank->lock, flags);
863
864 return 0;
865}
866
David Brownell52e31342008-03-03 12:43:23 -0800867static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
868{
869 struct gpio_bank *bank;
870 unsigned long flags;
871
872 bank = container_of(chip, struct gpio_bank, chip);
873 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700874 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800875 spin_unlock_irqrestore(&bank->lock, flags);
876}
877
David Brownella007b702008-12-10 17:35:25 -0800878static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
879{
880 struct gpio_bank *bank;
881
882 bank = container_of(chip, struct gpio_bank, chip);
883 return bank->virtual_irq_start + offset;
884}
885
David Brownell52e31342008-03-03 12:43:23 -0800886/*---------------------------------------------------------------------*/
887
Tony Lindgren9a748052010-12-07 16:26:56 -0800888static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700889{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700890 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700891 u32 rev;
892
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700893 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700894 return;
895
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700896 rev = __raw_readw(bank->base + bank->regs->revision);
897 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700898 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700899
900 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700901}
902
David Brownell8ba55c52008-02-26 11:10:50 -0800903/* This lock class tells lockdep that GPIO irqs are in a different
904 * category than their parents, so it won't report false recursion.
905 */
906static struct lock_class_key gpio_lock_class;
907
Charulatha V03e128c2011-05-05 19:58:01 +0530908static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800909{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530910 void __iomem *base = bank->base;
911 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800912
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530913 if (bank->width == 16)
914 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800915
Charulatha Vd0d665a2011-08-31 00:02:21 +0530916 if (bank->is_mpuio) {
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530917 __raw_writel(l, bank->base + bank->regs->irqenable);
918 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800919 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530920
921 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
922 _gpio_rmw(base, bank->regs->irqstatus, l,
923 bank->regs->irqenable_inv == false);
924 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
925 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
926 if (bank->regs->debounce_en)
927 _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
928
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +0530929 /* Save OE default value (0xffffffff) in the context */
930 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530931 /* Initialize interface clk ungated, module enabled */
932 if (bank->regs->ctrl)
933 _gpio_rmw(base, bank->regs->ctrl, 0, 1);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800934}
935
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700936static __init void
937omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
938 unsigned int num)
939{
940 struct irq_chip_generic *gc;
941 struct irq_chip_type *ct;
942
943 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
944 handle_simple_irq);
Todd Poynor83233742011-07-18 07:43:14 -0700945 if (!gc) {
946 dev_err(bank->dev, "Memory alloc failed for gc\n");
947 return;
948 }
949
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700950 ct = gc->chip_types;
951
952 /* NOTE: No ack required, reading IRQ status clears it. */
953 ct->chip.irq_mask = irq_gc_mask_set_bit;
954 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
955 ct->chip.irq_set_type = gpio_irq_type;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530956
957 if (bank->regs->wkup_en)
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700958 ct->chip.irq_set_wake = gpio_wake_enable,
959
960 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
961 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
962 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
963}
964
Russell Kingd52b31d2011-05-27 13:56:12 -0700965static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800966{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800967 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800968 static int gpio;
969
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800970 /*
971 * REVISIT eventually switch from OMAP-specific gpio structs
972 * over to the generic ones
973 */
974 bank->chip.request = omap_gpio_request;
975 bank->chip.free = omap_gpio_free;
976 bank->chip.direction_input = gpio_input;
977 bank->chip.get = gpio_get;
978 bank->chip.direction_output = gpio_output;
979 bank->chip.set_debounce = gpio_debounce;
980 bank->chip.set = gpio_set;
981 bank->chip.to_irq = gpio_2irq;
Charulatha Vd0d665a2011-08-31 00:02:21 +0530982 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800983 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530984 if (bank->regs->wkup_en)
985 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800986 bank->chip.base = OMAP_MPUIO(0);
987 } else {
988 bank->chip.label = "gpio";
989 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -0700990 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800991 }
Kevin Hilmand5f46242011-04-21 09:23:00 -0700992 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800993
994 gpiochip_add(&bank->chip);
995
996 for (j = bank->virtual_irq_start;
Kevin Hilmand5f46242011-04-21 09:23:00 -0700997 j < bank->virtual_irq_start + bank->width; j++) {
Thomas Gleixner1475b852011-03-22 17:11:09 +0100998 irq_set_lockdep_class(j, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100999 irq_set_chip_data(j, bank);
Charulatha Vd0d665a2011-08-31 00:02:21 +05301000 if (bank->is_mpuio) {
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001001 omap_mpuio_alloc_gc(bank, j, bank->width);
1002 } else {
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001003 irq_set_chip(j, &gpio_irq_chip);
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001004 irq_set_handler(j, handle_simple_irq);
1005 set_irq_flags(j, IRQF_VALID);
1006 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001007 }
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001008 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1009 irq_set_handler_data(bank->irq, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001010}
1011
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001012static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001013{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001014 struct omap_gpio_platform_data *pdata;
1015 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001016 struct gpio_bank *bank;
Charulatha V03e128c2011-05-05 19:58:01 +05301017 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001018
Charulatha V03e128c2011-05-05 19:58:01 +05301019 if (!pdev->dev.platform_data) {
1020 ret = -EINVAL;
1021 goto err_exit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001022 }
1023
Charulatha V03e128c2011-05-05 19:58:01 +05301024 bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
1025 if (!bank) {
1026 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1027 ret = -ENOMEM;
1028 goto err_exit;
1029 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001030
1031 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1032 if (unlikely(!res)) {
Charulatha V03e128c2011-05-05 19:58:01 +05301033 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
1034 pdev->id);
1035 ret = -ENODEV;
1036 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001037 }
1038
1039 bank->irq = res->start;
Charulatha V03e128c2011-05-05 19:58:01 +05301040 bank->id = pdev->id;
1041
1042 pdata = pdev->dev.platform_data;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001043 bank->virtual_irq_start = pdata->virtual_irq_start;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001044 bank->dev = &pdev->dev;
1045 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001046 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001047 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301048 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301049 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Charulatha V0cde8d02011-05-05 20:15:16 +05301050 bank->loses_context = pdata->loses_context;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301051 bank->get_context_loss_count = pdata->get_context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001052 bank->regs = pdata->regs;
1053
1054 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1055 bank->set_dataout = _set_gpio_dataout_reg;
1056 else
1057 bank->set_dataout = _set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001058
1059 spin_lock_init(&bank->lock);
1060
1061 /* Static mapping, never released */
1062 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1063 if (unlikely(!res)) {
Charulatha V03e128c2011-05-05 19:58:01 +05301064 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
1065 pdev->id);
1066 ret = -ENODEV;
1067 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001068 }
1069
1070 bank->base = ioremap(res->start, resource_size(res));
1071 if (!bank->base) {
Charulatha V03e128c2011-05-05 19:58:01 +05301072 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
1073 pdev->id);
1074 ret = -ENOMEM;
1075 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001076 }
1077
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301078 platform_set_drvdata(pdev, bank);
1079
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001080 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301081 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001082 pm_runtime_get_sync(bank->dev);
1083
Charulatha Vd0d665a2011-08-31 00:02:21 +05301084 if (bank->is_mpuio)
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301085 mpuio_init(bank);
1086
Charulatha V03e128c2011-05-05 19:58:01 +05301087 omap_gpio_mod_init(bank);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001088 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001089 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001090
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301091 pm_runtime_put(bank->dev);
1092
Charulatha V03e128c2011-05-05 19:58:01 +05301093 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001094
Charulatha V03e128c2011-05-05 19:58:01 +05301095 return ret;
1096
1097err_free:
1098 kfree(bank);
1099err_exit:
1100 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001101}
1102
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301103#ifdef CONFIG_ARCH_OMAP2PLUS
1104
1105#if defined(CONFIG_PM_SLEEP)
1106static int omap_gpio_suspend(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001107{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301108 struct platform_device *pdev = to_platform_device(dev);
1109 struct gpio_bank *bank = platform_get_drvdata(pdev);
1110 void __iomem *base = bank->base;
1111 void __iomem *wakeup_enable;
1112 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001113
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301114 if (!bank->mod_usage || !bank->loses_context)
1115 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001116
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301117 if (!bank->regs->wkup_en || !bank->suspend_wakeup)
1118 return 0;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301119
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301120 wakeup_enable = bank->base + bank->regs->wkup_en;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001121
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301122 spin_lock_irqsave(&bank->lock, flags);
1123 bank->saved_wakeup = __raw_readl(wakeup_enable);
1124 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1125 _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
1126 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001127
1128 return 0;
1129}
1130
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301131static int omap_gpio_resume(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001132{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301133 struct platform_device *pdev = to_platform_device(dev);
1134 struct gpio_bank *bank = platform_get_drvdata(pdev);
1135 void __iomem *base = bank->base;
1136 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001137
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301138 if (!bank->mod_usage || !bank->loses_context)
1139 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001140
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301141 if (!bank->regs->wkup_en || !bank->saved_wakeup)
1142 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001143
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301144 spin_lock_irqsave(&bank->lock, flags);
1145 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1146 _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
1147 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301148
1149 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001150}
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301151#endif /* CONFIG_PM_SLEEP */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001152
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301153#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301154static void omap_gpio_save_context(struct gpio_bank *bank);
1155static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001156
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301157static int omap_gpio_runtime_suspend(struct device *dev)
1158{
1159 struct platform_device *pdev = to_platform_device(dev);
1160 struct gpio_bank *bank = platform_get_drvdata(pdev);
1161 u32 l1 = 0, l2 = 0;
1162 unsigned long flags;
1163
1164 spin_lock_irqsave(&bank->lock, flags);
1165 if (bank->power_mode != OFF_MODE) {
1166 bank->power_mode = 0;
1167 goto save_gpio_context;
1168 }
1169 /*
1170 * If going to OFF, remove triggering for all
1171 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1172 * generated. See OMAP2420 Errata item 1.101.
1173 */
1174 if (!(bank->enabled_non_wakeup_gpios))
1175 goto save_gpio_context;
1176
1177 bank->saved_datain = __raw_readl(bank->base +
1178 bank->regs->datain);
1179 l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
1180 l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1181
1182 bank->saved_fallingdetect = l1;
1183 bank->saved_risingdetect = l2;
1184 l1 &= ~bank->enabled_non_wakeup_gpios;
1185 l2 &= ~bank->enabled_non_wakeup_gpios;
1186
1187 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1188 __raw_writel(l2, bank->base + bank->regs->risingdetect);
1189
1190 bank->workaround_enabled = true;
1191
1192save_gpio_context:
1193 if (bank->get_context_loss_count)
1194 bank->context_loss_count =
1195 bank->get_context_loss_count(bank->dev);
1196
1197 omap_gpio_save_context(bank);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301198 _gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301199 spin_unlock_irqrestore(&bank->lock, flags);
1200
1201 return 0;
1202}
1203
1204static int omap_gpio_runtime_resume(struct device *dev)
1205{
1206 struct platform_device *pdev = to_platform_device(dev);
1207 struct gpio_bank *bank = platform_get_drvdata(pdev);
1208 int context_lost_cnt_after;
1209 u32 l = 0, gen, gen0, gen1;
1210 unsigned long flags;
1211
1212 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301213 _gpio_dbck_enable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301214 if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
1215 spin_unlock_irqrestore(&bank->lock, flags);
1216 return 0;
1217 }
1218
1219 if (bank->get_context_loss_count) {
1220 context_lost_cnt_after =
1221 bank->get_context_loss_count(bank->dev);
1222 if (context_lost_cnt_after != bank->context_loss_count ||
1223 !context_lost_cnt_after) {
1224 omap_gpio_restore_context(bank);
1225 } else {
1226 spin_unlock_irqrestore(&bank->lock, flags);
1227 return 0;
1228 }
1229 }
1230
1231 __raw_writel(bank->saved_fallingdetect,
1232 bank->base + bank->regs->fallingdetect);
1233 __raw_writel(bank->saved_risingdetect,
1234 bank->base + bank->regs->risingdetect);
1235 l = __raw_readl(bank->base + bank->regs->datain);
1236
1237 /*
1238 * Check if any of the non-wakeup interrupt GPIOs have changed
1239 * state. If so, generate an IRQ by software. This is
1240 * horribly racy, but it's the best we can do to work around
1241 * this silicon bug.
1242 */
1243 l ^= bank->saved_datain;
1244 l &= bank->enabled_non_wakeup_gpios;
1245
1246 /*
1247 * No need to generate IRQs for the rising edge for gpio IRQs
1248 * configured with falling edge only; and vice versa.
1249 */
1250 gen0 = l & bank->saved_fallingdetect;
1251 gen0 &= bank->saved_datain;
1252
1253 gen1 = l & bank->saved_risingdetect;
1254 gen1 &= ~(bank->saved_datain);
1255
1256 /* FIXME: Consider GPIO IRQs with level detections properly! */
1257 gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
1258 /* Consider all GPIO IRQs needed to be updated */
1259 gen |= gen0 | gen1;
1260
1261 if (gen) {
1262 u32 old0, old1;
1263
1264 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1265 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1266
1267 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1268 __raw_writel(old0 | gen, bank->base +
1269 bank->regs->leveldetect0);
1270 __raw_writel(old1 | gen, bank->base +
1271 bank->regs->leveldetect1);
1272 }
1273
1274 if (cpu_is_omap44xx()) {
1275 __raw_writel(old0 | l, bank->base +
1276 bank->regs->leveldetect0);
1277 __raw_writel(old1 | l, bank->base +
1278 bank->regs->leveldetect1);
1279 }
1280 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1281 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1282 }
1283
1284 bank->workaround_enabled = false;
1285 spin_unlock_irqrestore(&bank->lock, flags);
1286
1287 return 0;
1288}
1289#endif /* CONFIG_PM_RUNTIME */
1290
1291void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001292{
Charulatha V03e128c2011-05-05 19:58:01 +05301293 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001294
Charulatha V03e128c2011-05-05 19:58:01 +05301295 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301296 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301297 continue;
1298
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301299 bank->power_mode = pwr_mode;
1300
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301301 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001302 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001303}
1304
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001305void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001306{
Charulatha V03e128c2011-05-05 19:58:01 +05301307 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001308
Charulatha V03e128c2011-05-05 19:58:01 +05301309 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301310 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301311 continue;
1312
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301313 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001314 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001315}
1316
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301317#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301318static void omap_gpio_save_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301319{
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301320 bank->context.irqenable1 =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301321 __raw_readl(bank->base + bank->regs->irqenable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301322 bank->context.irqenable2 =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301323 __raw_readl(bank->base + bank->regs->irqenable2);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301324 bank->context.wake_en =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301325 __raw_readl(bank->base + bank->regs->wkup_en);
1326 bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
1327 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301328 bank->context.leveldetect0 =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301329 __raw_readl(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301330 bank->context.leveldetect1 =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301331 __raw_readl(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301332 bank->context.risingdetect =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301333 __raw_readl(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301334 bank->context.fallingdetect =
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301335 __raw_readl(bank->base + bank->regs->fallingdetect);
1336 bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301337}
1338
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301339static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301340{
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301341 __raw_writel(bank->context.irqenable1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301342 bank->base + bank->regs->irqenable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301343 __raw_writel(bank->context.irqenable2,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301344 bank->base + bank->regs->irqenable2);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301345 __raw_writel(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301346 bank->base + bank->regs->wkup_en);
1347 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1348 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301349 __raw_writel(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301350 bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301351 __raw_writel(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301352 bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301353 __raw_writel(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301354 bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301355 __raw_writel(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301356 bank->base + bank->regs->fallingdetect);
1357 __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301358}
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301359#endif /* CONFIG_PM_RUNTIME */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301360#else
1361#define omap_gpio_suspend NULL
1362#define omap_gpio_resume NULL
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301363#define omap_gpio_runtime_suspend NULL
1364#define omap_gpio_runtime_resume NULL
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301365#endif
1366
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301367static const struct dev_pm_ops gpio_pm_ops = {
1368 SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301369 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1370 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301371};
1372
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001373static struct platform_driver omap_gpio_driver = {
1374 .probe = omap_gpio_probe,
1375 .driver = {
1376 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301377 .pm = &gpio_pm_ops,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001378 },
1379};
1380
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001381/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001382 * gpio driver register needs to be done before
1383 * machine_init functions access gpio APIs.
1384 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001385 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001386static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001387{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001388 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001389}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001390postcore_initcall(omap_gpio_drv_reg);