blob: b33d1f6e13332400beab684bee3a092776531854 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Thierry Reding73312052013-01-21 11:09:00 +010017#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053021#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070022#include <linux/mm.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26
27#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000028#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
36 * The driver has currently been tested only with the Atmel AT32AP7000,
37 * which does not support descriptor writeback.
38 */
39
Andy Shevchenkoa0982002012-09-21 15:05:48 +030040static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
41{
42 return slave ? slave->dst_master : 0;
43}
44
45static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
46{
47 return slave ? slave->src_master : 1;
48}
49
Viresh Kumar327e6972012-02-01 16:12:26 +053050#define DWC_DEFAULT_CTLLO(_chan) ({ \
51 struct dw_dma_slave *__slave = (_chan->private); \
52 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
53 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030054 int _dms = dwc_get_dms(__slave); \
55 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053056 u8 _smsize = __slave ? _sconfig->src_maxburst : \
57 DW_DMA_MSIZE_16; \
58 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
59 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000060 \
Viresh Kumar327e6972012-02-01 16:12:26 +053061 (DWC_CTLL_DST_MSIZE(_dmsize) \
62 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000063 | DWC_CTLL_LLP_D_EN \
64 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053065 | DWC_CTLL_DMS(_dms) \
66 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000067 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070068
69/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070070 * Number of descriptors to allocate for each channel. This should be
71 * made configurable somehow; preferably, the clients (at least the
72 * ones using slave transfers) should be able to give us a hint.
73 */
74#define NR_DESCS_PER_CHANNEL 64
75
76/*----------------------------------------------------------------------*/
77
78/*
79 * Because we're not relying on writeback from the controller (it may not
80 * even be configured into the core!) we don't need to use dma_pool. These
81 * descriptors -- and associated data -- are cacheable. We do need to make
82 * sure their dcache entries are written back before handing them off to
83 * the controller, though.
84 */
85
Dan Williams41d5e592009-01-06 11:38:21 -070086static struct device *chan2dev(struct dma_chan *chan)
87{
88 return &chan->dev->device;
89}
90static struct device *chan2parent(struct dma_chan *chan)
91{
92 return chan->dev->device.parent;
93}
94
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070095static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
96{
97 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
98}
99
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
101{
102 struct dw_desc *desc, *_desc;
103 struct dw_desc *ret = NULL;
104 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530105 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700106
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530107 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700108 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300109 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700110 if (async_tx_test_ack(&desc->txd)) {
111 list_del(&desc->desc_node);
112 ret = desc;
113 break;
114 }
Dan Williams41d5e592009-01-06 11:38:21 -0700115 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700116 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530117 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118
Dan Williams41d5e592009-01-06 11:38:21 -0700119 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700120
121 return ret;
122}
123
124static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
125{
126 struct dw_desc *child;
127
Dan Williamse0bd0f82009-09-08 17:53:02 -0700128 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700129 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700130 child->txd.phys, sizeof(child->lli),
131 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700132 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700133 desc->txd.phys, sizeof(desc->lli),
134 DMA_TO_DEVICE);
135}
136
137/*
138 * Move a descriptor, including any children, to the free list.
139 * `desc' must not be on any lists.
140 */
141static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
142{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530143 unsigned long flags;
144
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700145 if (desc) {
146 struct dw_desc *child;
147
148 dwc_sync_desc_for_cpu(dwc, desc);
149
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530150 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700151 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700152 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700153 "moving child desc %p to freelist\n",
154 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700155 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700156 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700157 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530158 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700159 }
160}
161
Viresh Kumar61e183f2011-11-17 16:01:29 +0530162static void dwc_initialize(struct dw_dma_chan *dwc)
163{
164 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
165 struct dw_dma_slave *dws = dwc->chan.private;
166 u32 cfghi = DWC_CFGH_FIFO_MODE;
167 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
168
169 if (dwc->initialized == true)
170 return;
171
172 if (dws) {
173 /*
174 * We need controller-specific data to set up slave
175 * transfers.
176 */
177 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
178
179 cfghi = dws->cfg_hi;
180 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300181 } else {
182 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
183 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
184 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
185 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530186 }
187
188 channel_writel(dwc, CFG_LO, cfglo);
189 channel_writel(dwc, CFG_HI, cfghi);
190
191 /* Enable interrupts */
192 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530193 channel_set_bit(dw, MASK.ERROR, dwc->mask);
194
195 dwc->initialized = true;
196}
197
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700198/*----------------------------------------------------------------------*/
199
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300200static inline unsigned int dwc_fast_fls(unsigned long long v)
201{
202 /*
203 * We can be a lot more clever here, but this should take care
204 * of the most common optimization.
205 */
206 if (!(v & 7))
207 return 3;
208 else if (!(v & 3))
209 return 2;
210 else if (!(v & 1))
211 return 1;
212 return 0;
213}
214
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300215static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300216{
217 dev_err(chan2dev(&dwc->chan),
218 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
219 channel_readl(dwc, SAR),
220 channel_readl(dwc, DAR),
221 channel_readl(dwc, LLP),
222 channel_readl(dwc, CTL_HI),
223 channel_readl(dwc, CTL_LO));
224}
225
Andy Shevchenko3f936202012-06-19 13:46:32 +0300226
227static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
228{
229 channel_clear_bit(dw, CH_EN, dwc->mask);
230 while (dma_readl(dw, CH_EN) & dwc->mask)
231 cpu_relax();
232}
233
Andy Shevchenko1d455432012-06-19 13:34:03 +0300234/*----------------------------------------------------------------------*/
235
Andy Shevchenkofed25742012-09-21 15:05:49 +0300236/* Perform single block transfer */
237static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
238 struct dw_desc *desc)
239{
240 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
241 u32 ctllo;
242
243 /* Software emulation of LLP mode relies on interrupts to continue
244 * multi block transfer. */
245 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
246
247 channel_writel(dwc, SAR, desc->lli.sar);
248 channel_writel(dwc, DAR, desc->lli.dar);
249 channel_writel(dwc, CTL_LO, ctllo);
250 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
251 channel_set_bit(dw, CH_EN, dwc->mask);
252}
253
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700254/* Called with dwc->lock held and bh disabled */
255static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
256{
257 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300258 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700259
260 /* ASSERT: channel is idle */
261 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700262 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700263 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300264 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700265
266 /* The tasklet will hopefully advance the queue... */
267 return;
268 }
269
Andy Shevchenkofed25742012-09-21 15:05:49 +0300270 if (dwc->nollp) {
271 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
272 &dwc->flags);
273 if (was_soft_llp) {
274 dev_err(chan2dev(&dwc->chan),
275 "BUG: Attempted to start new LLP transfer "
276 "inside ongoing one\n");
277 return;
278 }
279
280 dwc_initialize(dwc);
281
282 dwc->tx_list = &first->tx_list;
283 dwc->tx_node_active = first->tx_list.next;
284
285 dwc_do_single_block(dwc, first);
286
287 return;
288 }
289
Viresh Kumar61e183f2011-11-17 16:01:29 +0530290 dwc_initialize(dwc);
291
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700292 channel_writel(dwc, LLP, first->txd.phys);
293 channel_writel(dwc, CTL_LO,
294 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
295 channel_writel(dwc, CTL_HI, 0);
296 channel_set_bit(dw, CH_EN, dwc->mask);
297}
298
299/*----------------------------------------------------------------------*/
300
301static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530302dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
303 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530305 dma_async_tx_callback callback = NULL;
306 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700307 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530308 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530309 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700310
Dan Williams41d5e592009-01-06 11:38:21 -0700311 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700312
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530313 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000314 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530315 if (callback_required) {
316 callback = txd->callback;
317 param = txd->callback_param;
318 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700319
320 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530321
322 /* async_tx_ack */
323 list_for_each_entry(child, &desc->tx_list, desc_node)
324 async_tx_ack(&child->txd);
325 async_tx_ack(&desc->txd);
326
Dan Williamse0bd0f82009-09-08 17:53:02 -0700327 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700328 list_move(&desc->desc_node, &dwc->free_list);
329
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700330 if (!dwc->chan.private) {
331 struct device *parent = chan2parent(&dwc->chan);
332 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
333 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
334 dma_unmap_single(parent, desc->lli.dar,
335 desc->len, DMA_FROM_DEVICE);
336 else
337 dma_unmap_page(parent, desc->lli.dar,
338 desc->len, DMA_FROM_DEVICE);
339 }
340 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
341 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
342 dma_unmap_single(parent, desc->lli.sar,
343 desc->len, DMA_TO_DEVICE);
344 else
345 dma_unmap_page(parent, desc->lli.sar,
346 desc->len, DMA_TO_DEVICE);
347 }
348 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700349
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530350 spin_unlock_irqrestore(&dwc->lock, flags);
351
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530352 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700353 callback(param);
354}
355
356static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
357{
358 struct dw_desc *desc, *_desc;
359 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530360 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700361
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530362 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700364 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700365 "BUG: XFER bit set, but channel not idle!\n");
366
367 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300368 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700369 }
370
371 /*
372 * Submit queued descriptors ASAP, i.e. before we go through
373 * the completed ones.
374 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700375 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530376 if (!list_empty(&dwc->queue)) {
377 list_move(dwc->queue.next, &dwc->active_list);
378 dwc_dostart(dwc, dwc_first_active(dwc));
379 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700380
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530381 spin_unlock_irqrestore(&dwc->lock, flags);
382
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700383 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530384 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700385}
386
387static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
388{
389 dma_addr_t llp;
390 struct dw_desc *desc, *_desc;
391 struct dw_desc *child;
392 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530393 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700394
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530395 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700396 llp = channel_readl(dwc, LLP);
397 status_xfer = dma_readl(dw, RAW.XFER);
398
399 if (status_xfer & dwc->mask) {
400 /* Everything we've submitted is done */
401 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530402 spin_unlock_irqrestore(&dwc->lock, flags);
403
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700404 dwc_complete_all(dw, dwc);
405 return;
406 }
407
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530408 if (list_empty(&dwc->active_list)) {
409 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000410 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530411 }
Jamie Iles087809f2011-01-21 14:11:52 +0000412
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300413 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300414 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700415
416 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530417 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530418 if (desc->txd.phys == llp) {
419 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700420 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530421 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530422
423 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530424 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700425 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530426 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700427 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530428 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700429
Dan Williamse0bd0f82009-09-08 17:53:02 -0700430 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530431 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700432 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530433 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700434 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530435 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436
437 /*
438 * No descriptors so far seem to be in progress, i.e.
439 * this one must be done.
440 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530441 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530442 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530443 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700444 }
445
Dan Williams41d5e592009-01-06 11:38:21 -0700446 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700447 "BUG: All descriptors done, but channel not idle!\n");
448
449 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300450 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700451
452 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530453 list_move(dwc->queue.next, &dwc->active_list);
454 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530456 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700457}
458
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300459static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700460{
Dan Williams41d5e592009-01-06 11:38:21 -0700461 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300463 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464}
465
466static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
467{
468 struct dw_desc *bad_desc;
469 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471
472 dwc_scan_descriptors(dw, dwc);
473
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_lock_irqsave(&dwc->lock, flags);
475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 /*
477 * The descriptor currently at the head of the active list is
478 * borked. Since we don't have any way to report errors, we'll
479 * just have to scream loudly and try to carry on.
480 */
481 bad_desc = dwc_first_active(dwc);
482 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530483 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
485 /* Clear the error flag and try to restart the controller */
486 dma_writel(dw, CLEAR.ERROR, dwc->mask);
487 if (!list_empty(&dwc->active_list))
488 dwc_dostart(dwc, dwc_first_active(dwc));
489
490 /*
491 * KERN_CRITICAL may seem harsh, but since this only happens
492 * when someone submits a bad physical address in a
493 * descriptor, we should consider ourselves lucky that the
494 * controller flagged an error instead of scribbling over
495 * random memory locations.
496 */
Dan Williams41d5e592009-01-06 11:38:21 -0700497 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700498 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700499 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700500 " cookie: %d\n", bad_desc->txd.cookie);
501 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700502 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700503 dwc_dump_lli(dwc, &child->lli);
504
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530505 spin_unlock_irqrestore(&dwc->lock, flags);
506
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530508 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700509}
510
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200511/* --------------------- Cyclic DMA API extensions -------------------- */
512
513inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
514{
515 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
516 return channel_readl(dwc, SAR);
517}
518EXPORT_SYMBOL(dw_dma_get_src_addr);
519
520inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
521{
522 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
523 return channel_readl(dwc, DAR);
524}
525EXPORT_SYMBOL(dw_dma_get_dst_addr);
526
527/* called with dwc->lock held and all DMAC interrupts disabled */
528static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530529 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200530{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530531 unsigned long flags;
532
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530533 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200534 void (*callback)(void *param);
535 void *callback_param;
536
537 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
538 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200539
540 callback = dwc->cdesc->period_callback;
541 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530542
543 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200544 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200545 }
546
547 /*
548 * Error and transfer complete are highly unlikely, and will most
549 * likely be due to a configuration error by the user.
550 */
551 if (unlikely(status_err & dwc->mask) ||
552 unlikely(status_xfer & dwc->mask)) {
553 int i;
554
555 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
556 "interrupt, stopping DMA transfer\n",
557 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530558
559 spin_lock_irqsave(&dwc->lock, flags);
560
Andy Shevchenko1d455432012-06-19 13:34:03 +0300561 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562
Andy Shevchenko3f936202012-06-19 13:46:32 +0300563 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200564
565 /* make sure DMA does not restart by loading a new list */
566 channel_writel(dwc, LLP, 0);
567 channel_writel(dwc, CTL_LO, 0);
568 channel_writel(dwc, CTL_HI, 0);
569
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200570 dma_writel(dw, CLEAR.ERROR, dwc->mask);
571 dma_writel(dw, CLEAR.XFER, dwc->mask);
572
573 for (i = 0; i < dwc->cdesc->periods; i++)
574 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530575
576 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200577 }
578}
579
580/* ------------------------------------------------------------------------- */
581
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700582static void dw_dma_tasklet(unsigned long data)
583{
584 struct dw_dma *dw = (struct dw_dma *)data;
585 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700586 u32 status_xfer;
587 u32 status_err;
588 int i;
589
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700590 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700591 status_err = dma_readl(dw, RAW.ERROR);
592
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300593 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700594
595 for (i = 0; i < dw->dma.chancnt; i++) {
596 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200597 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530598 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200599 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700600 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300601 else if (status_xfer & (1 << i)) {
602 unsigned long flags;
603
604 spin_lock_irqsave(&dwc->lock, flags);
605 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
606 if (dwc->tx_node_active != dwc->tx_list) {
607 struct dw_desc *desc =
608 list_entry(dwc->tx_node_active,
609 struct dw_desc,
610 desc_node);
611
612 dma_writel(dw, CLEAR.XFER, dwc->mask);
613
614 /* move pointer to next descriptor */
615 dwc->tx_node_active =
616 dwc->tx_node_active->next;
617
618 dwc_do_single_block(dwc, desc);
619
620 spin_unlock_irqrestore(&dwc->lock, flags);
621 continue;
622 } else {
623 /* we are done here */
624 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
625 }
626 }
627 spin_unlock_irqrestore(&dwc->lock, flags);
628
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700629 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300630 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700631 }
632
633 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530634 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700635 */
636 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
638}
639
640static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
641{
642 struct dw_dma *dw = dev_id;
643 u32 status;
644
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300645 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700646 dma_readl(dw, STATUS_INT));
647
648 /*
649 * Just disable the interrupts. We'll turn them back on in the
650 * softirq handler.
651 */
652 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700653 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
654
655 status = dma_readl(dw, STATUS_INT);
656 if (status) {
657 dev_err(dw->dma.dev,
658 "BUG: Unexpected interrupts pending: 0x%x\n",
659 status);
660
661 /* Try to recover */
662 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700663 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
664 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
665 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
666 }
667
668 tasklet_schedule(&dw->tasklet);
669
670 return IRQ_HANDLED;
671}
672
673/*----------------------------------------------------------------------*/
674
675static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
676{
677 struct dw_desc *desc = txd_to_dw_desc(tx);
678 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
679 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530680 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700681
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530682 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000683 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700684
685 /*
686 * REVISIT: We should attempt to chain as many descriptors as
687 * possible, perhaps even appending to those already submitted
688 * for DMA. But this is hard to do in a race-free manner.
689 */
690 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300691 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700692 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530694 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700695 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300696 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700697 desc->txd.cookie);
698
699 list_add_tail(&desc->desc_node, &dwc->queue);
700 }
701
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530702 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700703
704 return cookie;
705}
706
707static struct dma_async_tx_descriptor *
708dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
709 size_t len, unsigned long flags)
710{
711 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300712 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700713 struct dw_desc *desc;
714 struct dw_desc *first;
715 struct dw_desc *prev;
716 size_t xfer_count;
717 size_t offset;
718 unsigned int src_width;
719 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300720 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700721 u32 ctllo;
722
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300723 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300724 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300725 (unsigned long long)dest, (unsigned long long)src,
726 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700727
728 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300729 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700730 return NULL;
731 }
732
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300733 data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
734 dwc->dw->data_width[dwc_get_dms(dws)]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300735
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300736 src_width = dst_width = min_t(unsigned int, data_width,
737 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700738
Viresh Kumar327e6972012-02-01 16:12:26 +0530739 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700740 | DWC_CTLL_DST_WIDTH(dst_width)
741 | DWC_CTLL_SRC_WIDTH(src_width)
742 | DWC_CTLL_DST_INC
743 | DWC_CTLL_SRC_INC
744 | DWC_CTLL_FC_M2M;
745 prev = first = NULL;
746
747 for (offset = 0; offset < len; offset += xfer_count << src_width) {
748 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300749 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700750
751 desc = dwc_desc_get(dwc);
752 if (!desc)
753 goto err_desc_get;
754
755 desc->lli.sar = src + offset;
756 desc->lli.dar = dest + offset;
757 desc->lli.ctllo = ctllo;
758 desc->lli.ctlhi = xfer_count;
759
760 if (!first) {
761 first = desc;
762 } else {
763 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700764 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700765 prev->txd.phys, sizeof(prev->lli),
766 DMA_TO_DEVICE);
767 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700768 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769 }
770 prev = desc;
771 }
772
773
774 if (flags & DMA_PREP_INTERRUPT)
775 /* Trigger interrupt after last block */
776 prev->lli.ctllo |= DWC_CTLL_INT_EN;
777
778 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700779 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700780 prev->txd.phys, sizeof(prev->lli),
781 DMA_TO_DEVICE);
782
783 first->txd.flags = flags;
784 first->len = len;
785
786 return &first->txd;
787
788err_desc_get:
789 dwc_desc_put(dwc, first);
790 return NULL;
791}
792
793static struct dma_async_tx_descriptor *
794dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530795 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500796 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797{
798 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800799 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530800 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801 struct dw_desc *prev;
802 struct dw_desc *first;
803 u32 ctllo;
804 dma_addr_t reg;
805 unsigned int reg_width;
806 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300807 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808 unsigned int i;
809 struct scatterlist *sg;
810 size_t total_len = 0;
811
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300812 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700813
814 if (unlikely(!dws || !sg_len))
815 return NULL;
816
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700817 prev = first = NULL;
818
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530820 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530821 reg_width = __fls(sconfig->dst_addr_width);
822 reg = sconfig->dst_addr;
823 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700824 | DWC_CTLL_DST_WIDTH(reg_width)
825 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530826 | DWC_CTLL_SRC_INC);
827
828 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
829 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
830
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300831 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
832
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700833 for_each_sg(sgl, sg, sg_len, i) {
834 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530835 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200837 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700838 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530839
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300840 mem_width = min_t(unsigned int,
841 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700842
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530843slave_sg_todev_fill_desc:
844 desc = dwc_desc_get(dwc);
845 if (!desc) {
846 dev_err(chan2dev(chan),
847 "not enough descriptors available\n");
848 goto err_desc_get;
849 }
850
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700851 desc->lli.sar = mem;
852 desc->lli.dar = reg;
853 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300854 if ((len >> mem_width) > dwc->block_size) {
855 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530856 mem += dlen;
857 len -= dlen;
858 } else {
859 dlen = len;
860 len = 0;
861 }
862
863 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700864
865 if (!first) {
866 first = desc;
867 } else {
868 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700869 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870 prev->txd.phys,
871 sizeof(prev->lli),
872 DMA_TO_DEVICE);
873 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700874 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700875 }
876 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530877 total_len += dlen;
878
879 if (len)
880 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700881 }
882 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530883 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530884 reg_width = __fls(sconfig->src_addr_width);
885 reg = sconfig->src_addr;
886 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700887 | DWC_CTLL_SRC_WIDTH(reg_width)
888 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530889 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700890
Viresh Kumar327e6972012-02-01 16:12:26 +0530891 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
892 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
893
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300894 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
895
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896 for_each_sg(sgl, sg, sg_len, i) {
897 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530898 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700899
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200900 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700901 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530902
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300903 mem_width = min_t(unsigned int,
904 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700905
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530906slave_sg_fromdev_fill_desc:
907 desc = dwc_desc_get(dwc);
908 if (!desc) {
909 dev_err(chan2dev(chan),
910 "not enough descriptors available\n");
911 goto err_desc_get;
912 }
913
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700914 desc->lli.sar = reg;
915 desc->lli.dar = mem;
916 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300917 if ((len >> reg_width) > dwc->block_size) {
918 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530919 mem += dlen;
920 len -= dlen;
921 } else {
922 dlen = len;
923 len = 0;
924 }
925 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700926
927 if (!first) {
928 first = desc;
929 } else {
930 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700931 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700932 prev->txd.phys,
933 sizeof(prev->lli),
934 DMA_TO_DEVICE);
935 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700936 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700937 }
938 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530939 total_len += dlen;
940
941 if (len)
942 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700943 }
944 break;
945 default:
946 return NULL;
947 }
948
949 if (flags & DMA_PREP_INTERRUPT)
950 /* Trigger interrupt after last block */
951 prev->lli.ctllo |= DWC_CTLL_INT_EN;
952
953 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700954 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700955 prev->txd.phys, sizeof(prev->lli),
956 DMA_TO_DEVICE);
957
958 first->len = total_len;
959
960 return &first->txd;
961
962err_desc_get:
963 dwc_desc_put(dwc, first);
964 return NULL;
965}
966
Viresh Kumar327e6972012-02-01 16:12:26 +0530967/*
968 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
969 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
970 *
971 * NOTE: burst size 2 is not supported by controller.
972 *
973 * This can be done by finding least significant bit set: n & (n - 1)
974 */
975static inline void convert_burst(u32 *maxburst)
976{
977 if (*maxburst > 1)
978 *maxburst = fls(*maxburst) - 2;
979 else
980 *maxburst = 0;
981}
982
983static int
984set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
985{
986 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
987
988 /* Check if it is chan is configured for slave transfers */
989 if (!chan->private)
990 return -EINVAL;
991
992 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
993
994 convert_burst(&dwc->dma_sconfig.src_maxburst);
995 convert_burst(&dwc->dma_sconfig.dst_maxburst);
996
997 return 0;
998}
999
Linus Walleij05827632010-05-17 16:30:42 -07001000static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1001 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001002{
1003 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1004 struct dw_dma *dw = to_dw_dma(chan->device);
1005 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301006 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +08001007 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001008 LIST_HEAD(list);
1009
Linus Walleija7c57cf2011-04-19 08:31:32 +08001010 if (cmd == DMA_PAUSE) {
1011 spin_lock_irqsave(&dwc->lock, flags);
1012
1013 cfglo = channel_readl(dwc, CFG_LO);
1014 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1015 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1016 cpu_relax();
1017
1018 dwc->paused = true;
1019 spin_unlock_irqrestore(&dwc->lock, flags);
1020 } else if (cmd == DMA_RESUME) {
1021 if (!dwc->paused)
1022 return 0;
1023
1024 spin_lock_irqsave(&dwc->lock, flags);
1025
1026 cfglo = channel_readl(dwc, CFG_LO);
1027 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1028 dwc->paused = false;
1029
1030 spin_unlock_irqrestore(&dwc->lock, flags);
1031 } else if (cmd == DMA_TERMINATE_ALL) {
1032 spin_lock_irqsave(&dwc->lock, flags);
1033
Andy Shevchenkofed25742012-09-21 15:05:49 +03001034 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1035
Andy Shevchenko3f936202012-06-19 13:46:32 +03001036 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001037
1038 dwc->paused = false;
1039
1040 /* active_list entries will end up before queued entries */
1041 list_splice_init(&dwc->queue, &list);
1042 list_splice_init(&dwc->active_list, &list);
1043
1044 spin_unlock_irqrestore(&dwc->lock, flags);
1045
1046 /* Flush all pending and queued descriptors */
1047 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1048 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301049 } else if (cmd == DMA_SLAVE_CONFIG) {
1050 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1051 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001052 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301053 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001054
Linus Walleijc3635c72010-03-26 16:44:01 -07001055 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001056}
1057
1058static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001059dwc_tx_status(struct dma_chan *chan,
1060 dma_cookie_t cookie,
1061 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001062{
1063 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001064 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001066 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001067 if (ret != DMA_SUCCESS) {
1068 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1069
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001070 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071 }
1072
Viresh Kumarabf53902011-04-15 16:03:35 +05301073 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001074 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075
Linus Walleija7c57cf2011-04-19 08:31:32 +08001076 if (dwc->paused)
1077 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001078
1079 return ret;
1080}
1081
1082static void dwc_issue_pending(struct dma_chan *chan)
1083{
1084 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1085
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086 if (!list_empty(&dwc->queue))
1087 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088}
1089
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001090static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001091{
1092 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1093 struct dw_dma *dw = to_dw_dma(chan->device);
1094 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301096 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001098 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100 /* ASSERT: channel is idle */
1101 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001102 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001103 return -EIO;
1104 }
1105
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001106 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001108 /*
1109 * NOTE: some controllers may have additional features that we
1110 * need to initialize here, like "scatter-gather" (which
1111 * doesn't mean what you think it means), and status writeback.
1112 */
1113
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301114 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001115 i = dwc->descs_allocated;
1116 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301117 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001118
1119 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1120 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001121 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001122 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301123 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001124 break;
1125 }
1126
Dan Williamse0bd0f82009-09-08 17:53:02 -07001127 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001128 dma_async_tx_descriptor_init(&desc->txd, chan);
1129 desc->txd.tx_submit = dwc_tx_submit;
1130 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001131 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001132 sizeof(desc->lli), DMA_TO_DEVICE);
1133 dwc_desc_put(dwc, desc);
1134
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301135 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001136 i = ++dwc->descs_allocated;
1137 }
1138
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301139 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001141 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001142
1143 return i;
1144}
1145
1146static void dwc_free_chan_resources(struct dma_chan *chan)
1147{
1148 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1149 struct dw_dma *dw = to_dw_dma(chan->device);
1150 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301151 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001152 LIST_HEAD(list);
1153
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001154 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001155 dwc->descs_allocated);
1156
1157 /* ASSERT: channel is idle */
1158 BUG_ON(!list_empty(&dwc->active_list));
1159 BUG_ON(!list_empty(&dwc->queue));
1160 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1161
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301162 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001163 list_splice_init(&dwc->free_list, &list);
1164 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301165 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001166
1167 /* Disable interrupts */
1168 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001169 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1170
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301171 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001172
1173 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001174 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1175 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001176 sizeof(desc->lli), DMA_TO_DEVICE);
1177 kfree(desc);
1178 }
1179
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001180 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001181}
1182
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001183/* --------------------- Cyclic DMA API extensions -------------------- */
1184
1185/**
1186 * dw_dma_cyclic_start - start the cyclic DMA transfer
1187 * @chan: the DMA channel to start
1188 *
1189 * Must be called with soft interrupts disabled. Returns zero on success or
1190 * -errno on failure.
1191 */
1192int dw_dma_cyclic_start(struct dma_chan *chan)
1193{
1194 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1195 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301196 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001197
1198 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1199 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1200 return -ENODEV;
1201 }
1202
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301203 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001204
1205 /* assert channel is idle */
1206 if (dma_readl(dw, CH_EN) & dwc->mask) {
1207 dev_err(chan2dev(&dwc->chan),
1208 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001209 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301210 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001211 return -EBUSY;
1212 }
1213
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001214 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1215 dma_writel(dw, CLEAR.XFER, dwc->mask);
1216
1217 /* setup DMAC channel registers */
1218 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1219 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1220 channel_writel(dwc, CTL_HI, 0);
1221
1222 channel_set_bit(dw, CH_EN, dwc->mask);
1223
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301224 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001225
1226 return 0;
1227}
1228EXPORT_SYMBOL(dw_dma_cyclic_start);
1229
1230/**
1231 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1232 * @chan: the DMA channel to stop
1233 *
1234 * Must be called with soft interrupts disabled.
1235 */
1236void dw_dma_cyclic_stop(struct dma_chan *chan)
1237{
1238 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1239 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301240 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001241
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301242 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001243
Andy Shevchenko3f936202012-06-19 13:46:32 +03001244 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001245
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301246 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001247}
1248EXPORT_SYMBOL(dw_dma_cyclic_stop);
1249
1250/**
1251 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1252 * @chan: the DMA channel to prepare
1253 * @buf_addr: physical DMA address where the buffer starts
1254 * @buf_len: total number of bytes for the entire buffer
1255 * @period_len: number of bytes for each period
1256 * @direction: transfer direction, to or from device
1257 *
1258 * Must be called before trying to start the transfer. Returns a valid struct
1259 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1260 */
1261struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1262 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301263 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001264{
1265 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301266 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001267 struct dw_cyclic_desc *cdesc;
1268 struct dw_cyclic_desc *retval = NULL;
1269 struct dw_desc *desc;
1270 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001271 unsigned long was_cyclic;
1272 unsigned int reg_width;
1273 unsigned int periods;
1274 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301275 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001276
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301277 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001278 if (dwc->nollp) {
1279 spin_unlock_irqrestore(&dwc->lock, flags);
1280 dev_dbg(chan2dev(&dwc->chan),
1281 "channel doesn't support LLP transfers\n");
1282 return ERR_PTR(-EINVAL);
1283 }
1284
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001285 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301286 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287 dev_dbg(chan2dev(&dwc->chan),
1288 "queue and/or active list are not empty\n");
1289 return ERR_PTR(-EBUSY);
1290 }
1291
1292 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301293 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001294 if (was_cyclic) {
1295 dev_dbg(chan2dev(&dwc->chan),
1296 "channel already prepared for cyclic DMA\n");
1297 return ERR_PTR(-EBUSY);
1298 }
1299
1300 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301301
1302 if (direction == DMA_MEM_TO_DEV)
1303 reg_width = __ffs(sconfig->dst_addr_width);
1304 else
1305 reg_width = __ffs(sconfig->src_addr_width);
1306
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001307 periods = buf_len / period_len;
1308
1309 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001310 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001311 goto out_err;
1312 if (unlikely(period_len & ((1 << reg_width) - 1)))
1313 goto out_err;
1314 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1315 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301316 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001317 goto out_err;
1318
1319 retval = ERR_PTR(-ENOMEM);
1320
1321 if (periods > NR_DESCS_PER_CHANNEL)
1322 goto out_err;
1323
1324 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1325 if (!cdesc)
1326 goto out_err;
1327
1328 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1329 if (!cdesc->desc)
1330 goto out_err_alloc;
1331
1332 for (i = 0; i < periods; i++) {
1333 desc = dwc_desc_get(dwc);
1334 if (!desc)
1335 goto out_err_desc_get;
1336
1337 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301338 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301339 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001340 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301341 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001342 | DWC_CTLL_DST_WIDTH(reg_width)
1343 | DWC_CTLL_SRC_WIDTH(reg_width)
1344 | DWC_CTLL_DST_FIX
1345 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001346 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301347
1348 desc->lli.ctllo |= sconfig->device_fc ?
1349 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1350 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1351
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001352 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301353 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001354 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301355 desc->lli.sar = sconfig->src_addr;
1356 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001357 | DWC_CTLL_SRC_WIDTH(reg_width)
1358 | DWC_CTLL_DST_WIDTH(reg_width)
1359 | DWC_CTLL_DST_INC
1360 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001361 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301362
1363 desc->lli.ctllo |= sconfig->device_fc ?
1364 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1365 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1366
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001367 break;
1368 default:
1369 break;
1370 }
1371
1372 desc->lli.ctlhi = (period_len >> reg_width);
1373 cdesc->desc[i] = desc;
1374
1375 if (last) {
1376 last->lli.llp = desc->txd.phys;
1377 dma_sync_single_for_device(chan2parent(chan),
1378 last->txd.phys, sizeof(last->lli),
1379 DMA_TO_DEVICE);
1380 }
1381
1382 last = desc;
1383 }
1384
1385 /* lets make a cyclic list */
1386 last->lli.llp = cdesc->desc[0]->txd.phys;
1387 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1388 sizeof(last->lli), DMA_TO_DEVICE);
1389
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001390 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1391 "period %zu periods %d\n", (unsigned long long)buf_addr,
1392 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001393
1394 cdesc->periods = periods;
1395 dwc->cdesc = cdesc;
1396
1397 return cdesc;
1398
1399out_err_desc_get:
1400 while (i--)
1401 dwc_desc_put(dwc, cdesc->desc[i]);
1402out_err_alloc:
1403 kfree(cdesc);
1404out_err:
1405 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1406 return (struct dw_cyclic_desc *)retval;
1407}
1408EXPORT_SYMBOL(dw_dma_cyclic_prep);
1409
1410/**
1411 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1412 * @chan: the DMA channel to free
1413 */
1414void dw_dma_cyclic_free(struct dma_chan *chan)
1415{
1416 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1417 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1418 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1419 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301420 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001421
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001422 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001423
1424 if (!cdesc)
1425 return;
1426
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301427 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001428
Andy Shevchenko3f936202012-06-19 13:46:32 +03001429 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001430
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001431 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1432 dma_writel(dw, CLEAR.XFER, dwc->mask);
1433
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301434 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001435
1436 for (i = 0; i < cdesc->periods; i++)
1437 dwc_desc_put(dwc, cdesc->desc[i]);
1438
1439 kfree(cdesc->desc);
1440 kfree(cdesc);
1441
1442 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1443}
1444EXPORT_SYMBOL(dw_dma_cyclic_free);
1445
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001446/*----------------------------------------------------------------------*/
1447
1448static void dw_dma_off(struct dw_dma *dw)
1449{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301450 int i;
1451
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001452 dma_writel(dw, CFG, 0);
1453
1454 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001455 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1456 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1457 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1458
1459 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1460 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301461
1462 for (i = 0; i < dw->dma.chancnt; i++)
1463 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001464}
1465
Bill Pemberton463a1f82012-11-19 13:22:55 -05001466static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001467{
1468 struct dw_dma_platform_data *pdata;
1469 struct resource *io;
1470 struct dw_dma *dw;
1471 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001472 void __iomem *regs;
1473 bool autocfg;
1474 unsigned int dw_params;
1475 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001476 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001477 int irq;
1478 int err;
1479 int i;
1480
Viresh Kumar6c618c92012-02-01 16:12:22 +05301481 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001482 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1483 return -EINVAL;
1484
1485 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1486 if (!io)
1487 return -EINVAL;
1488
1489 irq = platform_get_irq(pdev, 0);
1490 if (irq < 0)
1491 return irq;
1492
Thierry Reding73312052013-01-21 11:09:00 +01001493 regs = devm_ioremap_resource(&pdev->dev, io);
1494 if (IS_ERR(regs))
1495 return PTR_ERR(regs);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001496
1497 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1498 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1499
1500 if (autocfg)
1501 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1502 else
1503 nr_channels = pdata->nr_channels;
1504
1505 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001506 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001507 if (!dw)
1508 return -ENOMEM;
1509
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001510 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1511 if (IS_ERR(dw->clk))
1512 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301513 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001514
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001515 dw->regs = regs;
1516
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001517 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001518 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001519 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1520
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001521 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1522 for (i = 0; i < dw->nr_masters; i++) {
1523 dw->data_width[i] =
1524 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1525 }
1526 } else {
1527 dw->nr_masters = pdata->nr_masters;
1528 memcpy(dw->data_width, pdata->data_width, 4);
1529 }
1530
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001531 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001532 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001533
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001534 /* force dma off, just in case */
1535 dw_dma_off(dw);
1536
Andy Shevchenko236b1062012-06-19 13:34:07 +03001537 /* disable BLOCK interrupts as well */
1538 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1539
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001540 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1541 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001542 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001543 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001544
1545 platform_set_drvdata(pdev, dw);
1546
1547 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1548
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001549 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001550 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001551 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001552 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001553
1554 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001555 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301556 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1557 list_add_tail(&dwc->chan.device_node,
1558 &dw->dma.channels);
1559 else
1560 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001561
Viresh Kumar93317e82011-03-03 15:47:22 +05301562 /* 7 is highest priority & 0 is lowest. */
1563 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001564 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301565 else
1566 dwc->priority = i;
1567
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001568 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1569 spin_lock_init(&dwc->lock);
1570 dwc->mask = 1 << i;
1571
1572 INIT_LIST_HEAD(&dwc->active_list);
1573 INIT_LIST_HEAD(&dwc->queue);
1574 INIT_LIST_HEAD(&dwc->free_list);
1575
1576 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001577
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001578 dwc->dw = dw;
1579
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001580 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001581 if (autocfg) {
1582 unsigned int dwc_params;
1583
1584 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1585 DWC_PARAMS);
1586
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001587 /* Decode maximum block size for given channel. The
1588 * stored 4 bit value represents blocks from 0x00 for 3
1589 * up to 0x0a for 4095. */
1590 dwc->block_size =
1591 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001592 dwc->nollp =
1593 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1594 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001595 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001596
1597 /* Check if channel supports multi block transfer */
1598 channel_writel(dwc, LLP, 0xfffffffc);
1599 dwc->nollp =
1600 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1601 channel_writel(dwc, LLP, 0);
1602 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001603 }
1604
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001605 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001606 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001607 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001608 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1609 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1610 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1611
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001612 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1613 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001614 if (pdata->is_private)
1615 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001616 dw->dma.dev = &pdev->dev;
1617 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1618 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1619
1620 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1621
1622 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001623 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001624
Linus Walleij07934482010-03-26 16:50:49 -07001625 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001626 dw->dma.device_issue_pending = dwc_issue_pending;
1627
1628 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1629
1630 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001631 dev_name(&pdev->dev), nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001632
1633 dma_async_device_register(&dw->dma);
1634
1635 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001636}
1637
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08001638static int dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001639{
1640 struct dw_dma *dw = platform_get_drvdata(pdev);
1641 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001642
1643 dw_dma_off(dw);
1644 dma_async_device_unregister(&dw->dma);
1645
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001646 tasklet_kill(&dw->tasklet);
1647
1648 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1649 chan.device_node) {
1650 list_del(&dwc->chan.device_node);
1651 channel_clear_bit(dw, CH_EN, dwc->mask);
1652 }
1653
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001654 return 0;
1655}
1656
1657static void dw_shutdown(struct platform_device *pdev)
1658{
1659 struct dw_dma *dw = platform_get_drvdata(pdev);
1660
1661 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301662 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001663}
1664
Magnus Damm4a256b52009-07-08 13:22:18 +02001665static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001666{
Magnus Damm4a256b52009-07-08 13:22:18 +02001667 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001668 struct dw_dma *dw = platform_get_drvdata(pdev);
1669
1670 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301671 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301672
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001673 return 0;
1674}
1675
Magnus Damm4a256b52009-07-08 13:22:18 +02001676static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001677{
Magnus Damm4a256b52009-07-08 13:22:18 +02001678 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001679 struct dw_dma *dw = platform_get_drvdata(pdev);
1680
Viresh Kumar30755282012-04-17 17:10:07 +05301681 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1683 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001684}
1685
Alexey Dobriyan47145212009-12-14 18:00:08 -08001686static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001687 .suspend_noirq = dw_suspend_noirq,
1688 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301689 .freeze_noirq = dw_suspend_noirq,
1690 .thaw_noirq = dw_resume_noirq,
1691 .restore_noirq = dw_resume_noirq,
1692 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001693};
1694
Viresh Kumard3f797d2012-04-20 20:15:34 +05301695#ifdef CONFIG_OF
1696static const struct of_device_id dw_dma_id_table[] = {
1697 { .compatible = "snps,dma-spear1340" },
1698 {}
1699};
1700MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1701#endif
1702
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703static struct platform_driver dw_driver = {
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001704 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001706 .driver = {
1707 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001708 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301709 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001710 },
1711};
1712
1713static int __init dw_init(void)
1714{
1715 return platform_driver_probe(&dw_driver, dw_probe);
1716}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301717subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001718
1719static void __exit dw_exit(void)
1720{
1721 platform_driver_unregister(&dw_driver);
1722}
1723module_exit(dw_exit);
1724
1725MODULE_LICENSE("GPL v2");
1726MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001727MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001728MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");