blob: 3ea1b96204fab0de61b0e94a7fd31651743a06c2 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
Joe Perchesec9c4982013-04-19 08:33:40 -070083 rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
Helmut Schaabaff8002010-04-28 09:58:59 +020084 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
Gabor Juhos379448f2013-07-08 11:25:55 +0200224static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
225 [EEPROM_CHIP_ID] = 0x0000,
226 [EEPROM_VERSION] = 0x0001,
227 [EEPROM_MAC_ADDR_0] = 0x0002,
228 [EEPROM_MAC_ADDR_1] = 0x0003,
229 [EEPROM_MAC_ADDR_2] = 0x0004,
230 [EEPROM_NIC_CONF0] = 0x001a,
231 [EEPROM_NIC_CONF1] = 0x001b,
232 [EEPROM_FREQ] = 0x001d,
233 [EEPROM_LED_AG_CONF] = 0x001e,
234 [EEPROM_LED_ACT_CONF] = 0x001f,
235 [EEPROM_LED_POLARITY] = 0x0020,
236 [EEPROM_NIC_CONF2] = 0x0021,
237 [EEPROM_LNA] = 0x0022,
238 [EEPROM_RSSI_BG] = 0x0023,
239 [EEPROM_RSSI_BG2] = 0x0024,
240 [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
241 [EEPROM_RSSI_A] = 0x0025,
242 [EEPROM_RSSI_A2] = 0x0026,
243 [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
244 [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
245 [EEPROM_TXPOWER_DELTA] = 0x0028,
246 [EEPROM_TXPOWER_BG1] = 0x0029,
247 [EEPROM_TXPOWER_BG2] = 0x0030,
248 [EEPROM_TSSI_BOUND_BG1] = 0x0037,
249 [EEPROM_TSSI_BOUND_BG2] = 0x0038,
250 [EEPROM_TSSI_BOUND_BG3] = 0x0039,
251 [EEPROM_TSSI_BOUND_BG4] = 0x003a,
252 [EEPROM_TSSI_BOUND_BG5] = 0x003b,
253 [EEPROM_TXPOWER_A1] = 0x003c,
254 [EEPROM_TXPOWER_A2] = 0x0053,
255 [EEPROM_TSSI_BOUND_A1] = 0x006a,
256 [EEPROM_TSSI_BOUND_A2] = 0x006b,
257 [EEPROM_TSSI_BOUND_A3] = 0x006c,
258 [EEPROM_TSSI_BOUND_A4] = 0x006d,
259 [EEPROM_TSSI_BOUND_A5] = 0x006e,
260 [EEPROM_TXPOWER_BYRATE] = 0x006f,
261 [EEPROM_BBP_START] = 0x0078,
262};
263
Gabor Juhosfa31d152013-07-08 11:25:56 +0200264static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
265 [EEPROM_CHIP_ID] = 0x0000,
266 [EEPROM_VERSION] = 0x0001,
267 [EEPROM_MAC_ADDR_0] = 0x0002,
268 [EEPROM_MAC_ADDR_1] = 0x0003,
269 [EEPROM_MAC_ADDR_2] = 0x0004,
270 [EEPROM_NIC_CONF0] = 0x001a,
271 [EEPROM_NIC_CONF1] = 0x001b,
272 [EEPROM_NIC_CONF2] = 0x001c,
273 [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
274 [EEPROM_FREQ] = 0x0022,
275 [EEPROM_LED_AG_CONF] = 0x0023,
276 [EEPROM_LED_ACT_CONF] = 0x0024,
277 [EEPROM_LED_POLARITY] = 0x0025,
278 [EEPROM_LNA] = 0x0026,
279 [EEPROM_EXT_LNA2] = 0x0027,
280 [EEPROM_RSSI_BG] = 0x0028,
Gabor Juhosfa31d152013-07-08 11:25:56 +0200281 [EEPROM_RSSI_BG2] = 0x0029,
Gabor Juhosfa31d152013-07-08 11:25:56 +0200282 [EEPROM_RSSI_A] = 0x002a,
283 [EEPROM_RSSI_A2] = 0x002b,
Gabor Juhosfa31d152013-07-08 11:25:56 +0200284 [EEPROM_TXPOWER_BG1] = 0x0030,
285 [EEPROM_TXPOWER_BG2] = 0x0037,
286 [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
287 [EEPROM_TSSI_BOUND_BG1] = 0x0045,
288 [EEPROM_TSSI_BOUND_BG2] = 0x0046,
289 [EEPROM_TSSI_BOUND_BG3] = 0x0047,
290 [EEPROM_TSSI_BOUND_BG4] = 0x0048,
291 [EEPROM_TSSI_BOUND_BG5] = 0x0049,
292 [EEPROM_TXPOWER_A1] = 0x004b,
293 [EEPROM_TXPOWER_A2] = 0x0065,
294 [EEPROM_EXT_TXPOWER_A3] = 0x007f,
295 [EEPROM_TSSI_BOUND_A1] = 0x009a,
296 [EEPROM_TSSI_BOUND_A2] = 0x009b,
297 [EEPROM_TSSI_BOUND_A3] = 0x009c,
298 [EEPROM_TSSI_BOUND_A4] = 0x009d,
299 [EEPROM_TSSI_BOUND_A5] = 0x009e,
300 [EEPROM_TXPOWER_BYRATE] = 0x00a0,
301};
302
Gabor Juhos379448f2013-07-08 11:25:55 +0200303static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
304 const enum rt2800_eeprom_word word)
305{
306 const unsigned int *map;
307 unsigned int index;
308
309 if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
310 "%s: invalid EEPROM word %d\n",
311 wiphy_name(rt2x00dev->hw->wiphy), word))
312 return 0;
313
Gabor Juhosfa31d152013-07-08 11:25:56 +0200314 if (rt2x00_rt(rt2x00dev, RT3593))
315 map = rt2800_eeprom_map_ext;
316 else
317 map = rt2800_eeprom_map;
318
Gabor Juhos379448f2013-07-08 11:25:55 +0200319 index = map[word];
320
321 /* Index 0 is valid only for EEPROM_CHIP_ID.
322 * Otherwise it means that the offset of the
323 * given word is not initialized in the map,
324 * or that the field is not usable on the
325 * actual chipset.
326 */
327 WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
328 "%s: invalid access of EEPROM word %d\n",
329 wiphy_name(rt2x00dev->hw->wiphy), word);
330
331 return index;
332}
333
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200334static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
335 const enum rt2800_eeprom_word word)
336{
Gabor Juhos379448f2013-07-08 11:25:55 +0200337 unsigned int index;
338
339 index = rt2800_eeprom_word_index(rt2x00dev, word);
340 return rt2x00_eeprom_addr(rt2x00dev, index);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200341}
342
343static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
344 const enum rt2800_eeprom_word word, u16 *data)
345{
Gabor Juhos379448f2013-07-08 11:25:55 +0200346 unsigned int index;
347
348 index = rt2800_eeprom_word_index(rt2x00dev, word);
349 rt2x00_eeprom_read(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200350}
351
352static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
353 const enum rt2800_eeprom_word word, u16 data)
354{
Gabor Juhos379448f2013-07-08 11:25:55 +0200355 unsigned int index;
356
357 index = rt2800_eeprom_word_index(rt2x00dev, word);
358 rt2x00_eeprom_write(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200359}
360
Gabor Juhos022138c2013-07-08 11:25:54 +0200361static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
362 const enum rt2800_eeprom_word array,
363 unsigned int offset,
364 u16 *data)
365{
Gabor Juhos379448f2013-07-08 11:25:55 +0200366 unsigned int index;
367
368 index = rt2800_eeprom_word_index(rt2x00dev, array);
369 rt2x00_eeprom_read(rt2x00dev, index + offset, data);
Gabor Juhos022138c2013-07-08 11:25:54 +0200370}
371
Woody Hung16ebd602012-07-31 21:53:33 +0800372static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
373{
374 u32 reg;
375 int i, count;
376
377 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
378 if (rt2x00_get_field32(reg, WLAN_EN))
379 return 0;
380
381 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
382 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
383 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
384 rt2x00_set_field32(&reg, WLAN_EN, 1);
385 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
386
387 udelay(REGISTER_BUSY_DELAY);
388
389 count = 0;
390 do {
391 /*
392 * Check PLL_LD & XTAL_RDY.
393 */
394 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
395 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
396 if (rt2x00_get_field32(reg, PLL_LD) &&
397 rt2x00_get_field32(reg, XTAL_RDY))
398 break;
399 udelay(REGISTER_BUSY_DELAY);
400 }
401
402 if (i >= REGISTER_BUSY_COUNT) {
403
404 if (count >= 10)
405 return -EIO;
406
407 rt2800_register_write(rt2x00dev, 0x58, 0x018);
408 udelay(REGISTER_BUSY_DELAY);
409 rt2800_register_write(rt2x00dev, 0x58, 0x418);
410 udelay(REGISTER_BUSY_DELAY);
411 rt2800_register_write(rt2x00dev, 0x58, 0x618);
412 udelay(REGISTER_BUSY_DELAY);
413 count++;
414 } else {
415 count = 0;
416 }
417
418 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
419 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
420 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
421 rt2x00_set_field32(&reg, WLAN_RESET, 1);
422 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
423 udelay(10);
424 rt2x00_set_field32(&reg, WLAN_RESET, 0);
425 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
426 udelay(10);
427 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
428 } while (count != 0);
429
430 return 0;
431}
432
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100433void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
434 const u8 command, const u8 token,
435 const u8 arg0, const u8 arg1)
436{
437 u32 reg;
438
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100439 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100440 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100441 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100442 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100443 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100444
445 mutex_lock(&rt2x00dev->csr_mutex);
446
447 /*
448 * Wait until the MCU becomes available, afterwards we
449 * can safely write the new data into the register.
450 */
451 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
452 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
453 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
454 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
455 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
456 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
457
458 reg = 0;
459 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
460 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
461 }
462
463 mutex_unlock(&rt2x00dev->csr_mutex);
464}
465EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100466
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200467int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
468{
469 unsigned int i = 0;
470 u32 reg;
471
472 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
473 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
474 if (reg && reg != ~0)
475 return 0;
476 msleep(1);
477 }
478
Joe Perchesec9c4982013-04-19 08:33:40 -0700479 rt2x00_err(rt2x00dev, "Unstable hardware\n");
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200480 return -EBUSY;
481}
482EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
483
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100484int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
485{
486 unsigned int i;
487 u32 reg;
488
Helmut Schaa08e53102010-11-04 20:37:47 +0100489 /*
490 * Some devices are really slow to respond here. Wait a whole second
491 * before timing out.
492 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100493 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
494 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
495 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
496 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
497 return 0;
498
Helmut Schaa08e53102010-11-04 20:37:47 +0100499 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100500 }
501
Joe Perchesec9c4982013-04-19 08:33:40 -0700502 rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100503 return -EACCES;
504}
505EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
506
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200507void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
508{
509 u32 reg;
510
511 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
512 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
513 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
514 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
515 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
516 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
517 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
518}
519EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
520
Gabor Juhosae1b1c52013-08-16 10:23:29 +0200521void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
522 unsigned short *txwi_size,
523 unsigned short *rxwi_size)
524{
525 switch (rt2x00dev->chip.rt) {
526 case RT3593:
527 *txwi_size = TXWI_DESC_SIZE_4WORDS;
528 *rxwi_size = RXWI_DESC_SIZE_5WORDS;
529 break;
530
531 case RT5592:
532 *txwi_size = TXWI_DESC_SIZE_5WORDS;
533 *rxwi_size = RXWI_DESC_SIZE_6WORDS;
534 break;
535
536 default:
537 *txwi_size = TXWI_DESC_SIZE_4WORDS;
538 *rxwi_size = RXWI_DESC_SIZE_4WORDS;
539 break;
540 }
541}
542EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
543
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200544static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
545{
546 u16 fw_crc;
547 u16 crc;
548
549 /*
550 * The last 2 bytes in the firmware array are the crc checksum itself,
551 * this means that we should never pass those 2 bytes to the crc
552 * algorithm.
553 */
554 fw_crc = (data[len - 2] << 8 | data[len - 1]);
555
556 /*
557 * Use the crc ccitt algorithm.
558 * This will return the same value as the legacy driver which
559 * used bit ordering reversion on the both the firmware bytes
560 * before input input as well as on the final output.
561 * Obviously using crc ccitt directly is much more efficient.
562 */
563 crc = crc_ccitt(~0, data, len - 2);
564
565 /*
566 * There is a small difference between the crc-itu-t + bitrev and
567 * the crc-ccitt crc calculation. In the latter method the 2 bytes
568 * will be swapped, use swab16 to convert the crc to the correct
569 * value.
570 */
571 crc = swab16(crc);
572
573 return fw_crc == crc;
574}
575
576int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
577 const u8 *data, const size_t len)
578{
579 size_t offset = 0;
580 size_t fw_len;
581 bool multiple;
582
583 /*
584 * PCI(e) & SOC devices require firmware with a length
585 * of 8kb. USB devices require firmware files with a length
586 * of 4kb. Certain USB chipsets however require different firmware,
587 * which Ralink only provides attached to the original firmware
588 * file. Thus for USB devices, firmware files have a length
Woody Hunga89534e2012-06-13 15:01:16 +0800589 * which is a multiple of 4kb. The firmware for rt3290 chip also
590 * have a length which is a multiple of 4kb.
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200591 */
Woody Hunga89534e2012-06-13 15:01:16 +0800592 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200593 fw_len = 4096;
Woody Hunga89534e2012-06-13 15:01:16 +0800594 else
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200595 fw_len = 8192;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200596
Woody Hunga89534e2012-06-13 15:01:16 +0800597 multiple = true;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200598 /*
599 * Validate the firmware length
600 */
601 if (len != fw_len && (!multiple || (len % fw_len) != 0))
602 return FW_BAD_LENGTH;
603
604 /*
605 * Check if the chipset requires one of the upper parts
606 * of the firmware.
607 */
608 if (rt2x00_is_usb(rt2x00dev) &&
609 !rt2x00_rt(rt2x00dev, RT2860) &&
610 !rt2x00_rt(rt2x00dev, RT2872) &&
611 !rt2x00_rt(rt2x00dev, RT3070) &&
612 ((len / fw_len) == 1))
613 return FW_BAD_VERSION;
614
615 /*
616 * 8kb firmware files must be checked as if it were
617 * 2 separate firmware files.
618 */
619 while (offset < len) {
620 if (!rt2800_check_firmware_crc(data + offset, fw_len))
621 return FW_BAD_CRC;
622
623 offset += fw_len;
624 }
625
626 return FW_OK;
627}
628EXPORT_SYMBOL_GPL(rt2800_check_firmware);
629
630int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
631 const u8 *data, const size_t len)
632{
633 unsigned int i;
634 u32 reg;
Woody Hung16ebd602012-07-31 21:53:33 +0800635 int retval;
636
637 if (rt2x00_rt(rt2x00dev, RT3290)) {
638 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
639 if (retval)
640 return -EBUSY;
641 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200642
643 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200644 * If driver doesn't wake up firmware here,
645 * rt2800_load_firmware will hang forever when interface is up again.
646 */
647 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
648
649 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200650 * Wait for stable hardware.
651 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200652 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200653 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200654
Gabor Juhosadde5882011-03-03 11:46:45 +0100655 if (rt2x00_is_pci(rt2x00dev)) {
Woody Hunga89534e2012-06-13 15:01:16 +0800656 if (rt2x00_rt(rt2x00dev, RT3290) ||
657 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800658 rt2x00_rt(rt2x00dev, RT5390) ||
659 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100660 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
661 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
662 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
663 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
664 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200665 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100666 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200667
Jakub Kicinskib7e1d222012-04-03 03:40:48 +0200668 rt2800_disable_wpdma(rt2x00dev);
669
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200670 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200671 * Write firmware to the device.
672 */
673 rt2800_drv_write_firmware(rt2x00dev, data, len);
674
675 /*
676 * Wait for device to stabilize.
677 */
678 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
679 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
680 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
681 break;
682 msleep(1);
683 }
684
685 if (i == REGISTER_BUSY_COUNT) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700686 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200687 return -EBUSY;
688 }
689
690 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100691 * Disable DMA, will be reenabled later when enabling
692 * the radio.
693 */
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200694 rt2800_disable_wpdma(rt2x00dev);
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100695
696 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200697 * Initialize firmware.
698 */
699 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
700 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100701 if (rt2x00_is_usb(rt2x00dev)) {
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100702 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100703 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
704 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200705 msleep(1);
706
707 return 0;
708}
709EXPORT_SYMBOL_GPL(rt2800_load_firmware);
710
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200711void rt2800_write_tx_data(struct queue_entry *entry,
712 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200713{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200714 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200715 u32 word;
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200716 int i;
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200717
718 /*
719 * Initialize TX Info descriptor
720 */
721 rt2x00_desc_read(txwi, 0, &word);
722 rt2x00_set_field32(&word, TXWI_W0_FRAG,
723 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200724 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
725 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200726 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
727 rt2x00_set_field32(&word, TXWI_W0_TS,
728 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
729 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
730 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100731 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
732 txdesc->u.ht.mpdu_density);
733 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
734 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200735 rt2x00_set_field32(&word, TXWI_W0_BW,
736 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
737 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
738 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100739 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200740 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
741 rt2x00_desc_write(txwi, 0, word);
742
743 rt2x00_desc_read(txwi, 1, &word);
744 rt2x00_set_field32(&word, TXWI_W1_ACK,
745 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
746 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
747 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100748 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200749 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
750 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200751 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200752 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
753 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100754 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200755 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200756 rt2x00_desc_write(txwi, 1, word);
757
758 /*
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200759 * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
760 * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200761 * When TXD_W3_WIV is set to 1 it will use the IV data
762 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
763 * crypto entry in the registers should be used to encrypt the frame.
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200764 *
765 * Nulify all remaining words as well, we don't know how to program them.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200766 */
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200767 for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
768 _rt2x00_desc_write(txwi, i, 0);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200769}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200770EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200771
Helmut Schaaff6133b2010-10-09 13:34:11 +0200772static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200773{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100774 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
775 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
776 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200777 u16 eeprom;
778 u8 offset0;
779 u8 offset1;
780 u8 offset2;
781
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200782 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200783 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200784 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
785 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200786 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200787 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
788 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200789 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200790 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
791 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200792 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200793 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
794 }
795
796 /*
797 * Convert the value from the descriptor into the RSSI value
798 * If the value in the descriptor is 0, it is considered invalid
799 * and the default (extremely low) rssi value is assumed
800 */
801 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
802 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
803 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
804
805 /*
806 * mac80211 only accepts a single RSSI value. Calculating the
807 * average doesn't deliver a fair answer either since -60:-60 would
808 * be considered equally good as -50:-70 while the second is the one
809 * which gives less energy...
810 */
811 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100812 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200813}
814
815void rt2800_process_rxwi(struct queue_entry *entry,
816 struct rxdone_entry_desc *rxdesc)
817{
818 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200819 u32 word;
820
821 rt2x00_desc_read(rxwi, 0, &word);
822
823 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
824 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
825
826 rt2x00_desc_read(rxwi, 1, &word);
827
828 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
829 rxdesc->flags |= RX_FLAG_SHORT_GI;
830
831 if (rt2x00_get_field32(word, RXWI_W1_BW))
832 rxdesc->flags |= RX_FLAG_40MHZ;
833
834 /*
835 * Detect RX rate, always use MCS as signal type.
836 */
837 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
838 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
839 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
840
841 /*
842 * Mask of 0x8 bit to remove the short preamble flag.
843 */
844 if (rxdesc->rate_mode == RATE_MODE_CCK)
845 rxdesc->signal &= ~0x8;
846
847 rt2x00_desc_read(rxwi, 2, &word);
848
Ivo van Doorn74861922010-07-11 12:23:50 +0200849 /*
850 * Convert descriptor AGC value to RSSI value.
851 */
852 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200853 /*
854 * Remove RXWI descriptor from start of the buffer.
855 */
856 skb_pull(entry->skb, entry->queue->winfo_size);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200857}
858EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
859
Helmut Schaa31937c42011-09-07 20:10:02 +0200860void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200861{
862 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200863 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200864 struct txdone_entry_desc txdesc;
865 u32 word;
866 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200867 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200868
869 /*
870 * Obtain the status about this packet.
871 */
872 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200873 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200874
Helmut Schaa14433332010-10-02 11:27:03 +0200875 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200876 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
877
Helmut Schaa14433332010-10-02 11:27:03 +0200878 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200879 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
880
881 /*
882 * If a frame was meant to be sent as a single non-aggregated MPDU
883 * but ended up in an aggregate the used tx rate doesn't correlate
884 * with the one specified in the TXWI as the whole aggregate is sent
885 * with the same rate.
886 *
887 * For example: two frames are sent to rt2x00, the first one sets
888 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
889 * and requests MCS15. If the hw aggregates both frames into one
890 * AMDPU the tx status for both frames will contain MCS7 although
891 * the frame was sent successfully.
892 *
893 * Hence, replace the requested rate with the real tx rate to not
894 * confuse the rate control algortihm by providing clearly wrong
895 * data.
896 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100897 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200898 skbdesc->tx_rate_idx = real_mcs;
899 mcs = real_mcs;
900 }
Helmut Schaa14433332010-10-02 11:27:03 +0200901
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200902 if (aggr == 1 || ampdu == 1)
903 __set_bit(TXDONE_AMPDU, &txdesc.flags);
904
Helmut Schaa14433332010-10-02 11:27:03 +0200905 /*
906 * Ralink has a retry mechanism using a global fallback
907 * table. We setup this fallback table to try the immediate
908 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
909 * always contains the MCS used for the last transmission, be
910 * it successful or not.
911 */
912 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
913 /*
914 * Transmission succeeded. The number of retries is
915 * mcs - real_mcs
916 */
917 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
918 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
919 } else {
920 /*
921 * Transmission failed. The number of retries is
922 * always 7 in this case (for a total number of 8
923 * frames sent).
924 */
925 __set_bit(TXDONE_FAILURE, &txdesc.flags);
926 txdesc.retry = rt2x00dev->long_retry;
927 }
928
929 /*
930 * the frame was retried at least once
931 * -> hw used fallback rates
932 */
933 if (txdesc.retry)
934 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
935
936 rt2x00lib_txdone(entry, &txdesc);
937}
938EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
939
Gabor Juhos21c6af62013-08-22 20:53:21 +0200940static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
941 unsigned int index)
942{
943 return HW_BEACON_BASE(index);
944}
945
Gabor Juhos634b8052013-08-22 20:53:22 +0200946static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
947 unsigned int index)
948{
949 return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
950}
951
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200952void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
953{
954 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
955 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
956 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100957 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600958 u32 orig_reg, reg;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200959 const int txwi_desc_size = entry->queue->winfo_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200960
961 /*
962 * Disable beaconing while we are reloading the beacon data,
963 * otherwise we might be sending out invalid data.
964 */
965 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600966 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200967 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
968 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
969
970 /*
971 * Add space for the TXWI in front of the skb.
972 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200973 memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200974
975 /*
976 * Register descriptor details in skb frame descriptor.
977 */
978 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
979 skbdesc->desc = entry->skb->data;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200980 skbdesc->desc_len = txwi_desc_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200981
982 /*
983 * Add the TXWI for the beacon to the skb.
984 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200985 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200986
987 /*
988 * Dump beacon to userspace through debugfs.
989 */
990 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
991
992 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100993 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200994 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100995 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600996 if (padding_len && skb_pad(entry->skb, padding_len)) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700997 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
Seth Forsheed76dfc62011-02-14 08:52:25 -0600998 /* skb freed by skb_pad() on failure */
999 entry->skb = NULL;
1000 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1001 return;
1002 }
1003
Gabor Juhos21c6af62013-08-22 20:53:21 +02001004 beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
1005
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001006 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
1007 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001008
1009 /*
1010 * Enable beaconing again.
1011 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001012 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1013 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1014
1015 /*
1016 * Clean up beacon skb.
1017 */
1018 dev_kfree_skb_any(entry->skb);
1019 entry->skb = NULL;
1020}
Ivo van Doorn50e888e2010-07-11 12:26:12 +02001021EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001022
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001023static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001024 unsigned int index)
Helmut Schaafdb87252010-06-29 21:48:06 +02001025{
1026 int i;
Gabor Juhos0879f872013-05-01 17:17:33 +02001027 const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001028 unsigned int beacon_base;
1029
Gabor Juhos21c6af62013-08-22 20:53:21 +02001030 beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
Helmut Schaafdb87252010-06-29 21:48:06 +02001031
1032 /*
1033 * For the Beacon base registers we only need to clear
1034 * the whole TXWI which (when set to 0) will invalidate
1035 * the entire beacon.
1036 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +02001037 for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
Helmut Schaafdb87252010-06-29 21:48:06 +02001038 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1039}
1040
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001041void rt2800_clear_beacon(struct queue_entry *entry)
1042{
1043 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1044 u32 reg;
1045
1046 /*
1047 * Disable beaconing while we are reloading the beacon data,
1048 * otherwise we might be sending out invalid data.
1049 */
1050 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1051 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1052 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1053
1054 /*
1055 * Clear beacon.
1056 */
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001057 rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001058
1059 /*
1060 * Enabled beaconing again.
1061 */
1062 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1063 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1064}
1065EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1066
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001067#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1068const struct rt2x00debug rt2800_rt2x00debug = {
1069 .owner = THIS_MODULE,
1070 .csr = {
1071 .read = rt2800_register_read,
1072 .write = rt2800_register_write,
1073 .flags = RT2X00DEBUGFS_OFFSET,
1074 .word_base = CSR_REG_BASE,
1075 .word_size = sizeof(u32),
1076 .word_count = CSR_REG_SIZE / sizeof(u32),
1077 },
1078 .eeprom = {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001079 /* NOTE: The local EEPROM access functions can't
1080 * be used here, use the generic versions instead.
1081 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001082 .read = rt2x00_eeprom_read,
1083 .write = rt2x00_eeprom_write,
1084 .word_base = EEPROM_BASE,
1085 .word_size = sizeof(u16),
1086 .word_count = EEPROM_SIZE / sizeof(u16),
1087 },
1088 .bbp = {
1089 .read = rt2800_bbp_read,
1090 .write = rt2800_bbp_write,
1091 .word_base = BBP_BASE,
1092 .word_size = sizeof(u8),
1093 .word_count = BBP_SIZE / sizeof(u8),
1094 },
1095 .rf = {
1096 .read = rt2x00_rf_read,
1097 .write = rt2800_rf_write,
1098 .word_base = RF_BASE,
1099 .word_size = sizeof(u32),
1100 .word_count = RF_SIZE / sizeof(u32),
1101 },
Anisse Astierf2bd7f12012-04-19 15:53:10 +02001102 .rfcsr = {
1103 .read = rt2800_rfcsr_read,
1104 .write = rt2800_rfcsr_write,
1105 .word_base = RFCSR_BASE,
1106 .word_size = sizeof(u8),
1107 .word_count = RFCSR_SIZE / sizeof(u8),
1108 },
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001109};
1110EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1111#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1112
1113int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1114{
1115 u32 reg;
1116
Woody Hunga89534e2012-06-13 15:01:16 +08001117 if (rt2x00_rt(rt2x00dev, RT3290)) {
1118 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1119 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1120 } else {
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001121 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1122 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
Woody Hunga89534e2012-06-13 15:01:16 +08001123 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001124}
1125EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1126
1127#ifdef CONFIG_RT2X00_LIB_LEDS
1128static void rt2800_brightness_set(struct led_classdev *led_cdev,
1129 enum led_brightness brightness)
1130{
1131 struct rt2x00_led *led =
1132 container_of(led_cdev, struct rt2x00_led, led_dev);
1133 unsigned int enabled = brightness != LED_OFF;
1134 unsigned int bg_mode =
1135 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
1136 unsigned int polarity =
1137 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1138 EEPROM_FREQ_LED_POLARITY);
1139 unsigned int ledmode =
1140 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1141 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +02001142 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001143
Layne Edwards44704e52011-04-18 15:26:00 +02001144 /* Check for SoC (SOC devices don't support MCU requests) */
1145 if (rt2x00_is_soc(led->rt2x00dev)) {
1146 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1147
1148 /* Set LED Polarity */
1149 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1150
1151 /* Set LED Mode */
1152 if (led->type == LED_TYPE_RADIO) {
1153 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1154 enabled ? 3 : 0);
1155 } else if (led->type == LED_TYPE_ASSOC) {
1156 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1157 enabled ? 3 : 0);
1158 } else if (led->type == LED_TYPE_QUALITY) {
1159 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1160 enabled ? 3 : 0);
1161 }
1162
1163 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1164
1165 } else {
1166 if (led->type == LED_TYPE_RADIO) {
1167 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1168 enabled ? 0x20 : 0);
1169 } else if (led->type == LED_TYPE_ASSOC) {
1170 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1171 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1172 } else if (led->type == LED_TYPE_QUALITY) {
1173 /*
1174 * The brightness is divided into 6 levels (0 - 5),
1175 * The specs tell us the following levels:
1176 * 0, 1 ,3, 7, 15, 31
1177 * to determine the level in a simple way we can simply
1178 * work with bitshifting:
1179 * (1 << level) - 1
1180 */
1181 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1182 (1 << brightness / (LED_FULL / 6)) - 1,
1183 polarity);
1184 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001185 }
1186}
1187
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +01001188static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001189 struct rt2x00_led *led, enum led_type type)
1190{
1191 led->rt2x00dev = rt2x00dev;
1192 led->type = type;
1193 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001194 led->flags = LED_INITIALIZED;
1195}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001196#endif /* CONFIG_RT2X00_LIB_LEDS */
1197
1198/*
1199 * Configuration handlers.
1200 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001201static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1202 const u8 *address,
1203 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001204{
1205 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001206 u32 offset;
1207
1208 offset = MAC_WCID_ENTRY(wcid);
1209
1210 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1211 if (address)
1212 memcpy(wcid_entry.mac, address, ETH_ALEN);
1213
1214 rt2800_register_multiwrite(rt2x00dev, offset,
1215 &wcid_entry, sizeof(wcid_entry));
1216}
1217
1218static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1219{
1220 u32 offset;
1221 offset = MAC_WCID_ATTR_ENTRY(wcid);
1222 rt2800_register_write(rt2x00dev, offset, 0);
1223}
1224
1225static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1226 int wcid, u32 bssidx)
1227{
1228 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1229 u32 reg;
1230
1231 /*
1232 * The BSS Idx numbers is split in a main value of 3 bits,
1233 * and a extended field for adding one additional bit to the value.
1234 */
1235 rt2800_register_read(rt2x00dev, offset, &reg);
1236 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1237 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1238 (bssidx & 0x8) >> 3);
1239 rt2800_register_write(rt2x00dev, offset, reg);
1240}
1241
1242static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1243 struct rt2x00lib_crypto *crypto,
1244 struct ieee80211_key_conf *key)
1245{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001246 struct mac_iveiv_entry iveiv_entry;
1247 u32 offset;
1248 u32 reg;
1249
1250 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1251
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001252 if (crypto->cmd == SET_KEY) {
1253 rt2800_register_read(rt2x00dev, offset, &reg);
1254 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1255 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1256 /*
1257 * Both the cipher as the BSS Idx numbers are split in a main
1258 * value of 3 bits, and a extended field for adding one additional
1259 * bit to the value.
1260 */
1261 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1262 (crypto->cipher & 0x7));
1263 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1264 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001265 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1266 rt2800_register_write(rt2x00dev, offset, reg);
1267 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001268 /* Delete the cipher without touching the bssidx */
1269 rt2800_register_read(rt2x00dev, offset, &reg);
1270 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1271 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1272 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1273 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1274 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001275 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001276
1277 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1278
1279 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1280 if ((crypto->cipher == CIPHER_TKIP) ||
1281 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1282 (crypto->cipher == CIPHER_AES))
1283 iveiv_entry.iv[3] |= 0x20;
1284 iveiv_entry.iv[3] |= key->keyidx << 6;
1285 rt2800_register_multiwrite(rt2x00dev, offset,
1286 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001287}
1288
1289int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1290 struct rt2x00lib_crypto *crypto,
1291 struct ieee80211_key_conf *key)
1292{
1293 struct hw_key_entry key_entry;
1294 struct rt2x00_field32 field;
1295 u32 offset;
1296 u32 reg;
1297
1298 if (crypto->cmd == SET_KEY) {
1299 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1300
1301 memcpy(key_entry.key, crypto->key,
1302 sizeof(key_entry.key));
1303 memcpy(key_entry.tx_mic, crypto->tx_mic,
1304 sizeof(key_entry.tx_mic));
1305 memcpy(key_entry.rx_mic, crypto->rx_mic,
1306 sizeof(key_entry.rx_mic));
1307
1308 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1309 rt2800_register_multiwrite(rt2x00dev, offset,
1310 &key_entry, sizeof(key_entry));
1311 }
1312
1313 /*
1314 * The cipher types are stored over multiple registers
1315 * starting with SHARED_KEY_MODE_BASE each word will have
1316 * 32 bits and contains the cipher types for 2 bssidx each.
1317 * Using the correct defines correctly will cause overhead,
1318 * so just calculate the correct offset.
1319 */
1320 field.bit_offset = 4 * (key->hw_key_idx % 8);
1321 field.bit_mask = 0x7 << field.bit_offset;
1322
1323 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1324
1325 rt2800_register_read(rt2x00dev, offset, &reg);
1326 rt2x00_set_field32(&reg, field,
1327 (crypto->cmd == SET_KEY) * crypto->cipher);
1328 rt2800_register_write(rt2x00dev, offset, reg);
1329
1330 /*
1331 * Update WCID information
1332 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001333 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1334 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1335 crypto->bssidx);
1336 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001337
1338 return 0;
1339}
1340EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1341
Helmut Schaaa2b13282011-09-08 14:38:01 +02001342static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001343{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001344 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001345 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001346 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001347
1348 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001349 * Search for the first free WCID entry and return the corresponding
1350 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001351 *
1352 * Make sure the WCID starts _after_ the last possible shared key
1353 * entry (>32).
1354 *
1355 * Since parts of the pairwise key table might be shared with
1356 * the beacon frame buffers 6 & 7 we should only write into the
1357 * first 222 entries.
1358 */
1359 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001360 offset = MAC_WCID_ENTRY(idx);
1361 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1362 sizeof(wcid_entry));
1363 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001364 return idx;
1365 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001366
1367 /*
1368 * Use -1 to indicate that we don't have any more space in the WCID
1369 * table.
1370 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001371 return -1;
1372}
1373
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001374int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1375 struct rt2x00lib_crypto *crypto,
1376 struct ieee80211_key_conf *key)
1377{
1378 struct hw_key_entry key_entry;
1379 u32 offset;
1380
1381 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001382 /*
1383 * Allow key configuration only for STAs that are
1384 * known by the hw.
1385 */
1386 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001387 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001388 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001389
1390 memcpy(key_entry.key, crypto->key,
1391 sizeof(key_entry.key));
1392 memcpy(key_entry.tx_mic, crypto->tx_mic,
1393 sizeof(key_entry.tx_mic));
1394 memcpy(key_entry.rx_mic, crypto->rx_mic,
1395 sizeof(key_entry.rx_mic));
1396
1397 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1398 rt2800_register_multiwrite(rt2x00dev, offset,
1399 &key_entry, sizeof(key_entry));
1400 }
1401
1402 /*
1403 * Update WCID information
1404 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001405 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001406
1407 return 0;
1408}
1409EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1410
Helmut Schaaa2b13282011-09-08 14:38:01 +02001411int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1412 struct ieee80211_sta *sta)
1413{
1414 int wcid;
1415 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1416
1417 /*
1418 * Find next free WCID.
1419 */
1420 wcid = rt2800_find_wcid(rt2x00dev);
1421
1422 /*
1423 * Store selected wcid even if it is invalid so that we can
1424 * later decide if the STA is uploaded into the hw.
1425 */
1426 sta_priv->wcid = wcid;
1427
1428 /*
1429 * No space left in the device, however, we can still communicate
1430 * with the STA -> No error.
1431 */
1432 if (wcid < 0)
1433 return 0;
1434
1435 /*
1436 * Clean up WCID attributes and write STA address to the device.
1437 */
1438 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1439 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1440 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1441 rt2x00lib_get_bssidx(rt2x00dev, vif));
1442 return 0;
1443}
1444EXPORT_SYMBOL_GPL(rt2800_sta_add);
1445
1446int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1447{
1448 /*
1449 * Remove WCID entry, no need to clean the attributes as they will
1450 * get renewed when the WCID is reused.
1451 */
1452 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1453
1454 return 0;
1455}
1456EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1457
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001458void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1459 const unsigned int filter_flags)
1460{
1461 u32 reg;
1462
1463 /*
1464 * Start configuration steps.
1465 * Note that the version error will always be dropped
1466 * and broadcast frames will always be accepted since
1467 * there is no filter for it at this time.
1468 */
1469 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1470 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1471 !(filter_flags & FIF_FCSFAIL));
1472 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1473 !(filter_flags & FIF_PLCPFAIL));
1474 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1475 !(filter_flags & FIF_PROMISC_IN_BSS));
1476 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1477 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1478 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1479 !(filter_flags & FIF_ALLMULTI));
1480 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1481 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1482 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1483 !(filter_flags & FIF_CONTROL));
1484 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1485 !(filter_flags & FIF_CONTROL));
1486 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1487 !(filter_flags & FIF_CONTROL));
1488 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1489 !(filter_flags & FIF_CONTROL));
1490 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1491 !(filter_flags & FIF_CONTROL));
1492 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1493 !(filter_flags & FIF_PSPOLL));
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01001494 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
Helmut Schaa48839932011-11-24 09:13:26 +01001495 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1496 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001497 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1498 !(filter_flags & FIF_CONTROL));
1499 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1500}
1501EXPORT_SYMBOL_GPL(rt2800_config_filter);
1502
1503void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1504 struct rt2x00intf_conf *conf, const unsigned int flags)
1505{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001506 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001507 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001508
1509 if (flags & CONFIG_UPDATE_TYPE) {
1510 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001511 * Enable synchronisation.
1512 */
1513 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001514 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001515 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001516
1517 if (conf->sync == TSF_SYNC_AP_NONE) {
1518 /*
1519 * Tune beacon queue transmit parameters for AP mode
1520 */
1521 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1522 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1523 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1524 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1525 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1526 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1527 } else {
1528 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1529 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1530 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1531 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1532 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1533 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1534 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001535 }
1536
1537 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001538 if (flags & CONFIG_UPDATE_TYPE &&
1539 conf->sync == TSF_SYNC_AP_NONE) {
1540 /*
1541 * The BSSID register has to be set to our own mac
1542 * address in AP mode.
1543 */
1544 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1545 update_bssid = true;
1546 }
1547
Ivo van Doornc600c8262010-08-30 21:14:15 +02001548 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1549 reg = le32_to_cpu(conf->mac[1]);
1550 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1551 conf->mac[1] = cpu_to_le32(reg);
1552 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001553
1554 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1555 conf->mac, sizeof(conf->mac));
1556 }
1557
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001558 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c8262010-08-30 21:14:15 +02001559 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1560 reg = le32_to_cpu(conf->bssid[1]);
1561 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1562 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1563 conf->bssid[1] = cpu_to_le32(reg);
1564 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001565
1566 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1567 conf->bssid, sizeof(conf->bssid));
1568 }
1569}
1570EXPORT_SYMBOL_GPL(rt2800_config_intf);
1571
Helmut Schaa87c19152010-10-02 11:28:34 +02001572static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1573 struct rt2x00lib_erp *erp)
1574{
1575 bool any_sta_nongf = !!(erp->ht_opmode &
1576 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1577 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1578 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1579 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1580 u32 reg;
1581
1582 /* default protection rate for HT20: OFDM 24M */
1583 mm20_rate = gf20_rate = 0x4004;
1584
1585 /* default protection rate for HT40: duplicate OFDM 24M */
1586 mm40_rate = gf40_rate = 0x4084;
1587
1588 switch (protection) {
1589 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1590 /*
1591 * All STAs in this BSS are HT20/40 but there might be
1592 * STAs not supporting greenfield mode.
1593 * => Disable protection for HT transmissions.
1594 */
1595 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1596
1597 break;
1598 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1599 /*
1600 * All STAs in this BSS are HT20 or HT20/40 but there
1601 * might be STAs not supporting greenfield mode.
1602 * => Protect all HT40 transmissions.
1603 */
1604 mm20_mode = gf20_mode = 0;
1605 mm40_mode = gf40_mode = 2;
1606
1607 break;
1608 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1609 /*
1610 * Nonmember protection:
1611 * According to 802.11n we _should_ protect all
1612 * HT transmissions (but we don't have to).
1613 *
1614 * But if cts_protection is enabled we _shall_ protect
1615 * all HT transmissions using a CCK rate.
1616 *
1617 * And if any station is non GF we _shall_ protect
1618 * GF transmissions.
1619 *
1620 * We decide to protect everything
1621 * -> fall through to mixed mode.
1622 */
1623 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1624 /*
1625 * Legacy STAs are present
1626 * => Protect all HT transmissions.
1627 */
1628 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1629
1630 /*
1631 * If erp protection is needed we have to protect HT
1632 * transmissions with CCK 11M long preamble.
1633 */
1634 if (erp->cts_protection) {
1635 /* don't duplicate RTS/CTS in CCK mode */
1636 mm20_rate = mm40_rate = 0x0003;
1637 gf20_rate = gf40_rate = 0x0003;
1638 }
1639 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001640 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001641
1642 /* check for STAs not supporting greenfield mode */
1643 if (any_sta_nongf)
1644 gf20_mode = gf40_mode = 2;
1645
1646 /* Update HT protection config */
1647 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1648 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1649 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1650 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1651
1652 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1653 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1654 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1655 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1656
1657 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1658 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1659 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1660 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1661
1662 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1663 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1664 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1665 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1666}
1667
Helmut Schaa02044642010-09-08 20:56:32 +02001668void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1669 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001670{
1671 u32 reg;
1672
Helmut Schaa02044642010-09-08 20:56:32 +02001673 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1674 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1675 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1676 !!erp->short_preamble);
1677 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1678 !!erp->short_preamble);
1679 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1680 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001681
Helmut Schaa02044642010-09-08 20:56:32 +02001682 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1683 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1684 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1685 erp->cts_protection ? 2 : 0);
1686 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1687 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001688
Helmut Schaa02044642010-09-08 20:56:32 +02001689 if (changed & BSS_CHANGED_BASIC_RATES) {
1690 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1691 erp->basic_rates);
1692 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1693 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001694
Helmut Schaa02044642010-09-08 20:56:32 +02001695 if (changed & BSS_CHANGED_ERP_SLOT) {
1696 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1697 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1698 erp->slot_time);
1699 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001700
Helmut Schaa02044642010-09-08 20:56:32 +02001701 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1702 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1703 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1704 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001705
Helmut Schaa02044642010-09-08 20:56:32 +02001706 if (changed & BSS_CHANGED_BEACON_INT) {
1707 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1708 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1709 erp->beacon_int * 16);
1710 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1711 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001712
1713 if (changed & BSS_CHANGED_HT)
1714 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001715}
1716EXPORT_SYMBOL_GPL(rt2800_config_erp);
1717
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001718static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1719{
1720 u32 reg;
1721 u16 eeprom;
1722 u8 led_ctrl, led_g_mode, led_r_mode;
1723
1724 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1725 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1726 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1727 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1728 } else {
1729 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1730 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1731 }
1732 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1733
1734 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1735 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1736 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1737 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1738 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001739 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001740 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1741 if (led_ctrl == 0 || led_ctrl > 0x40) {
1742 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1743 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1744 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1745 } else {
1746 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1747 (led_g_mode << 2) | led_r_mode, 1);
1748 }
1749 }
1750}
1751
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001752static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1753 enum antenna ant)
1754{
1755 u32 reg;
1756 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1757 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1758
1759 if (rt2x00_is_pci(rt2x00dev)) {
1760 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1761 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1762 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1763 } else if (rt2x00_is_usb(rt2x00dev))
1764 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1765 eesk_pin, 0);
1766
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001767 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1768 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1769 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1770 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001771}
1772
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001773void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1774{
1775 u8 r1;
1776 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001777 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001778
1779 rt2800_bbp_read(rt2x00dev, 1, &r1);
1780 rt2800_bbp_read(rt2x00dev, 3, &r3);
1781
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001782 if (rt2x00_rt(rt2x00dev, RT3572) &&
1783 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1784 rt2800_config_3572bt_ant(rt2x00dev);
1785
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001786 /*
1787 * Configure the TX antenna.
1788 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001789 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001790 case 1:
1791 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001792 break;
1793 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001794 if (rt2x00_rt(rt2x00dev, RT3572) &&
1795 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1796 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1797 else
1798 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001799 break;
1800 case 3:
Gabor Juhos4788ac12013-07-08 16:08:21 +02001801 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001802 break;
1803 }
1804
1805 /*
1806 * Configure the RX antenna.
1807 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001808 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001809 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001810 if (rt2x00_rt(rt2x00dev, RT3070) ||
1811 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03001812 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001813 rt2x00_rt(rt2x00dev, RT3390)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001814 rt2800_eeprom_read(rt2x00dev,
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001815 EEPROM_NIC_CONF1, &eeprom);
1816 if (rt2x00_get_field16(eeprom,
1817 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1818 rt2800_set_ant_diversity(rt2x00dev,
1819 rt2x00dev->default_ant.rx);
1820 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001821 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1822 break;
1823 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001824 if (rt2x00_rt(rt2x00dev, RT3572) &&
1825 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1826 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1827 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1828 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1829 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1830 } else {
1831 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1832 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001833 break;
1834 case 3:
1835 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1836 break;
1837 }
1838
1839 rt2800_bbp_write(rt2x00dev, 3, r3);
1840 rt2800_bbp_write(rt2x00dev, 1, r1);
Gabor Juhos5cddb3c2013-07-08 16:08:22 +02001841
1842 if (rt2x00_rt(rt2x00dev, RT3593)) {
1843 if (ant->rx_chain_num == 1)
1844 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1845 else
1846 rt2800_bbp_write(rt2x00dev, 86, 0x46);
1847 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001848}
1849EXPORT_SYMBOL_GPL(rt2800_config_ant);
1850
1851static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1852 struct rt2x00lib_conf *libconf)
1853{
1854 u16 eeprom;
1855 short lna_gain;
1856
1857 if (libconf->rf.channel <= 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001858 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001859 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1860 } else if (libconf->rf.channel <= 64) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001861 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001862 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1863 } else if (libconf->rf.channel <= 128) {
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02001864 if (rt2x00_rt(rt2x00dev, RT3593)) {
1865 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1866 lna_gain = rt2x00_get_field16(eeprom,
1867 EEPROM_EXT_LNA2_A1);
1868 } else {
1869 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1870 lna_gain = rt2x00_get_field16(eeprom,
1871 EEPROM_RSSI_BG2_LNA_A1);
1872 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001873 } else {
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02001874 if (rt2x00_rt(rt2x00dev, RT3593)) {
1875 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1876 lna_gain = rt2x00_get_field16(eeprom,
1877 EEPROM_EXT_LNA2_A2);
1878 } else {
1879 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1880 lna_gain = rt2x00_get_field16(eeprom,
1881 EEPROM_RSSI_A2_LNA_A2);
1882 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001883 }
1884
1885 rt2x00dev->lna_gain = lna_gain;
1886}
1887
Gabor Juhos3f1b8732013-08-17 14:09:32 +02001888#define FREQ_OFFSET_BOUND 0x5f
1889
1890static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
1891{
1892 u8 freq_offset, prev_freq_offset;
1893 u8 rfcsr, prev_rfcsr;
1894
1895 freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
1896 freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
1897
1898 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1899 prev_rfcsr = rfcsr;
1900
1901 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
1902 if (rfcsr == prev_rfcsr)
1903 return;
1904
1905 if (rt2x00_is_usb(rt2x00dev)) {
1906 rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
1907 freq_offset, prev_rfcsr);
1908 return;
1909 }
1910
1911 prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
1912 while (prev_freq_offset != freq_offset) {
1913 if (prev_freq_offset < freq_offset)
1914 prev_freq_offset++;
1915 else
1916 prev_freq_offset--;
1917
1918 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
1919 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
1920
1921 usleep_range(1000, 1500);
1922 }
1923}
1924
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001925static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1926 struct ieee80211_conf *conf,
1927 struct rf_channel *rf,
1928 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001929{
1930 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1931
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001932 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001933 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1934
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001935 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001936 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1937 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001938 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001939 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1940
1941 if (rf->channel > 14) {
1942 /*
1943 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001944 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001945 * However this means that values between 0 and 7 have
1946 * double meaning, and we should set a 7DBm boost flag.
1947 */
1948 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001949 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001950
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001951 if (info->default_power1 < 0)
1952 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001953
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001954 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001955
1956 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001957 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001958
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001959 if (info->default_power2 < 0)
1960 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001961
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001962 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001963 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001964 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1965 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001966 }
1967
1968 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1969
1970 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1971 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1972 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1973 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1974
1975 udelay(200);
1976
1977 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1978 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1979 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1980 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1981
1982 udelay(200);
1983
1984 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1985 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1986 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1987 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1988}
1989
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001990static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1991 struct ieee80211_conf *conf,
1992 struct rf_channel *rf,
1993 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001994{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001995 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001996 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001997
1998 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001999
2000 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2001 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
2002 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002003
2004 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02002005 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002006 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2007
2008 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002009 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002010 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2011
Helmut Schaa5a673962010-04-23 15:54:43 +02002012 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002013 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02002014 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2015
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01002016 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2017 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02002018 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2019 rt2x00dev->default_ant.rx_chain_num <= 1);
2020 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
2021 rt2x00dev->default_ant.rx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01002022 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02002023 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2024 rt2x00dev->default_ant.tx_chain_num <= 1);
2025 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
2026 rt2x00dev->default_ant.tx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01002027 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2028
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01002029 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2030 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2031 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2032 msleep(1);
2033 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2034 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2035
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002036 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2037 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2038 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2039
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01002040 if (rt2x00_rt(rt2x00dev, RT3390)) {
2041 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
2042 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
2043 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002044 if (conf_is_ht40(conf)) {
2045 calib_tx = drv_data->calibration_bw40;
2046 calib_rx = drv_data->calibration_bw40;
2047 } else {
2048 calib_tx = drv_data->calibration_bw20;
2049 calib_rx = drv_data->calibration_bw20;
2050 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01002051 }
2052
2053 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
2054 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
2055 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
2056
2057 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2058 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
2059 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002060
Gertjan van Wingerde71976902010-03-24 21:42:36 +01002061 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002062 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01002063 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01002064
2065 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2066 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2067 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2068 msleep(1);
2069 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2070 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002071}
2072
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002073static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
2074 struct ieee80211_conf *conf,
2075 struct rf_channel *rf,
2076 struct channel_info *info)
2077{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002078 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002079 u8 rfcsr;
2080 u32 reg;
2081
2082 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01002083 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2084 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002085 } else {
2086 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2087 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2088 }
2089
2090 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2091 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2092
2093 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2094 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2095 if (rf->channel <= 14)
2096 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2097 else
2098 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2099 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2100
2101 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2102 if (rf->channel <= 14)
2103 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2104 else
2105 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2106 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2107
2108 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2109 if (rf->channel <= 14) {
2110 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2111 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002112 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002113 } else {
2114 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2115 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2116 (info->default_power1 & 0x3) |
2117 ((info->default_power1 & 0xC) << 1));
2118 }
2119 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2120
2121 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2122 if (rf->channel <= 14) {
2123 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2124 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002125 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002126 } else {
2127 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2128 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2129 (info->default_power2 & 0x3) |
2130 ((info->default_power2 & 0xC) << 1));
2131 }
2132 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2133
2134 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002135 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2136 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2137 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2138 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01002139 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2140 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002141 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
2142 if (rf->channel <= 14) {
2143 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2144 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2145 }
2146 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2147 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2148 } else {
2149 switch (rt2x00dev->default_ant.tx_chain_num) {
2150 case 1:
2151 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2152 case 2:
2153 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2154 break;
2155 }
2156
2157 switch (rt2x00dev->default_ant.rx_chain_num) {
2158 case 1:
2159 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2160 case 2:
2161 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2162 break;
2163 }
2164 }
2165 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2166
2167 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2168 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2169 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2170
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002171 if (conf_is_ht40(conf)) {
2172 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2173 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2174 } else {
2175 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2176 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2177 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002178
2179 if (rf->channel <= 14) {
2180 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2181 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2182 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2183 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2184 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002185 rfcsr = 0x4c;
2186 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2187 drv_data->txmixer_gain_24g);
2188 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002189 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2190 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2191 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2192 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2193 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2194 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2195 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2196 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01002197 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2198 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2199 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2200 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2201 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2202 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002203 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2204 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2205 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2206 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002207 rfcsr = 0x7a;
2208 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2209 drv_data->txmixer_gain_5g);
2210 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002211 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2212 if (rf->channel <= 64) {
2213 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2214 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2215 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2216 } else if (rf->channel <= 128) {
2217 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2218 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2219 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2220 } else {
2221 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2222 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2223 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2224 }
2225 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2226 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2227 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2228 }
2229
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002230 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2231 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002232 if (rf->channel <= 14)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002233 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002234 else
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002235 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2236 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002237
2238 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2239 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2240 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2241}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002242
Gabor Juhosf42b0462013-07-08 16:08:30 +02002243static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
2244 struct ieee80211_conf *conf,
2245 struct rf_channel *rf,
2246 struct channel_info *info)
2247{
2248 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2249 u8 txrx_agc_fc;
2250 u8 txrx_h20m;
2251 u8 rfcsr;
2252 u8 bbp;
2253 const bool txbf_enabled = false; /* TODO */
2254
2255 /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
2256 rt2800_bbp_read(rt2x00dev, 109, &bbp);
2257 rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
2258 rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
2259 rt2800_bbp_write(rt2x00dev, 109, bbp);
2260
2261 rt2800_bbp_read(rt2x00dev, 110, &bbp);
2262 rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
2263 rt2800_bbp_write(rt2x00dev, 110, bbp);
2264
2265 if (rf->channel <= 14) {
2266 /* Restore BBP 25 & 26 for 2.4 GHz */
2267 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2268 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2269 } else {
2270 /* Hard code BBP 25 & 26 for 5GHz */
2271
2272 /* Enable IQ Phase correction */
2273 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2274 /* Setup IQ Phase correction value */
2275 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2276 }
2277
2278 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2279 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
2280
2281 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2282 rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
2283 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2284
2285 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2286 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
2287 if (rf->channel <= 14)
2288 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
2289 else
2290 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
2291 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2292
2293 rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
2294 if (rf->channel <= 14) {
2295 rfcsr = 0;
2296 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2297 info->default_power1 & 0x1f);
2298 } else {
2299 if (rt2x00_is_usb(rt2x00dev))
2300 rfcsr = 0x40;
2301
2302 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2303 ((info->default_power1 & 0x18) << 1) |
2304 (info->default_power1 & 7));
2305 }
2306 rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
2307
2308 rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
2309 if (rf->channel <= 14) {
2310 rfcsr = 0;
2311 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2312 info->default_power2 & 0x1f);
2313 } else {
2314 if (rt2x00_is_usb(rt2x00dev))
2315 rfcsr = 0x40;
2316
2317 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2318 ((info->default_power2 & 0x18) << 1) |
2319 (info->default_power2 & 7));
2320 }
2321 rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
2322
2323 rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
2324 if (rf->channel <= 14) {
2325 rfcsr = 0;
2326 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2327 info->default_power3 & 0x1f);
2328 } else {
2329 if (rt2x00_is_usb(rt2x00dev))
2330 rfcsr = 0x40;
2331
2332 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2333 ((info->default_power3 & 0x18) << 1) |
2334 (info->default_power3 & 7));
2335 }
2336 rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
2337
2338 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2339 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2340 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2341 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2342 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2343 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2344 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2345 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2346 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2347
2348 switch (rt2x00dev->default_ant.tx_chain_num) {
2349 case 3:
2350 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2351 /* fallthrough */
2352 case 2:
2353 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2354 /* fallthrough */
2355 case 1:
2356 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2357 break;
2358 }
2359
2360 switch (rt2x00dev->default_ant.rx_chain_num) {
2361 case 3:
2362 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2363 /* fallthrough */
2364 case 2:
2365 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2366 /* fallthrough */
2367 case 1:
2368 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2369 break;
2370 }
2371 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2372
Gabor Juhose979a8a2013-08-17 14:09:33 +02002373 rt2800_adjust_freq_offset(rt2x00dev);
Gabor Juhosf42b0462013-07-08 16:08:30 +02002374
2375 if (conf_is_ht40(conf)) {
2376 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
2377 RFCSR24_TX_AGC_FC);
2378 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
2379 RFCSR24_TX_H20M);
2380 } else {
2381 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
2382 RFCSR24_TX_AGC_FC);
2383 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
2384 RFCSR24_TX_H20M);
2385 }
2386
2387 /* NOTE: the reference driver does not writes the new value
2388 * back to RFCSR 32
2389 */
2390 rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
2391 rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
2392
2393 if (rf->channel <= 14)
2394 rfcsr = 0xa0;
2395 else
2396 rfcsr = 0x80;
2397 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2398
2399 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2400 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
2401 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
2402 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2403
2404 /* Band selection */
2405 rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
2406 if (rf->channel <= 14)
2407 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
2408 else
2409 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
2410 rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
2411
2412 rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
2413 if (rf->channel <= 14)
2414 rfcsr = 0x3c;
2415 else
2416 rfcsr = 0x20;
2417 rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
2418
2419 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2420 if (rf->channel <= 14)
2421 rfcsr = 0x1a;
2422 else
2423 rfcsr = 0x12;
2424 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2425
2426 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2427 if (rf->channel >= 1 && rf->channel <= 14)
2428 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2429 else if (rf->channel >= 36 && rf->channel <= 64)
2430 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2431 else if (rf->channel >= 100 && rf->channel <= 128)
2432 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2433 else
2434 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2435 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2436
2437 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2438 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
2439 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2440
2441 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
2442
2443 if (rf->channel <= 14) {
2444 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
2445 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2446 } else {
2447 rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
2448 rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
2449 }
2450
2451 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2452 rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
2453 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2454
2455 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2456 if (rf->channel <= 14) {
2457 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
2458 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
2459 } else {
2460 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
2461 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
2462 }
2463 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2464
2465 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2466 if (rf->channel <= 14)
2467 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
2468 else
2469 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
2470
2471 if (txbf_enabled)
2472 rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
2473
2474 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2475
2476 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2477 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
2478 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2479
2480 rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
2481 if (rf->channel <= 14)
2482 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
2483 else
2484 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
2485 rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
2486
2487 if (rf->channel <= 14) {
2488 rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
2489 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
2490 } else {
2491 rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
2492 rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
2493 }
2494
2495 /* Initiate VCO calibration */
2496 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2497 if (rf->channel <= 14) {
2498 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2499 } else {
2500 rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
2501 rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
2502 rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
2503 rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
2504 rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
2505 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2506 }
2507 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2508
2509 if (rf->channel >= 1 && rf->channel <= 14) {
2510 rfcsr = 0x23;
2511 if (txbf_enabled)
2512 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2513 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2514
2515 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
2516 } else if (rf->channel >= 36 && rf->channel <= 64) {
2517 rfcsr = 0x36;
2518 if (txbf_enabled)
2519 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2520 rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
2521
2522 rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
2523 } else if (rf->channel >= 100 && rf->channel <= 128) {
2524 rfcsr = 0x32;
2525 if (txbf_enabled)
2526 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2527 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2528
2529 rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
2530 } else {
2531 rfcsr = 0x30;
2532 if (txbf_enabled)
2533 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2534 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2535
2536 rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
2537 }
2538}
2539
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002540#define POWER_BOUND 0x27
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002541#define POWER_BOUND_5G 0x2b
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002542
Woody Hunga89534e2012-06-13 15:01:16 +08002543static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2544 struct ieee80211_conf *conf,
2545 struct rf_channel *rf,
2546 struct channel_info *info)
2547{
2548 u8 rfcsr;
2549
2550 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2551 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2552 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2553 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2554 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2555
2556 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002557 if (info->default_power1 > POWER_BOUND)
2558 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Woody Hunga89534e2012-06-13 15:01:16 +08002559 else
2560 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2561 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2562
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002563 rt2800_adjust_freq_offset(rt2x00dev);
Woody Hunga89534e2012-06-13 15:01:16 +08002564
2565 if (rf->channel <= 14) {
2566 if (rf->channel == 6)
2567 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2568 else
2569 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2570
2571 if (rf->channel >= 1 && rf->channel <= 6)
2572 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2573 else if (rf->channel >= 7 && rf->channel <= 11)
2574 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2575 else if (rf->channel >= 12 && rf->channel <= 14)
2576 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2577 }
2578}
2579
Daniel Golle03839952012-09-09 14:24:39 +03002580static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2581 struct ieee80211_conf *conf,
2582 struct rf_channel *rf,
2583 struct channel_info *info)
2584{
2585 u8 rfcsr;
2586
2587 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2588 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2589
2590 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2591 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2592 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2593
2594 if (info->default_power1 > POWER_BOUND)
2595 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2596 else
2597 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2598
2599 if (info->default_power2 > POWER_BOUND)
2600 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2601 else
2602 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2603
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002604 rt2800_adjust_freq_offset(rt2x00dev);
Daniel Golle03839952012-09-09 14:24:39 +03002605
2606 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2607 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2608 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2609
2610 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2611 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2612 else
2613 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2614
2615 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2616 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2617 else
2618 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2619
2620 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2621 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2622
2623 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2624
2625 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2626}
2627
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002628static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01002629 struct ieee80211_conf *conf,
2630 struct rf_channel *rf,
2631 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002632{
Gabor Juhosadde5882011-03-03 11:46:45 +01002633 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002634
Gabor Juhosadde5882011-03-03 11:46:45 +01002635 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2636 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2637 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2638 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2639 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002640
Gabor Juhosadde5882011-03-03 11:46:45 +01002641 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002642 if (info->default_power1 > POWER_BOUND)
2643 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Gabor Juhosadde5882011-03-03 11:46:45 +01002644 else
2645 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2646 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002647
Zero.Lincff3d1f2012-05-29 16:11:09 +08002648 if (rt2x00_rt(rt2x00dev, RT5392)) {
2649 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002650 if (info->default_power1 > POWER_BOUND)
2651 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002652 else
2653 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2654 info->default_power2);
2655 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2656 }
2657
Gabor Juhosadde5882011-03-03 11:46:45 +01002658 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002659 if (rt2x00_rt(rt2x00dev, RT5392)) {
2660 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2661 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2662 }
Gabor Juhosadde5882011-03-03 11:46:45 +01002663 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2664 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2665 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2666 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2667 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002668
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002669 rt2800_adjust_freq_offset(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002670
Gabor Juhosadde5882011-03-03 11:46:45 +01002671 if (rf->channel <= 14) {
2672 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002673
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02002674 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002675 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2676 /* r55/r59 value array of channel 1~14 */
2677 static const char r55_bt_rev[] = {0x83, 0x83,
2678 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2679 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2680 static const char r59_bt_rev[] = {0x0e, 0x0e,
2681 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2682 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002683
Gabor Juhosadde5882011-03-03 11:46:45 +01002684 rt2800_rfcsr_write(rt2x00dev, 55,
2685 r55_bt_rev[idx]);
2686 rt2800_rfcsr_write(rt2x00dev, 59,
2687 r59_bt_rev[idx]);
2688 } else {
2689 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2690 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2691 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002692
Gabor Juhosadde5882011-03-03 11:46:45 +01002693 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2694 }
2695 } else {
2696 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2697 static const char r55_nonbt_rev[] = {0x23, 0x23,
2698 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2699 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2700 static const char r59_nonbt_rev[] = {0x07, 0x07,
2701 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2702 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002703
Gabor Juhosadde5882011-03-03 11:46:45 +01002704 rt2800_rfcsr_write(rt2x00dev, 55,
2705 r55_nonbt_rev[idx]);
2706 rt2800_rfcsr_write(rt2x00dev, 59,
2707 r59_nonbt_rev[idx]);
John Li2ed71882012-02-17 17:33:06 +08002708 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01002709 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002710 static const char r59_non_bt[] = {0x8f, 0x8f,
2711 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2712 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002713
Gabor Juhosadde5882011-03-03 11:46:45 +01002714 rt2800_rfcsr_write(rt2x00dev, 59,
2715 r59_non_bt[idx]);
2716 }
2717 }
2718 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002719}
2720
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002721static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2722 struct ieee80211_conf *conf,
2723 struct rf_channel *rf,
2724 struct channel_info *info)
2725{
2726 u8 rfcsr, ep_reg;
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002727 u32 reg;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002728 int power_bound;
2729
2730 /* TODO */
2731 const bool is_11b = false;
2732 const bool is_type_ep = false;
2733
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002734 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2735 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2736 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2737 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002738
2739 /* Order of values on rf_channel entry: N, K, mod, R */
2740 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2741
2742 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2743 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2744 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2745 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2746 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2747
2748 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2749 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2750 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2751 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2752
2753 if (rf->channel <= 14) {
2754 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2755 /* FIXME: RF11 owerwrite ? */
2756 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2757 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2758 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2759 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2760 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2761 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2762 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2763 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2764 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2765 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2766 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2767 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2768 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2769 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2770 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2771 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2772 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2773 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2774 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2775 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2776 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2777 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2778 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2779 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2780 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2781 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2782 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2783 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2784
2785 /* TODO RF27 <- tssi */
2786
2787 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2788 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2789 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2790
2791 if (is_11b) {
2792 /* CCK */
2793 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2794 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2795 if (is_type_ep)
2796 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2797 else
2798 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2799 } else {
2800 /* OFDM */
2801 if (is_type_ep)
2802 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2803 else
2804 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2805 }
2806
2807 power_bound = POWER_BOUND;
2808 ep_reg = 0x2;
2809 } else {
2810 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2811 /* FIMXE: RF11 overwrite */
2812 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2813 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2814 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2815 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2816 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2817 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2818 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2819 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2820 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2821 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2822 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2823 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2824 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2825 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2826
2827 /* TODO RF27 <- tssi */
2828
2829 if (rf->channel >= 36 && rf->channel <= 64) {
2830
2831 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2832 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2833 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2834 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2835 if (rf->channel <= 50)
2836 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2837 else if (rf->channel >= 52)
2838 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2839 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2840 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2841 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2842 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2843 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2844 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2845 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2846 if (rf->channel <= 50) {
2847 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2848 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2849 } else if (rf->channel >= 52) {
2850 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2851 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2852 }
2853
2854 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2855 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2856 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2857
2858 } else if (rf->channel >= 100 && rf->channel <= 165) {
2859
2860 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2861 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2862 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2863 if (rf->channel <= 153) {
2864 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2865 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2866 } else if (rf->channel >= 155) {
2867 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2868 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2869 }
2870 if (rf->channel <= 138) {
2871 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2872 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2873 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2874 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2875 } else if (rf->channel >= 140) {
2876 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2877 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2878 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2879 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2880 }
2881 if (rf->channel <= 124)
2882 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2883 else if (rf->channel >= 126)
2884 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2885 if (rf->channel <= 138)
2886 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2887 else if (rf->channel >= 140)
2888 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2889 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2890 if (rf->channel <= 138)
2891 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2892 else if (rf->channel >= 140)
2893 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2894 if (rf->channel <= 128)
2895 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2896 else if (rf->channel >= 130)
2897 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2898 if (rf->channel <= 116)
2899 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2900 else if (rf->channel >= 118)
2901 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2902 if (rf->channel <= 138)
2903 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2904 else if (rf->channel >= 140)
2905 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2906 if (rf->channel <= 116)
2907 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2908 else if (rf->channel >= 118)
2909 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2910 }
2911
2912 power_bound = POWER_BOUND_5G;
2913 ep_reg = 0x3;
2914 }
2915
2916 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2917 if (info->default_power1 > power_bound)
2918 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2919 else
2920 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2921 if (is_type_ep)
2922 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2923 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2924
2925 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Gabor Juhos0847beb2013-06-25 22:57:29 +02002926 if (info->default_power2 > power_bound)
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002927 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2928 else
2929 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2930 if (is_type_ep)
2931 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2932 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2933
2934 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2935 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2936 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2937
2938 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2939 rt2x00dev->default_ant.tx_chain_num >= 1);
2940 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2941 rt2x00dev->default_ant.tx_chain_num == 2);
2942 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2943
2944 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2945 rt2x00dev->default_ant.rx_chain_num >= 1);
2946 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2947 rt2x00dev->default_ant.rx_chain_num == 2);
2948 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2949
2950 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2951 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2952
2953 if (conf_is_ht40(conf))
2954 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2955 else
2956 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2957
2958 if (!is_11b) {
2959 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2960 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2961 }
2962
2963 /* TODO proper frequency adjustment */
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002964 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002965
2966 /* TODO merge with others */
2967 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2968 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2969 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002970
2971 /* BBP settings */
2972 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2973 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2974 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2975
2976 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2977 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2978 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2979 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2980
2981 /* GLRT band configuration */
2982 rt2800_bbp_write(rt2x00dev, 195, 128);
2983 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2984 rt2800_bbp_write(rt2x00dev, 195, 129);
2985 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2986 rt2800_bbp_write(rt2x00dev, 195, 130);
2987 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2988 rt2800_bbp_write(rt2x00dev, 195, 131);
2989 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
2990 rt2800_bbp_write(rt2x00dev, 195, 133);
2991 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
2992 rt2800_bbp_write(rt2x00dev, 195, 124);
2993 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002994}
2995
Stanislaw Gruszka5bc2dd02013-03-16 19:19:47 +01002996static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
2997 const unsigned int word,
2998 const u8 value)
2999{
3000 u8 chain, reg;
3001
3002 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
3003 rt2800_bbp_read(rt2x00dev, 27, &reg);
3004 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
3005 rt2800_bbp_write(rt2x00dev, 27, reg);
3006
3007 rt2800_bbp_write(rt2x00dev, word, value);
3008 }
3009}
3010
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003011static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
3012{
3013 u8 cal;
3014
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003015 /* TX0 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003016 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003017 if (channel <= 14)
3018 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
3019 else if (channel >= 36 && channel <= 64)
3020 cal = rt2x00_eeprom_byte(rt2x00dev,
3021 EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
3022 else if (channel >= 100 && channel <= 138)
3023 cal = rt2x00_eeprom_byte(rt2x00dev,
3024 EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
3025 else if (channel >= 140 && channel <= 165)
3026 cal = rt2x00_eeprom_byte(rt2x00dev,
3027 EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
3028 else
3029 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003030 rt2800_bbp_write(rt2x00dev, 159, cal);
3031
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003032 /* TX0 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003033 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003034 if (channel <= 14)
3035 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
3036 else if (channel >= 36 && channel <= 64)
3037 cal = rt2x00_eeprom_byte(rt2x00dev,
3038 EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
3039 else if (channel >= 100 && channel <= 138)
3040 cal = rt2x00_eeprom_byte(rt2x00dev,
3041 EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
3042 else if (channel >= 140 && channel <= 165)
3043 cal = rt2x00_eeprom_byte(rt2x00dev,
3044 EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
3045 else
3046 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003047 rt2800_bbp_write(rt2x00dev, 159, cal);
3048
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003049 /* TX1 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003050 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003051 if (channel <= 14)
3052 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
3053 else if (channel >= 36 && channel <= 64)
3054 cal = rt2x00_eeprom_byte(rt2x00dev,
3055 EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
3056 else if (channel >= 100 && channel <= 138)
3057 cal = rt2x00_eeprom_byte(rt2x00dev,
3058 EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
3059 else if (channel >= 140 && channel <= 165)
3060 cal = rt2x00_eeprom_byte(rt2x00dev,
3061 EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
3062 else
3063 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003064 rt2800_bbp_write(rt2x00dev, 159, cal);
3065
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003066 /* TX1 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003067 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003068 if (channel <= 14)
3069 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
3070 else if (channel >= 36 && channel <= 64)
3071 cal = rt2x00_eeprom_byte(rt2x00dev,
3072 EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
3073 else if (channel >= 100 && channel <= 138)
3074 cal = rt2x00_eeprom_byte(rt2x00dev,
3075 EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
3076 else if (channel >= 140 && channel <= 165)
3077 cal = rt2x00_eeprom_byte(rt2x00dev,
3078 EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
3079 else
3080 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003081 rt2800_bbp_write(rt2x00dev, 159, cal);
3082
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003083 /* FIXME: possible RX0, RX1 callibration ? */
3084
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003085 /* RF IQ compensation control */
3086 rt2800_bbp_write(rt2x00dev, 158, 0x04);
3087 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
3088 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3089
3090 /* RF IQ imbalance compensation control */
3091 rt2800_bbp_write(rt2x00dev, 158, 0x03);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003092 cal = rt2x00_eeprom_byte(rt2x00dev,
3093 EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003094 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3095}
3096
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003097static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
3098 unsigned int channel,
3099 char txpower)
3100{
Gabor Juhosfc739cf2013-07-08 16:08:24 +02003101 if (rt2x00_rt(rt2x00dev, RT3593))
3102 txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
3103
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003104 if (channel <= 14)
3105 return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
Gabor Juhosfc739cf2013-07-08 16:08:24 +02003106
3107 if (rt2x00_rt(rt2x00dev, RT3593))
3108 return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
3109 MAX_A_TXPOWER_3593);
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003110 else
3111 return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
3112}
3113
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003114static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
3115 struct ieee80211_conf *conf,
3116 struct rf_channel *rf,
3117 struct channel_info *info)
3118{
3119 u32 reg;
3120 unsigned int tx_pin;
Woody Hunga89534e2012-06-13 15:01:16 +08003121 u8 bbp, rfcsr;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003122
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003123 info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3124 info->default_power1);
3125 info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3126 info->default_power2);
Gabor Juhosc0a14362013-07-08 16:08:28 +02003127 if (rt2x00dev->default_ant.tx_chain_num > 2)
3128 info->default_power3 =
3129 rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3130 info->default_power3);
Ivo van Doorn46323e12010-08-23 19:55:43 +02003131
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003132 switch (rt2x00dev->chip.rf) {
3133 case RF2020:
3134 case RF3020:
3135 case RF3021:
3136 case RF3022:
3137 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02003138 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003139 break;
3140 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003141 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003142 break;
Gabor Juhosf42b0462013-07-08 16:08:30 +02003143 case RF3053:
3144 rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
3145 break;
Woody Hunga89534e2012-06-13 15:01:16 +08003146 case RF3290:
3147 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
3148 break;
Daniel Golle03839952012-09-09 14:24:39 +03003149 case RF3322:
3150 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
3151 break;
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02003152 case RF3070:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02003153 case RF5360:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003154 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08003155 case RF5372:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003156 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08003157 case RF5392:
Gabor Juhosadde5882011-03-03 11:46:45 +01003158 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003159 break;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01003160 case RF5592:
3161 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
3162 break;
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003163 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02003164 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003165 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003166
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02003167 if (rt2x00_rf(rt2x00dev, RF3070) ||
3168 rt2x00_rf(rt2x00dev, RF3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03003169 rt2x00_rf(rt2x00dev, RF3322) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003170 rt2x00_rf(rt2x00dev, RF5360) ||
3171 rt2x00_rf(rt2x00dev, RF5370) ||
3172 rt2x00_rf(rt2x00dev, RF5372) ||
3173 rt2x00_rf(rt2x00dev, RF5390) ||
3174 rt2x00_rf(rt2x00dev, RF5392)) {
3175 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3176 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
3177 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
3178 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3179
3180 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01003181 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08003182 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3183 }
3184
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003185 /*
3186 * Change BBP settings
3187 */
Daniel Golle03839952012-09-09 14:24:39 +03003188 if (rt2x00_rt(rt2x00dev, RT3352)) {
3189 rt2800_bbp_write(rt2x00dev, 27, 0x0);
Daniel Gollecf193f62012-10-04 01:20:41 +02003190 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03003191 rt2800_bbp_write(rt2x00dev, 27, 0x20);
Daniel Gollecf193f62012-10-04 01:20:41 +02003192 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003193 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
3194 if (rf->channel > 14) {
3195 /* Disable CCK Packet detection on 5GHz */
3196 rt2800_bbp_write(rt2x00dev, 70, 0x00);
3197 } else {
3198 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3199 }
3200
3201 if (conf_is_ht40(conf))
3202 rt2800_bbp_write(rt2x00dev, 105, 0x04);
3203 else
3204 rt2800_bbp_write(rt2x00dev, 105, 0x34);
3205
3206 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3207 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3208 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3209 rt2800_bbp_write(rt2x00dev, 77, 0x98);
Daniel Golle03839952012-09-09 14:24:39 +03003210 } else {
3211 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3212 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3213 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3214 rt2800_bbp_write(rt2x00dev, 86, 0);
3215 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003216
3217 if (rf->channel <= 14) {
John Li2ed71882012-02-17 17:33:06 +08003218 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01003219 !rt2x00_rt(rt2x00dev, RT5392)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003220 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
3221 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01003222 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3223 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3224 } else {
Gabor Juhosf42b0462013-07-08 16:08:30 +02003225 if (rt2x00_rt(rt2x00dev, RT3593))
3226 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3227 else
3228 rt2800_bbp_write(rt2x00dev, 82, 0x84);
Gabor Juhosadde5882011-03-03 11:46:45 +01003229 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3230 }
Gabor Juhosf42b0462013-07-08 16:08:30 +02003231 if (rt2x00_rt(rt2x00dev, RT3593))
3232 rt2800_bbp_write(rt2x00dev, 83, 0x8a);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003233 }
Gabor Juhosf42b0462013-07-08 16:08:30 +02003234
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003235 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003236 if (rt2x00_rt(rt2x00dev, RT3572))
3237 rt2800_bbp_write(rt2x00dev, 82, 0x94);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003238 else if (rt2x00_rt(rt2x00dev, RT3593))
3239 rt2800_bbp_write(rt2x00dev, 82, 0x82);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003240 else
3241 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003242
Gabor Juhosf42b0462013-07-08 16:08:30 +02003243 if (rt2x00_rt(rt2x00dev, RT3593))
3244 rt2800_bbp_write(rt2x00dev, 83, 0x9a);
3245
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003246 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003247 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3248 else
3249 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3250 }
3251
3252 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02003253 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003254 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
3255 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
3256 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
3257
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003258 if (rt2x00_rt(rt2x00dev, RT3572))
3259 rt2800_rfcsr_write(rt2x00dev, 8, 0);
3260
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003261 tx_pin = 0;
3262
Gabor Juhosbb16d482013-06-24 23:03:24 +02003263 switch (rt2x00dev->default_ant.tx_chain_num) {
3264 case 3:
3265 /* Turn on tertiary PAs */
3266 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
3267 rf->channel > 14);
3268 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
3269 rf->channel <= 14);
3270 /* fall-through */
3271 case 2:
3272 /* Turn on secondary PAs */
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02003273 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
3274 rf->channel > 14);
3275 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
3276 rf->channel <= 14);
Gabor Juhosbb16d482013-06-24 23:03:24 +02003277 /* fall-through */
3278 case 1:
3279 /* Turn on primary PAs */
3280 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
3281 rf->channel > 14);
3282 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
3283 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3284 else
3285 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
3286 rf->channel <= 14);
3287 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003288 }
3289
Gabor Juhosbb16d482013-06-24 23:03:24 +02003290 switch (rt2x00dev->default_ant.rx_chain_num) {
3291 case 3:
3292 /* Turn on tertiary LNAs */
3293 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
3294 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
3295 /* fall-through */
3296 case 2:
3297 /* Turn on secondary LNAs */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003298 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
3299 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
Gabor Juhosbb16d482013-06-24 23:03:24 +02003300 /* fall-through */
3301 case 1:
3302 /* Turn on primary LNAs */
3303 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
3304 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
3305 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003306 }
3307
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003308 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
3309 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003310
3311 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3312
Gabor Juhos733aec62013-10-04 22:07:09 +02003313 if (rt2x00_rt(rt2x00dev, RT3572)) {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003314 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
3315
Gabor Juhos733aec62013-10-04 22:07:09 +02003316 /* AGC init */
3317 if (rf->channel <= 14)
3318 reg = 0x1c + (2 * rt2x00dev->lna_gain);
3319 else
3320 reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3321
3322 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3323 }
3324
Gabor Juhosf42b0462013-07-08 16:08:30 +02003325 if (rt2x00_rt(rt2x00dev, RT3593)) {
Gabor Juhos60751002013-09-11 19:56:45 +02003326 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003327
Gabor Juhos60751002013-09-11 19:56:45 +02003328 /* Band selection */
3329 if (rt2x00_is_usb(rt2x00dev) ||
3330 rt2x00_is_pcie(rt2x00dev)) {
3331 /* GPIO #8 controls all paths */
Gabor Juhosf42b0462013-07-08 16:08:30 +02003332 rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
3333 if (rf->channel <= 14)
3334 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
3335 else
3336 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
Gabor Juhos60751002013-09-11 19:56:45 +02003337 }
Gabor Juhosf42b0462013-07-08 16:08:30 +02003338
Gabor Juhos60751002013-09-11 19:56:45 +02003339 /* LNA PE control. */
3340 if (rt2x00_is_usb(rt2x00dev)) {
3341 /* GPIO #4 controls PE0 and PE1,
3342 * GPIO #7 controls PE2
3343 */
Gabor Juhosf42b0462013-07-08 16:08:30 +02003344 rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3345 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
3346
Gabor Juhosf42b0462013-07-08 16:08:30 +02003347 rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
3348 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gabor Juhos60751002013-09-11 19:56:45 +02003349 } else if (rt2x00_is_pcie(rt2x00dev)) {
3350 /* GPIO #4 controls PE0, PE1 and PE2 */
3351 rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3352 rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003353 }
3354
Gabor Juhos60751002013-09-11 19:56:45 +02003355 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
3356
Gabor Juhosf42b0462013-07-08 16:08:30 +02003357 /* AGC init */
3358 if (rf->channel <= 14)
3359 reg = 0x1c + 2 * rt2x00dev->lna_gain;
3360 else
3361 reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3362
3363 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3364
3365 usleep_range(1000, 1500);
3366 }
3367
Stanislaw Gruszka68031412013-03-16 19:19:44 +01003368 if (rt2x00_rt(rt2x00dev, RT5592)) {
3369 rt2800_bbp_write(rt2x00dev, 195, 141);
3370 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
3371
Stanislaw Gruszka8ba0ebf2013-03-16 19:19:48 +01003372 /* AGC init */
3373 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
3374 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3375
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003376 rt2800_iq_calibrate(rt2x00dev, rf->channel);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01003377 }
3378
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003379 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3380 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
3381 rt2800_bbp_write(rt2x00dev, 4, bbp);
3382
3383 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02003384 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003385 rt2800_bbp_write(rt2x00dev, 3, bbp);
3386
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003387 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003388 if (conf_is_ht40(conf)) {
3389 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
3390 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3391 rt2800_bbp_write(rt2x00dev, 73, 0x16);
3392 } else {
3393 rt2800_bbp_write(rt2x00dev, 69, 0x16);
3394 rt2800_bbp_write(rt2x00dev, 70, 0x08);
3395 rt2800_bbp_write(rt2x00dev, 73, 0x11);
3396 }
3397 }
3398
3399 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01003400
3401 /*
3402 * Clear channel statistic counters
3403 */
3404 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
3405 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
3406 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Daniel Golle03839952012-09-09 14:24:39 +03003407
3408 /*
3409 * Clear update flag
3410 */
3411 if (rt2x00_rt(rt2x00dev, RT3352)) {
3412 rt2800_bbp_read(rt2x00dev, 49, &bbp);
3413 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
3414 rt2800_bbp_write(rt2x00dev, 49, bbp);
3415 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003416}
3417
Helmut Schaa9e33a352011-03-28 13:33:40 +02003418static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
3419{
3420 u8 tssi_bounds[9];
3421 u8 current_tssi;
3422 u16 eeprom;
3423 u8 step;
3424 int i;
3425
3426 /*
Stanislaw Gruszka6e956da2013-08-26 15:18:53 +02003427 * First check if temperature compensation is supported.
3428 */
3429 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3430 if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
3431 return 0;
3432
3433 /*
Helmut Schaa9e33a352011-03-28 13:33:40 +02003434 * Read TSSI boundaries for temperature compensation from
3435 * the EEPROM.
3436 *
3437 * Array idx 0 1 2 3 4 5 6 7 8
3438 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
3439 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
3440 */
3441 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003442 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003443 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3444 EEPROM_TSSI_BOUND_BG1_MINUS4);
3445 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3446 EEPROM_TSSI_BOUND_BG1_MINUS3);
3447
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003448 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003449 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3450 EEPROM_TSSI_BOUND_BG2_MINUS2);
3451 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3452 EEPROM_TSSI_BOUND_BG2_MINUS1);
3453
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003454 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003455 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3456 EEPROM_TSSI_BOUND_BG3_REF);
3457 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3458 EEPROM_TSSI_BOUND_BG3_PLUS1);
3459
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003460 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003461 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3462 EEPROM_TSSI_BOUND_BG4_PLUS2);
3463 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3464 EEPROM_TSSI_BOUND_BG4_PLUS3);
3465
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003466 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003467 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3468 EEPROM_TSSI_BOUND_BG5_PLUS4);
3469
3470 step = rt2x00_get_field16(eeprom,
3471 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
3472 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003473 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003474 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3475 EEPROM_TSSI_BOUND_A1_MINUS4);
3476 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3477 EEPROM_TSSI_BOUND_A1_MINUS3);
3478
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003479 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003480 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3481 EEPROM_TSSI_BOUND_A2_MINUS2);
3482 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3483 EEPROM_TSSI_BOUND_A2_MINUS1);
3484
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003485 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003486 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3487 EEPROM_TSSI_BOUND_A3_REF);
3488 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3489 EEPROM_TSSI_BOUND_A3_PLUS1);
3490
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003491 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003492 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3493 EEPROM_TSSI_BOUND_A4_PLUS2);
3494 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3495 EEPROM_TSSI_BOUND_A4_PLUS3);
3496
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003497 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003498 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3499 EEPROM_TSSI_BOUND_A5_PLUS4);
3500
3501 step = rt2x00_get_field16(eeprom,
3502 EEPROM_TSSI_BOUND_A5_AGC_STEP);
3503 }
3504
3505 /*
3506 * Check if temperature compensation is supported.
3507 */
Stanislaw Gruszkabf7e1ab2012-10-25 09:51:39 +02003508 if (tssi_bounds[4] == 0xff || step == 0xff)
Helmut Schaa9e33a352011-03-28 13:33:40 +02003509 return 0;
3510
3511 /*
3512 * Read current TSSI (BBP 49).
3513 */
3514 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3515
3516 /*
3517 * Compare TSSI value (BBP49) with the compensation boundaries
3518 * from the EEPROM and increase or decrease tx power.
3519 */
3520 for (i = 0; i <= 3; i++) {
3521 if (current_tssi > tssi_bounds[i])
3522 break;
3523 }
3524
3525 if (i == 4) {
3526 for (i = 8; i >= 5; i--) {
3527 if (current_tssi < tssi_bounds[i])
3528 break;
3529 }
3530 }
3531
3532 return (i - 4) * step;
3533}
3534
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003535static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
3536 enum ieee80211_band band)
3537{
3538 u16 eeprom;
3539 u8 comp_en;
3540 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02003541 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003542
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003543 rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003544
Helmut Schaa75faae82011-03-28 13:31:30 +02003545 /*
3546 * HT40 compensation not required.
3547 */
3548 if (eeprom == 0xffff ||
3549 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003550 return 0;
3551
3552 if (band == IEEE80211_BAND_2GHZ) {
3553 comp_en = rt2x00_get_field16(eeprom,
3554 EEPROM_TXPOWER_DELTA_ENABLE_2G);
3555 if (comp_en) {
3556 comp_type = rt2x00_get_field16(eeprom,
3557 EEPROM_TXPOWER_DELTA_TYPE_2G);
3558 comp_value = rt2x00_get_field16(eeprom,
3559 EEPROM_TXPOWER_DELTA_VALUE_2G);
3560 if (!comp_type)
3561 comp_value = -comp_value;
3562 }
3563 } else {
3564 comp_en = rt2x00_get_field16(eeprom,
3565 EEPROM_TXPOWER_DELTA_ENABLE_5G);
3566 if (comp_en) {
3567 comp_type = rt2x00_get_field16(eeprom,
3568 EEPROM_TXPOWER_DELTA_TYPE_5G);
3569 comp_value = rt2x00_get_field16(eeprom,
3570 EEPROM_TXPOWER_DELTA_VALUE_5G);
3571 if (!comp_type)
3572 comp_value = -comp_value;
3573 }
3574 }
3575
3576 return comp_value;
3577}
3578
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003579static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3580 int power_level, int max_power)
3581{
3582 int delta;
3583
3584 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
3585 return 0;
3586
3587 /*
3588 * XXX: We don't know the maximum transmit power of our hardware since
3589 * the EEPROM doesn't expose it. We only know that we are calibrated
3590 * to 100% tx power.
3591 *
3592 * Hence, we assume the regulatory limit that cfg80211 calulated for
3593 * the current channel is our maximum and if we are requested to lower
3594 * the value we just reduce our tx power accordingly.
3595 */
3596 delta = power_level - max_power;
3597 return min(delta, 0);
3598}
3599
Helmut Schaafa71a162011-03-28 13:32:32 +02003600static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
3601 enum ieee80211_band band, int power_level,
3602 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003603{
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003604 u16 eeprom;
3605 u8 criterion;
3606 u8 eirp_txpower;
3607 u8 eirp_txpower_criterion;
3608 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003609
Gabor Juhos34542ff2013-07-08 16:08:20 +02003610 if (rt2x00_rt(rt2x00dev, RT3593))
3611 return min_t(u8, txpower, 0xc);
3612
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003613 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003614 /*
3615 * Check if eirp txpower exceed txpower_limit.
3616 * We use OFDM 6M as criterion and its eirp txpower
3617 * is stored at EEPROM_EIRP_MAX_TX_POWER.
3618 * .11b data rate need add additional 4dbm
3619 * when calculating eirp txpower.
3620 */
Gabor Juhos022138c2013-07-08 11:25:54 +02003621 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3622 1, &eeprom);
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003623 criterion = rt2x00_get_field16(eeprom,
3624 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003625
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003626 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003627 &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003628
3629 if (band == IEEE80211_BAND_2GHZ)
3630 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3631 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3632 else
3633 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3634 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3635
3636 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02003637 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003638
3639 reg_limit = (eirp_txpower > power_level) ?
3640 (eirp_txpower - power_level) : 0;
3641 } else
3642 reg_limit = 0;
3643
Stanislaw Gruszka19f3fa22012-10-05 13:44:10 +02003644 txpower = max(0, txpower + delta - reg_limit);
3645 return min_t(u8, txpower, 0xc);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003646}
3647
Gabor Juhos34542ff2013-07-08 16:08:20 +02003648
3649enum {
3650 TX_PWR_CFG_0_IDX,
3651 TX_PWR_CFG_1_IDX,
3652 TX_PWR_CFG_2_IDX,
3653 TX_PWR_CFG_3_IDX,
3654 TX_PWR_CFG_4_IDX,
3655 TX_PWR_CFG_5_IDX,
3656 TX_PWR_CFG_6_IDX,
3657 TX_PWR_CFG_7_IDX,
3658 TX_PWR_CFG_8_IDX,
3659 TX_PWR_CFG_9_IDX,
3660 TX_PWR_CFG_0_EXT_IDX,
3661 TX_PWR_CFG_1_EXT_IDX,
3662 TX_PWR_CFG_2_EXT_IDX,
3663 TX_PWR_CFG_3_EXT_IDX,
3664 TX_PWR_CFG_4_EXT_IDX,
3665 TX_PWR_CFG_IDX_COUNT,
3666};
3667
3668static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
3669 struct ieee80211_channel *chan,
3670 int power_level)
3671{
3672 u8 txpower;
3673 u16 eeprom;
3674 u32 regs[TX_PWR_CFG_IDX_COUNT];
3675 unsigned int offset;
3676 enum ieee80211_band band = chan->band;
3677 int delta;
3678 int i;
3679
3680 memset(regs, '\0', sizeof(regs));
3681
3682 /* TODO: adapt TX power reduction from the rt28xx code */
3683
3684 /* calculate temperature compensation delta */
3685 delta = rt2800_get_gain_calibration_delta(rt2x00dev);
3686
3687 if (band == IEEE80211_BAND_5GHZ)
3688 offset = 16;
3689 else
3690 offset = 0;
3691
3692 if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3693 offset += 8;
3694
3695 /* read the next four txpower values */
3696 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3697 offset, &eeprom);
3698
3699 /* CCK 1MBS,2MBS */
3700 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3701 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3702 txpower, delta);
3703 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3704 TX_PWR_CFG_0_CCK1_CH0, txpower);
3705 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3706 TX_PWR_CFG_0_CCK1_CH1, txpower);
3707 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3708 TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
3709
3710 /* CCK 5.5MBS,11MBS */
3711 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3712 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3713 txpower, delta);
3714 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3715 TX_PWR_CFG_0_CCK5_CH0, txpower);
3716 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3717 TX_PWR_CFG_0_CCK5_CH1, txpower);
3718 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3719 TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
3720
3721 /* OFDM 6MBS,9MBS */
3722 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3723 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3724 txpower, delta);
3725 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3726 TX_PWR_CFG_0_OFDM6_CH0, txpower);
3727 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3728 TX_PWR_CFG_0_OFDM6_CH1, txpower);
3729 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3730 TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
3731
3732 /* OFDM 12MBS,18MBS */
3733 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3734 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3735 txpower, delta);
3736 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3737 TX_PWR_CFG_0_OFDM12_CH0, txpower);
3738 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3739 TX_PWR_CFG_0_OFDM12_CH1, txpower);
3740 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3741 TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
3742
3743 /* read the next four txpower values */
3744 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3745 offset + 1, &eeprom);
3746
3747 /* OFDM 24MBS,36MBS */
3748 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3749 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3750 txpower, delta);
3751 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3752 TX_PWR_CFG_1_OFDM24_CH0, txpower);
3753 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3754 TX_PWR_CFG_1_OFDM24_CH1, txpower);
3755 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3756 TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
3757
3758 /* OFDM 48MBS */
3759 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3760 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3761 txpower, delta);
3762 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3763 TX_PWR_CFG_1_OFDM48_CH0, txpower);
3764 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3765 TX_PWR_CFG_1_OFDM48_CH1, txpower);
3766 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3767 TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
3768
3769 /* OFDM 54MBS */
3770 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3771 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3772 txpower, delta);
3773 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3774 TX_PWR_CFG_7_OFDM54_CH0, txpower);
3775 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3776 TX_PWR_CFG_7_OFDM54_CH1, txpower);
3777 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3778 TX_PWR_CFG_7_OFDM54_CH2, txpower);
3779
3780 /* read the next four txpower values */
3781 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3782 offset + 2, &eeprom);
3783
3784 /* MCS 0,1 */
3785 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3786 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3787 txpower, delta);
3788 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3789 TX_PWR_CFG_1_MCS0_CH0, txpower);
3790 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3791 TX_PWR_CFG_1_MCS0_CH1, txpower);
3792 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3793 TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
3794
3795 /* MCS 2,3 */
3796 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3797 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3798 txpower, delta);
3799 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3800 TX_PWR_CFG_1_MCS2_CH0, txpower);
3801 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3802 TX_PWR_CFG_1_MCS2_CH1, txpower);
3803 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3804 TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
3805
3806 /* MCS 4,5 */
3807 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3808 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3809 txpower, delta);
3810 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3811 TX_PWR_CFG_2_MCS4_CH0, txpower);
3812 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3813 TX_PWR_CFG_2_MCS4_CH1, txpower);
3814 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3815 TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
3816
3817 /* MCS 6 */
3818 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3819 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3820 txpower, delta);
3821 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3822 TX_PWR_CFG_2_MCS6_CH0, txpower);
3823 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3824 TX_PWR_CFG_2_MCS6_CH1, txpower);
3825 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3826 TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
3827
3828 /* read the next four txpower values */
3829 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3830 offset + 3, &eeprom);
3831
3832 /* MCS 7 */
3833 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3834 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3835 txpower, delta);
3836 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3837 TX_PWR_CFG_7_MCS7_CH0, txpower);
3838 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3839 TX_PWR_CFG_7_MCS7_CH1, txpower);
3840 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3841 TX_PWR_CFG_7_MCS7_CH2, txpower);
3842
3843 /* MCS 8,9 */
3844 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3845 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3846 txpower, delta);
3847 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3848 TX_PWR_CFG_2_MCS8_CH0, txpower);
3849 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3850 TX_PWR_CFG_2_MCS8_CH1, txpower);
3851 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3852 TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
3853
3854 /* MCS 10,11 */
3855 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3856 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3857 txpower, delta);
3858 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3859 TX_PWR_CFG_2_MCS10_CH0, txpower);
3860 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3861 TX_PWR_CFG_2_MCS10_CH1, txpower);
3862 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3863 TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
3864
3865 /* MCS 12,13 */
3866 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3867 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3868 txpower, delta);
3869 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3870 TX_PWR_CFG_3_MCS12_CH0, txpower);
3871 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3872 TX_PWR_CFG_3_MCS12_CH1, txpower);
3873 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3874 TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
3875
3876 /* read the next four txpower values */
3877 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3878 offset + 4, &eeprom);
3879
3880 /* MCS 14 */
3881 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3882 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3883 txpower, delta);
3884 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3885 TX_PWR_CFG_3_MCS14_CH0, txpower);
3886 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3887 TX_PWR_CFG_3_MCS14_CH1, txpower);
3888 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3889 TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
3890
3891 /* MCS 15 */
3892 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3893 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3894 txpower, delta);
3895 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3896 TX_PWR_CFG_8_MCS15_CH0, txpower);
3897 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3898 TX_PWR_CFG_8_MCS15_CH1, txpower);
3899 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3900 TX_PWR_CFG_8_MCS15_CH2, txpower);
3901
3902 /* MCS 16,17 */
3903 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3904 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3905 txpower, delta);
3906 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3907 TX_PWR_CFG_5_MCS16_CH0, txpower);
3908 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3909 TX_PWR_CFG_5_MCS16_CH1, txpower);
3910 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3911 TX_PWR_CFG_5_MCS16_CH2, txpower);
3912
3913 /* MCS 18,19 */
3914 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3915 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3916 txpower, delta);
3917 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3918 TX_PWR_CFG_5_MCS18_CH0, txpower);
3919 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3920 TX_PWR_CFG_5_MCS18_CH1, txpower);
3921 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3922 TX_PWR_CFG_5_MCS18_CH2, txpower);
3923
3924 /* read the next four txpower values */
3925 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3926 offset + 5, &eeprom);
3927
3928 /* MCS 20,21 */
3929 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3930 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3931 txpower, delta);
3932 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3933 TX_PWR_CFG_6_MCS20_CH0, txpower);
3934 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3935 TX_PWR_CFG_6_MCS20_CH1, txpower);
3936 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3937 TX_PWR_CFG_6_MCS20_CH2, txpower);
3938
3939 /* MCS 22 */
3940 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3941 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3942 txpower, delta);
3943 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3944 TX_PWR_CFG_6_MCS22_CH0, txpower);
3945 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3946 TX_PWR_CFG_6_MCS22_CH1, txpower);
3947 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3948 TX_PWR_CFG_6_MCS22_CH2, txpower);
3949
3950 /* MCS 23 */
3951 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3952 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3953 txpower, delta);
3954 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3955 TX_PWR_CFG_8_MCS23_CH0, txpower);
3956 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3957 TX_PWR_CFG_8_MCS23_CH1, txpower);
3958 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3959 TX_PWR_CFG_8_MCS23_CH2, txpower);
3960
3961 /* read the next four txpower values */
3962 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3963 offset + 6, &eeprom);
3964
3965 /* STBC, MCS 0,1 */
3966 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3967 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3968 txpower, delta);
3969 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3970 TX_PWR_CFG_3_STBC0_CH0, txpower);
3971 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3972 TX_PWR_CFG_3_STBC0_CH1, txpower);
3973 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3974 TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
3975
3976 /* STBC, MCS 2,3 */
3977 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3978 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3979 txpower, delta);
3980 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3981 TX_PWR_CFG_3_STBC2_CH0, txpower);
3982 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3983 TX_PWR_CFG_3_STBC2_CH1, txpower);
3984 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3985 TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
3986
3987 /* STBC, MCS 4,5 */
3988 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3989 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3990 txpower, delta);
3991 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
3992 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
3993 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
3994 txpower);
3995
3996 /* STBC, MCS 6 */
3997 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3998 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3999 txpower, delta);
4000 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
4001 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
4002 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
4003 txpower);
4004
4005 /* read the next four txpower values */
4006 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4007 offset + 7, &eeprom);
4008
4009 /* STBC, MCS 7 */
4010 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4011 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4012 txpower, delta);
4013 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4014 TX_PWR_CFG_9_STBC7_CH0, txpower);
4015 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4016 TX_PWR_CFG_9_STBC7_CH1, txpower);
4017 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4018 TX_PWR_CFG_9_STBC7_CH2, txpower);
4019
4020 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
4021 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
4022 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
4023 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
4024 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
4025 rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
4026 rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
4027 rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
4028 rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
4029 rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
4030
4031 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
4032 regs[TX_PWR_CFG_0_EXT_IDX]);
4033 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
4034 regs[TX_PWR_CFG_1_EXT_IDX]);
4035 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
4036 regs[TX_PWR_CFG_2_EXT_IDX]);
4037 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
4038 regs[TX_PWR_CFG_3_EXT_IDX]);
4039 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
4040 regs[TX_PWR_CFG_4_EXT_IDX]);
4041
4042 for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
4043 rt2x00_dbg(rt2x00dev,
4044 "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
4045 (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
4046 (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
4047 '4' : '2',
4048 (i > TX_PWR_CFG_9_IDX) ?
4049 (i - TX_PWR_CFG_9_IDX - 1) : i,
4050 (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
4051 (unsigned long) regs[i]);
4052}
4053
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004054/*
4055 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
4056 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
4057 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
4058 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
4059 * Reference per rate transmit power values are located in the EEPROM at
4060 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
4061 * current conditions (i.e. band, bandwidth, temperature, user settings).
4062 */
Gabor Juhos34542ff2013-07-08 16:08:20 +02004063static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
4064 struct ieee80211_channel *chan,
4065 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004066{
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004067 u8 txpower, r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02004068 u16 eeprom;
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004069 u32 reg, offset;
4070 int i, is_rate_b, delta, power_ctrl;
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02004071 enum ieee80211_band band = chan->band;
Helmut Schaa2af242e2011-03-28 13:32:01 +02004072
4073 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004074 * Calculate HT40 compensation. For 40MHz we need to add or subtract
4075 * value read from EEPROM (different for 2GHz and for 5GHz).
Helmut Schaa2af242e2011-03-28 13:32:01 +02004076 */
4077 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004078
Helmut Schaa5e846002010-07-11 12:23:09 +02004079 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004080 * Calculate temperature compensation. Depends on measurement of current
4081 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
4082 * to temperature or maybe other factors) is smaller or bigger than
4083 * expected. We adjust it, based on TSSI reference and boundaries values
4084 * provided in EEPROM.
Helmut Schaa9e33a352011-03-28 13:33:40 +02004085 */
4086 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004087
Helmut Schaa5e846002010-07-11 12:23:09 +02004088 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004089 * Decrease power according to user settings, on devices with unknown
4090 * maximum tx power. For other devices we take user power_level into
4091 * consideration on rt2800_compensate_txpower().
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02004092 */
4093 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
4094 chan->max_power);
4095
4096 /*
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004097 * BBP_R1 controls TX power for all rates, it allow to set the following
4098 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
4099 *
4100 * TODO: we do not use +6 dBm option to do not increase power beyond
4101 * regulatory limit, however this could be utilized for devices with
4102 * CAPABILITY_POWER_LIMIT.
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004103 *
4104 * TODO: add different temperature compensation code for RT3290 & RT5390
4105 * to allow to use BBP_R1 for those chips.
Helmut Schaa5e846002010-07-11 12:23:09 +02004106 */
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004107 if (!rt2x00_rt(rt2x00dev, RT3290) &&
4108 !rt2x00_rt(rt2x00dev, RT5390)) {
4109 rt2800_bbp_read(rt2x00dev, 1, &r1);
4110 if (delta <= -12) {
4111 power_ctrl = 2;
4112 delta += 12;
4113 } else if (delta <= -6) {
4114 power_ctrl = 1;
4115 delta += 6;
4116 } else {
4117 power_ctrl = 0;
4118 }
4119 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
4120 rt2800_bbp_write(rt2x00dev, 1, r1);
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004121 }
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004122
Helmut Schaa5e846002010-07-11 12:23:09 +02004123 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004124
Helmut Schaa5e846002010-07-11 12:23:09 +02004125 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
4126 /* just to be safe */
4127 if (offset > TX_PWR_CFG_4)
4128 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004129
Helmut Schaa5e846002010-07-11 12:23:09 +02004130 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004131
Helmut Schaa5e846002010-07-11 12:23:09 +02004132 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02004133 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4134 i, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004135
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004136 is_rate_b = i ? 0 : 1;
4137 /*
4138 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004139 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004140 * TX_PWR_CFG_4: unknown
4141 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004142 txpower = rt2x00_get_field16(eeprom,
4143 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02004144 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004145 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004146 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004147
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004148 /*
4149 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004150 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004151 * TX_PWR_CFG_4: unknown
4152 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004153 txpower = rt2x00_get_field16(eeprom,
4154 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02004155 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004156 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004157 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004158
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004159 /*
4160 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004161 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004162 * TX_PWR_CFG_4: unknown
4163 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004164 txpower = rt2x00_get_field16(eeprom,
4165 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02004166 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004167 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004168 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004169
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004170 /*
4171 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004172 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004173 * TX_PWR_CFG_4: unknown
4174 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004175 txpower = rt2x00_get_field16(eeprom,
4176 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02004177 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004178 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004179 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004180
4181 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02004182 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4183 i + 1, &eeprom);
Helmut Schaa5e846002010-07-11 12:23:09 +02004184
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004185 is_rate_b = 0;
4186 /*
4187 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02004188 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004189 * TX_PWR_CFG_4: unknown
4190 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004191 txpower = rt2x00_get_field16(eeprom,
4192 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02004193 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004194 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004195 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004196
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004197 /*
4198 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02004199 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004200 * TX_PWR_CFG_4: unknown
4201 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004202 txpower = rt2x00_get_field16(eeprom,
4203 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02004204 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004205 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004206 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004207
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004208 /*
4209 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02004210 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004211 * TX_PWR_CFG_4: unknown
4212 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004213 txpower = rt2x00_get_field16(eeprom,
4214 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02004215 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004216 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004217 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004218
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004219 /*
4220 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02004221 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004222 * TX_PWR_CFG_4: unknown
4223 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004224 txpower = rt2x00_get_field16(eeprom,
4225 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02004226 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004227 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004228 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004229
4230 rt2800_register_write(rt2x00dev, offset, reg);
4231
4232 /* next TX_PWR_CFG register */
4233 offset += 4;
4234 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004235}
4236
Gabor Juhos34542ff2013-07-08 16:08:20 +02004237static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
4238 struct ieee80211_channel *chan,
4239 int power_level)
4240{
4241 if (rt2x00_rt(rt2x00dev, RT3593))
4242 rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
4243 else
4244 rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
4245}
4246
Helmut Schaa9e33a352011-03-28 13:33:40 +02004247void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
4248{
Karl Beldan675a0b02013-03-25 16:26:57 +01004249 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004250 rt2x00dev->tx_power);
4251}
4252EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
4253
John Li2e9c43d2012-02-16 21:40:57 +08004254void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
4255{
4256 u32 tx_pin;
4257 u8 rfcsr;
4258
4259 /*
4260 * A voltage-controlled oscillator(VCO) is an electronic oscillator
4261 * designed to be controlled in oscillation frequency by a voltage
4262 * input. Maybe the temperature will affect the frequency of
4263 * oscillation to be shifted. The VCO calibration will be called
4264 * periodically to adjust the frequency to be precision.
4265 */
4266
4267 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4268 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
4269 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4270
4271 switch (rt2x00dev->chip.rf) {
4272 case RF2020:
4273 case RF3020:
4274 case RF3021:
4275 case RF3022:
4276 case RF3320:
4277 case RF3052:
4278 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
4279 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
4280 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
4281 break;
Gabor Juhos1095df02013-07-08 16:08:31 +02004282 case RF3053:
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02004283 case RF3070:
Woody Hunga89534e2012-06-13 15:01:16 +08004284 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02004285 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08004286 case RF5370:
4287 case RF5372:
4288 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08004289 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08004290 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01004291 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
John Li2e9c43d2012-02-16 21:40:57 +08004292 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
4293 break;
4294 default:
4295 return;
4296 }
4297
4298 mdelay(1);
4299
4300 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4301 if (rt2x00dev->rf_channel <= 14) {
4302 switch (rt2x00dev->default_ant.tx_chain_num) {
4303 case 3:
4304 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
4305 /* fall through */
4306 case 2:
4307 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
4308 /* fall through */
4309 case 1:
4310 default:
4311 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
4312 break;
4313 }
4314 } else {
4315 switch (rt2x00dev->default_ant.tx_chain_num) {
4316 case 3:
4317 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
4318 /* fall through */
4319 case 2:
4320 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
4321 /* fall through */
4322 case 1:
4323 default:
4324 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
4325 break;
4326 }
4327 }
4328 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4329
4330}
4331EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
4332
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004333static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
4334 struct rt2x00lib_conf *libconf)
4335{
4336 u32 reg;
4337
4338 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4339 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
4340 libconf->conf->short_frame_max_tx_count);
4341 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
4342 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004343 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4344}
4345
4346static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
4347 struct rt2x00lib_conf *libconf)
4348{
4349 enum dev_state state =
4350 (libconf->conf->flags & IEEE80211_CONF_PS) ?
4351 STATE_SLEEP : STATE_AWAKE;
4352 u32 reg;
4353
4354 if (state == STATE_SLEEP) {
4355 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
4356
4357 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4358 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
4359 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
4360 libconf->conf->listen_interval - 1);
4361 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
4362 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
4363
4364 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
4365 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004366 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4367 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
4368 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
4369 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
4370 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02004371
4372 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004373 }
4374}
4375
4376void rt2800_config(struct rt2x00_dev *rt2x00dev,
4377 struct rt2x00lib_conf *libconf,
4378 const unsigned int flags)
4379{
4380 /* Always recalculate LNA gain before changing configuration */
4381 rt2800_config_lna_gain(rt2x00dev, libconf);
4382
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004383 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004384 rt2800_config_channel(rt2x00dev, libconf->conf,
4385 &libconf->rf, &libconf->channel);
Karl Beldan675a0b02013-03-25 16:26:57 +01004386 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004387 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004388 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004389 if (flags & IEEE80211_CONF_CHANGE_POWER)
Karl Beldan675a0b02013-03-25 16:26:57 +01004390 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004391 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004392 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
4393 rt2800_config_retry_limit(rt2x00dev, libconf);
4394 if (flags & IEEE80211_CONF_CHANGE_PS)
4395 rt2800_config_ps(rt2x00dev, libconf);
4396}
4397EXPORT_SYMBOL_GPL(rt2800_config);
4398
4399/*
4400 * Link tuning
4401 */
4402void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4403{
4404 u32 reg;
4405
4406 /*
4407 * Update FCS error count from register.
4408 */
4409 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4410 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
4411}
4412EXPORT_SYMBOL_GPL(rt2800_link_stats);
4413
4414static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
4415{
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004416 u8 vgc;
4417
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004418 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004419 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004420 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004421 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004422 rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004423 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerded961e442012-09-16 22:29:50 +02004424 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhos0ffd2a92013-10-03 20:00:42 +02004425 rt2x00_rt(rt2x00dev, RT3593) ||
John Li2ed71882012-02-17 17:33:06 +08004426 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004427 rt2x00_rt(rt2x00dev, RT5392) ||
4428 rt2x00_rt(rt2x00dev, RT5592))
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004429 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004430 else
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004431 vgc = 0x2e + rt2x00dev->lna_gain;
4432 } else { /* 5GHZ band */
Gabor Juhos733aec62013-10-04 22:07:09 +02004433 if (rt2x00_rt(rt2x00dev, RT3593))
Gabor Juhos0ffd2a92013-10-03 20:00:42 +02004434 vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004435 else if (rt2x00_rt(rt2x00dev, RT5592))
4436 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
Gertjan van Wingerded961e442012-09-16 22:29:50 +02004437 else {
4438 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4439 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
4440 else
4441 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
4442 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004443 }
4444
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004445 return vgc;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004446}
4447
4448static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
4449 struct link_qual *qual, u8 vgc_level)
4450{
4451 if (qual->vgc_level != vgc_level) {
Gabor Juhos271f1a42013-10-03 20:00:43 +02004452 if (rt2x00_rt(rt2x00dev, RT3572) ||
4453 rt2x00_rt(rt2x00dev, RT3593)) {
4454 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
4455 vgc_level);
4456 } else if (rt2x00_rt(rt2x00dev, RT5592)) {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004457 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
4458 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
Gabor Juhos271f1a42013-10-03 20:00:43 +02004459 } else {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004460 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Gabor Juhos271f1a42013-10-03 20:00:43 +02004461 }
4462
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004463 qual->vgc_level = vgc_level;
4464 qual->vgc_level_reg = vgc_level;
4465 }
4466}
4467
4468void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4469{
4470 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
4471}
4472EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
4473
4474void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
4475 const u32 count)
4476{
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004477 u8 vgc;
4478
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004479 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004480 return;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004481 /*
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004482 * When RSSI is better then -80 increase VGC level with 0x10, except
4483 * for rt5592 chip.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004484 */
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004485
4486 vgc = rt2800_get_default_vgc(rt2x00dev);
4487
4488 if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
4489 vgc += 0x20;
4490 else if (qual->rssi > -80)
4491 vgc += 0x10;
4492
4493 rt2800_set_vgc(rt2x00dev, qual, vgc);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004494}
4495EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004496
4497/*
4498 * Initialization functions.
4499 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02004500static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004501{
4502 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004503 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004504 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004505 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004506
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02004507 rt2800_disable_wpdma(rt2x00dev);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004508
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004509 ret = rt2800_drv_init_registers(rt2x00dev);
4510 if (ret)
4511 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004512
4513 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Gabor Juhos634b8052013-08-22 20:53:22 +02004514 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0,
4515 rt2800_get_beacon_offset(rt2x00dev, 0));
4516 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1,
4517 rt2800_get_beacon_offset(rt2x00dev, 1));
4518 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2,
4519 rt2800_get_beacon_offset(rt2x00dev, 2));
4520 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3,
4521 rt2800_get_beacon_offset(rt2x00dev, 3));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004522 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
4523
4524 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Gabor Juhos634b8052013-08-22 20:53:22 +02004525 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4,
4526 rt2800_get_beacon_offset(rt2x00dev, 4));
4527 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5,
4528 rt2800_get_beacon_offset(rt2x00dev, 5));
4529 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6,
4530 rt2800_get_beacon_offset(rt2x00dev, 6));
4531 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7,
4532 rt2800_get_beacon_offset(rt2x00dev, 7));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004533 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
4534
4535 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
4536 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
4537
4538 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
4539
4540 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02004541 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004542 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
4543 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
4544 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
4545 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
4546 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
4547 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
4548
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004549 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
4550
4551 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
4552 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
4553 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
4554 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
4555
Woody Hunga89534e2012-06-13 15:01:16 +08004556 if (rt2x00_rt(rt2x00dev, RT3290)) {
4557 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
4558 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
4559 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
4560 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
4561 }
4562
4563 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
4564 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
4565 rt2x00_set_field32(&reg, LDO0_EN, 1);
4566 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
4567 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
4568 }
4569
4570 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
4571 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
4572 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
4573 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
4574 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
4575
4576 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
4577 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
4578 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
4579
4580 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
4581 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
4582 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
4583 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
4584 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
4585 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
4586
4587 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
4588 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
4589 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
4590 }
4591
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004592 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004593 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004594 rt2x00_rt(rt2x00dev, RT3290) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004595 rt2x00_rt(rt2x00dev, RT3390)) {
Woody Hunga89534e2012-06-13 15:01:16 +08004596
4597 if (rt2x00_rt(rt2x00dev, RT3290))
4598 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4599 0x00000404);
4600 else
4601 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4602 0x00000400);
4603
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004604 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004605 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004606 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4607 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004608 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4609 &eeprom);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004610 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004611 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4612 0x0000002c);
4613 else
4614 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4615 0x0000000f);
4616 } else {
4617 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4618 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004619 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004620 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004621
4622 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4623 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4624 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
4625 } else {
4626 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4627 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4628 }
Helmut Schaac295a812010-06-03 10:52:13 +02004629 } else if (rt2800_is_305x_soc(rt2x00dev)) {
4630 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4631 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02004632 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Daniel Golle03839952012-09-09 14:24:39 +03004633 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4634 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4635 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4636 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004637 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4638 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4639 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Gabor Juhos1706d152013-07-08 16:08:16 +02004640 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4641 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4642 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4643 if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
4644 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4645 &eeprom);
4646 if (rt2x00_get_field16(eeprom,
4647 EEPROM_NIC_CONF1_DAC_TEST))
4648 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4649 0x0000001f);
4650 else
4651 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4652 0x0000000f);
4653 } else {
4654 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4655 0x00000000);
4656 }
John Li2ed71882012-02-17 17:33:06 +08004657 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004658 rt2x00_rt(rt2x00dev, RT5392) ||
4659 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004660 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
4661 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4662 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004663 } else {
4664 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
4665 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4666 }
4667
4668 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
4669 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
4670 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
4671 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
4672 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
4673 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
4674 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
4675 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
4676 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
4677 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
4678
4679 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
4680 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004681 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004682 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
4683 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
4684
4685 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
4686 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004687 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01004688 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004689 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004690 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
4691 else
4692 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
4693 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
4694 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
4695 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
4696
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004697 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
4698 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
4699 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
4700 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
4701 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
4702 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
4703 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
4704 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
4705 rt2800_register_write(rt2x00dev, LED_CFG, reg);
4706
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004707 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
4708
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004709 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4710 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
4711 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
4712 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
4713 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
4714 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
4715 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
4716 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4717
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004718 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
4719 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004720 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004721 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
4722 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004723 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004724 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
4725 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
4726 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
4727
4728 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004729 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004730 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004731 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004732 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4733 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4734 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004735 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004736 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004737 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4738 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004739 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4740
4741 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004742 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004743 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004744 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004745 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4746 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4747 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004748 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004749 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004750 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4751 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004752 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4753
4754 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4755 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
4756 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004757 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004758 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4759 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4760 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4761 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4762 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4763 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004764 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004765 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4766
4767 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4768 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02004769 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004770 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004771 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4772 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4773 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4774 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4775 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4776 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004777 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004778 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4779
4780 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4781 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
4782 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004783 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004784 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4785 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4786 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4787 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4788 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4789 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004790 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004791 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4792
4793 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4794 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
4795 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004796 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004797 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4798 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4799 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4800 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4801 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4802 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004803 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004804 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4805
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004806 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004807 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
4808
4809 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
4810 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
4811 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
4812 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
4813 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
4814 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
4815 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
4816 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
4817 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
4818 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
4819 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
4820 }
4821
Helmut Schaa961621a2010-11-04 20:36:59 +01004822 /*
4823 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
4824 * although it is reserved.
4825 */
4826 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
4827 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
4828 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
4829 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
4830 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
4831 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
4832 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
4833 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
4834 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
4835 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
4836 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
4837 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
4838
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004839 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
4840 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004841
4842 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4843 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
4844 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
4845 IEEE80211_MAX_RTS_THRESHOLD);
4846 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
4847 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4848
4849 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004850
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004851 /*
4852 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
4853 * time should be set to 16. However, the original Ralink driver uses
4854 * 16 for both and indeed using a value of 10 for CCK SIFS results in
4855 * connection problems with 11g + CTS protection. Hence, use the same
4856 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
4857 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004858 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004859 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
4860 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004861 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
4862 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
4863 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
4864 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
4865
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004866 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
4867
4868 /*
4869 * ASIC will keep garbage value after boot, clear encryption keys.
4870 */
4871 for (i = 0; i < 4; i++)
4872 rt2800_register_write(rt2x00dev,
4873 SHARED_KEY_MODE_ENTRY(i), 0);
4874
4875 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02004876 rt2800_config_wcid(rt2x00dev, NULL, i);
4877 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004878 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
4879 }
4880
4881 /*
4882 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004883 */
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02004884 for (i = 0; i < 8; i++)
4885 rt2800_clear_beacon_register(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004886
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004887 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02004888 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4889 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
4890 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01004891 } else if (rt2x00_is_pcie(rt2x00dev)) {
4892 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4893 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
4894 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004895 }
4896
4897 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
4898 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
4899 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
4900 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
4901 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
4902 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
4903 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
4904 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
4905 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
4906 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
4907
4908 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
4909 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
4910 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
4911 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
4912 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
4913 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
4914 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
4915 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
4916 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
4917 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
4918
4919 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
4920 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
4921 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
4922 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
4923 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
4924 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
4925 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
4926 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
4927 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
4928 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
4929
4930 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
4931 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
4932 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
4933 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4934 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4935 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4936
4937 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02004938 * Do not force the BA window size, we use the TXWI to set it
4939 */
4940 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4941 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4942 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4943 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4944
4945 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004946 * We must clear the error counters.
4947 * These registers are cleared on read,
4948 * so we may pass a useless variable to store the value.
4949 */
4950 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4951 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4952 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4953 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4954 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4955 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4956
Helmut Schaa9f926fb2010-07-11 12:28:23 +02004957 /*
4958 * Setup leadtime for pre tbtt interrupt to 6ms
4959 */
4960 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4961 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4962 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4963
Helmut Schaa977206d2010-12-13 12:31:58 +01004964 /*
4965 * Set up channel statistics timer
4966 */
4967 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4968 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4969 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4970 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4971 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4972 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4973 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4974
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004975 return 0;
4976}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004977
4978static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4979{
4980 unsigned int i;
4981 u32 reg;
4982
4983 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4984 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
4985 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
4986 return 0;
4987
4988 udelay(REGISTER_BUSY_DELAY);
4989 }
4990
Joe Perchesec9c4982013-04-19 08:33:40 -07004991 rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004992 return -EACCES;
4993}
4994
4995static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
4996{
4997 unsigned int i;
4998 u8 value;
4999
5000 /*
5001 * BBP was enabled after firmware was loaded,
5002 * but we need to reactivate it now.
5003 */
5004 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
5005 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
5006 msleep(1);
5007
5008 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
5009 rt2800_bbp_read(rt2x00dev, 0, &value);
5010 if ((value != 0xff) && (value != 0x00))
5011 return 0;
5012 udelay(REGISTER_BUSY_DELAY);
5013 }
5014
Joe Perchesec9c4982013-04-19 08:33:40 -07005015 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005016 return -EACCES;
5017}
5018
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005019static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
5020{
5021 u8 value;
5022
5023 rt2800_bbp_read(rt2x00dev, 4, &value);
5024 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
5025 rt2800_bbp_write(rt2x00dev, 4, value);
5026}
5027
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01005028static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
5029{
5030 rt2800_bbp_write(rt2x00dev, 142, 1);
5031 rt2800_bbp_write(rt2x00dev, 143, 57);
5032}
5033
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005034static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
5035{
5036 const u8 glrt_table[] = {
5037 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
5038 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
5039 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
5040 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
5041 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
5042 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
5043 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
5044 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
5045 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
5046 };
5047 int i;
5048
5049 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
5050 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
5051 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
5052 }
5053};
5054
Gabor Juhos624708b2013-04-19 10:13:52 +02005055static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01005056{
5057 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5058 rt2800_bbp_write(rt2x00dev, 66, 0x38);
5059 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
5060 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5061 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5062 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5063 rt2800_bbp_write(rt2x00dev, 81, 0x37);
5064 rt2800_bbp_write(rt2x00dev, 82, 0x62);
5065 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
5066 rt2800_bbp_write(rt2x00dev, 84, 0x99);
5067 rt2800_bbp_write(rt2x00dev, 86, 0x00);
5068 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5069 rt2800_bbp_write(rt2x00dev, 92, 0x00);
5070 rt2800_bbp_write(rt2x00dev, 103, 0x00);
5071 rt2800_bbp_write(rt2x00dev, 105, 0x05);
5072 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5073}
5074
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005075static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
5076{
5077 u16 eeprom;
5078 u8 value;
5079
5080 rt2800_bbp_read(rt2x00dev, 138, &value);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005081 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005082 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5083 value |= 0x20;
5084 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5085 value &= ~0x02;
5086 rt2800_bbp_write(rt2x00dev, 138, value);
5087}
5088
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005089static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
5090{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005091 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005092
5093 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5094 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005095
5096 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5097 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005098
5099 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005100
5101 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5102 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005103
5104 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005105
5106 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005107
5108 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005109
5110 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005111
5112 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005113
5114 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005115
5116 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005117
5118 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005119
5120 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005121}
5122
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005123static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
5124{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005125 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5126 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005127
5128 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
5129 rt2800_bbp_write(rt2x00dev, 69, 0x16);
5130 rt2800_bbp_write(rt2x00dev, 73, 0x12);
5131 } else {
5132 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5133 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5134 }
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005135
5136 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005137
5138 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005139
5140 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005141
5142 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005143
5144 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
5145 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5146 else
5147 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005148
5149 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005150
5151 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005152
5153 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005154
5155 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005156
5157 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005158
5159 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005160}
5161
5162static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
5163{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005164 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5165 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005166
5167 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5168 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005169
5170 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005171
5172 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5173 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5174 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005175
5176 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005177
5178 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005179
5180 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005181
5182 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005183
5184 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005185
5186 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005187
5188 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
5189 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
5190 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
5191 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5192 else
5193 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005194
5195 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005196
5197 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005198
5199 if (rt2x00_rt(rt2x00dev, RT3071) ||
5200 rt2x00_rt(rt2x00dev, RT3090))
5201 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005202}
5203
5204static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
5205{
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02005206 u8 value;
5207
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02005208 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005209
5210 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005211
5212 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5213 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005214
5215 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005216
5217 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5218 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5219 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5220 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5221
5222 rt2800_bbp_write(rt2x00dev, 77, 0x58);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005223
5224 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005225
5226 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
5227 rt2800_bbp_write(rt2x00dev, 79, 0x18);
5228 rt2800_bbp_write(rt2x00dev, 80, 0x09);
5229 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005230
5231 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005232
5233 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005234
5235 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005236
5237 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005238
5239 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005240
5241 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005242
5243 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005244
5245 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005246
5247 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005248
5249 rt2800_bbp_write(rt2x00dev, 106, 0x03);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02005250
5251 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02005252
5253 rt2800_bbp_write(rt2x00dev, 67, 0x24);
5254 rt2800_bbp_write(rt2x00dev, 143, 0x04);
5255 rt2800_bbp_write(rt2x00dev, 142, 0x99);
5256 rt2800_bbp_write(rt2x00dev, 150, 0x30);
5257 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
5258 rt2800_bbp_write(rt2x00dev, 152, 0x20);
5259 rt2800_bbp_write(rt2x00dev, 153, 0x34);
5260 rt2800_bbp_write(rt2x00dev, 154, 0x40);
5261 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
5262 rt2800_bbp_write(rt2x00dev, 253, 0x04);
5263
5264 rt2800_bbp_read(rt2x00dev, 47, &value);
5265 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
5266 rt2800_bbp_write(rt2x00dev, 47, value);
5267
5268 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
5269 rt2800_bbp_read(rt2x00dev, 3, &value);
5270 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
5271 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
5272 rt2800_bbp_write(rt2x00dev, 3, value);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005273}
5274
5275static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
5276{
Stanislaw Gruszka29f3a582013-05-18 14:03:27 +02005277 rt2800_bbp_write(rt2x00dev, 3, 0x00);
5278 rt2800_bbp_write(rt2x00dev, 4, 0x50);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005279
5280 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszka3420f792013-05-18 14:03:30 +02005281
5282 rt2800_bbp_write(rt2x00dev, 47, 0x48);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005283
5284 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5285 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005286
5287 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005288
5289 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5290 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5291 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5292 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5293
5294 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005295
5296 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005297
5298 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5299 rt2800_bbp_write(rt2x00dev, 80, 0x08);
5300 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005301
5302 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005303
5304 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005305
5306 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005307
5308 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02005309
5310 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005311
5312 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005313
5314 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005315
5316 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005317
5318 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005319
5320 rt2800_bbp_write(rt2x00dev, 105, 0x34);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005321
5322 rt2800_bbp_write(rt2x00dev, 106, 0x05);
Stanislaw Gruszka46b90d32013-05-18 14:03:48 +02005323
5324 rt2800_bbp_write(rt2x00dev, 120, 0x50);
Stanislaw Gruszkab7feb9b2013-05-18 14:03:51 +02005325
5326 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
Stanislaw Gruszkac2da5272013-05-18 14:03:53 +02005327
5328 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
5329 /* Set ITxBF timeout to 0x9c40=1000msec */
5330 rt2800_bbp_write(rt2x00dev, 179, 0x02);
5331 rt2800_bbp_write(rt2x00dev, 180, 0x00);
5332 rt2800_bbp_write(rt2x00dev, 182, 0x40);
5333 rt2800_bbp_write(rt2x00dev, 180, 0x01);
5334 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
5335 rt2800_bbp_write(rt2x00dev, 179, 0x00);
5336 /* Reprogram the inband interface to put right values in RXWI */
5337 rt2800_bbp_write(rt2x00dev, 142, 0x04);
5338 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
5339 rt2800_bbp_write(rt2x00dev, 142, 0x06);
5340 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
5341 rt2800_bbp_write(rt2x00dev, 142, 0x07);
5342 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
5343 rt2800_bbp_write(rt2x00dev, 142, 0x08);
5344 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
5345
5346 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005347}
5348
5349static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
5350{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005351 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5352 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005353
5354 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5355 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005356
5357 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005358
5359 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5360 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5361 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005362
5363 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005364
5365 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005366
5367 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005368
5369 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005370
5371 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005372
5373 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005374
5375 if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
5376 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5377 else
5378 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005379
5380 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005381
5382 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005383
5384 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005385}
5386
5387static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
5388{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005389 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005390
5391 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5392 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005393
5394 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5395 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005396
5397 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005398
5399 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5400 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5401 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005402
5403 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005404
5405 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005406
5407 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005408
5409 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005410
5411 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005412
5413 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005414
5415 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005416
5417 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005418
5419 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005420
5421 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005422}
5423
Gabor Juhosb189a182013-07-08 16:08:17 +02005424static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
5425{
5426 rt2800_init_bbp_early(rt2x00dev);
5427
5428 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5429 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5430 rt2800_bbp_write(rt2x00dev, 81, 0x33);
5431 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
5432
5433 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5434
5435 /* Enable DC filter */
5436 if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
5437 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5438}
5439
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005440static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
5441{
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005442 int ant, div_mode;
5443 u16 eeprom;
5444 u8 value;
5445
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02005446 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005447
5448 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005449
5450 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5451 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005452
5453 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005454
5455 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5456 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5457 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5458 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5459
5460 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005461
5462 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005463
5464 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5465 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5466 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005467
5468 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005469
5470 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005471
5472 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005473
5474 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02005475
5476 if (rt2x00_rt(rt2x00dev, RT5392))
5477 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005478
5479 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005480
5481 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka90fed532013-05-18 14:03:43 +02005482
5483 if (rt2x00_rt(rt2x00dev, RT5392)) {
5484 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5485 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5486 }
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005487
5488 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005489
5490 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005491
5492 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005493
5494 if (rt2x00_rt(rt2x00dev, RT5390))
5495 rt2800_bbp_write(rt2x00dev, 106, 0x03);
5496 else if (rt2x00_rt(rt2x00dev, RT5392))
5497 rt2800_bbp_write(rt2x00dev, 106, 0x12);
5498 else
5499 WARN_ON(1);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02005500
5501 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka72917142013-05-18 14:03:50 +02005502
5503 if (rt2x00_rt(rt2x00dev, RT5392)) {
5504 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
5505 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
5506 }
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005507
5508 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005509
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005510 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005511 div_mode = rt2x00_get_field16(eeprom,
5512 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5513 ant = (div_mode == 3) ? 1 : 0;
5514
5515 /* check if this is a Bluetooth combo card */
5516 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
5517 u32 reg;
5518
5519 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
5520 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
5521 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
5522 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
5523 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
5524 if (ant == 0)
5525 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
5526 else if (ant == 1)
5527 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
5528 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
5529 }
5530
5531 /* This chip has hardware antenna diversity*/
5532 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5533 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
5534 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
5535 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
5536 }
5537
5538 rt2800_bbp_read(rt2x00dev, 152, &value);
5539 if (ant == 0)
5540 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5541 else
5542 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5543 rt2800_bbp_write(rt2x00dev, 152, value);
5544
5545 rt2800_init_freq_calibration(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005546}
5547
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005548static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
5549{
5550 int ant, div_mode;
5551 u16 eeprom;
5552 u8 value;
5553
Gabor Juhos624708b2013-04-19 10:13:52 +02005554 rt2800_init_bbp_early(rt2x00dev);
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01005555
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005556 rt2800_bbp_read(rt2x00dev, 105, &value);
5557 rt2x00_set_field8(&value, BBP105_MLD,
5558 rt2x00dev->default_ant.rx_chain_num == 2);
5559 rt2800_bbp_write(rt2x00dev, 105, value);
5560
5561 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5562
5563 rt2800_bbp_write(rt2x00dev, 20, 0x06);
5564 rt2800_bbp_write(rt2x00dev, 31, 0x08);
5565 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5566 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
5567 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
5568 rt2800_bbp_write(rt2x00dev, 70, 0x05);
5569 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5570 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
5571 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
5572 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5573 rt2800_bbp_write(rt2x00dev, 77, 0x59);
5574 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
5575 rt2800_bbp_write(rt2x00dev, 86, 0x38);
5576 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5577 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5578 rt2800_bbp_write(rt2x00dev, 92, 0x02);
5579 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5580 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5581 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
5582 rt2800_bbp_write(rt2x00dev, 104, 0x92);
5583 /* FIXME BBP105 owerwrite */
5584 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
5585 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5586 rt2800_bbp_write(rt2x00dev, 128, 0x12);
5587 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
5588 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
5589 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
5590
5591 /* Initialize GLRT (Generalized Likehood Radio Test) */
5592 rt2800_init_bbp_5592_glrt(rt2x00dev);
5593
5594 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5595
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005596 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005597 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
5598 ant = (div_mode == 3) ? 1 : 0;
5599 rt2800_bbp_read(rt2x00dev, 152, &value);
5600 if (ant == 0) {
5601 /* Main antenna */
5602 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5603 } else {
5604 /* Auxiliary antenna */
5605 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5606 }
5607 rt2800_bbp_write(rt2x00dev, 152, value);
5608
5609 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
5610 rt2800_bbp_read(rt2x00dev, 254, &value);
5611 rt2x00_set_field8(&value, BBP254_BIT7, 1);
5612 rt2800_bbp_write(rt2x00dev, 254, value);
5613 }
5614
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01005615 rt2800_init_freq_calibration(rt2x00dev);
5616
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005617 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Stanislaw Gruszka6e04f252013-03-16 19:19:38 +01005618 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5619 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005620}
5621
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005622static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005623{
5624 unsigned int i;
5625 u16 eeprom;
5626 u8 reg_id;
5627 u8 value;
5628
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005629 if (rt2800_is_305x_soc(rt2x00dev))
5630 rt2800_init_bbp_305x_soc(rt2x00dev);
5631
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005632 switch (rt2x00dev->chip.rt) {
5633 case RT2860:
5634 case RT2872:
5635 case RT2883:
5636 rt2800_init_bbp_28xx(rt2x00dev);
5637 break;
5638 case RT3070:
5639 case RT3071:
5640 case RT3090:
5641 rt2800_init_bbp_30xx(rt2x00dev);
5642 break;
5643 case RT3290:
5644 rt2800_init_bbp_3290(rt2x00dev);
5645 break;
5646 case RT3352:
5647 rt2800_init_bbp_3352(rt2x00dev);
5648 break;
5649 case RT3390:
5650 rt2800_init_bbp_3390(rt2x00dev);
5651 break;
5652 case RT3572:
5653 rt2800_init_bbp_3572(rt2x00dev);
5654 break;
Gabor Juhosb189a182013-07-08 16:08:17 +02005655 case RT3593:
5656 rt2800_init_bbp_3593(rt2x00dev);
5657 return;
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005658 case RT5390:
5659 case RT5392:
5660 rt2800_init_bbp_53xx(rt2x00dev);
5661 break;
5662 case RT5592:
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005663 rt2800_init_bbp_5592(rt2x00dev);
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005664 return;
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005665 }
5666
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005667 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
Gabor Juhos022138c2013-07-08 11:25:54 +02005668 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
5669 &eeprom);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005670
5671 if (eeprom != 0xffff && eeprom != 0x0000) {
5672 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
5673 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
5674 rt2800_bbp_write(rt2x00dev, reg_id, value);
5675 }
5676 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005677}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005678
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005679static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
5680{
5681 u32 reg;
5682
5683 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
5684 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
5685 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
5686}
5687
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005688static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
5689 u8 filter_target)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005690{
5691 unsigned int i;
5692 u8 bbp;
5693 u8 rfcsr;
5694 u8 passband;
5695 u8 stopband;
5696 u8 overtuned = 0;
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005697 u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005698
5699 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5700
5701 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5702 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
5703 rt2800_bbp_write(rt2x00dev, 4, bbp);
5704
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005705 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
5706 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
5707 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
5708
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005709 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5710 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
5711 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5712
5713 /*
5714 * Set power & frequency of passband test tone
5715 */
5716 rt2800_bbp_write(rt2x00dev, 24, 0);
5717
5718 for (i = 0; i < 100; i++) {
5719 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5720 msleep(1);
5721
5722 rt2800_bbp_read(rt2x00dev, 55, &passband);
5723 if (passband)
5724 break;
5725 }
5726
5727 /*
5728 * Set power & frequency of stopband test tone
5729 */
5730 rt2800_bbp_write(rt2x00dev, 24, 0x06);
5731
5732 for (i = 0; i < 100; i++) {
5733 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5734 msleep(1);
5735
5736 rt2800_bbp_read(rt2x00dev, 55, &stopband);
5737
5738 if ((passband - stopband) <= filter_target) {
5739 rfcsr24++;
5740 overtuned += ((passband - stopband) == filter_target);
5741 } else
5742 break;
5743
5744 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5745 }
5746
5747 rfcsr24 -= !!overtuned;
5748
5749 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5750 return rfcsr24;
5751}
5752
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005753static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
5754 const unsigned int rf_reg)
5755{
5756 u8 rfcsr;
5757
5758 rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
5759 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
5760 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5761 msleep(1);
5762 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
5763 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5764}
5765
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005766static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
5767{
5768 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5769 u8 filter_tgt_bw20;
5770 u8 filter_tgt_bw40;
5771 u8 rfcsr, bbp;
5772
5773 /*
5774 * TODO: sync filter_tgt values with vendor driver
5775 */
5776 if (rt2x00_rt(rt2x00dev, RT3070)) {
5777 filter_tgt_bw20 = 0x16;
5778 filter_tgt_bw40 = 0x19;
5779 } else {
5780 filter_tgt_bw20 = 0x13;
5781 filter_tgt_bw40 = 0x15;
5782 }
5783
5784 drv_data->calibration_bw20 =
5785 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
5786 drv_data->calibration_bw40 =
5787 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
5788
5789 /*
5790 * Save BBP 25 & 26 values for later use in channel switching (for 3052)
5791 */
5792 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5793 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5794
5795 /*
5796 * Set back to initial state
5797 */
5798 rt2800_bbp_write(rt2x00dev, 24, 0);
5799
5800 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5801 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
5802 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5803
5804 /*
5805 * Set BBP back to BW20
5806 */
5807 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5808 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
5809 rt2800_bbp_write(rt2x00dev, 4, bbp);
5810}
5811
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005812static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
5813{
5814 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5815 u8 min_gain, rfcsr, bbp;
5816 u16 eeprom;
5817
5818 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
5819
5820 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
5821 if (rt2x00_rt(rt2x00dev, RT3070) ||
5822 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5823 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5824 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
5825 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
5826 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5827 }
5828
5829 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
5830 if (drv_data->txmixer_gain_24g >= min_gain) {
5831 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5832 drv_data->txmixer_gain_24g);
5833 }
5834
5835 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5836
5837 if (rt2x00_rt(rt2x00dev, RT3090)) {
5838 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5839 rt2800_bbp_read(rt2x00dev, 138, &bbp);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005840 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005841 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5842 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
5843 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5844 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5845 rt2800_bbp_write(rt2x00dev, 138, bbp);
5846 }
5847
5848 if (rt2x00_rt(rt2x00dev, RT3070)) {
5849 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
5850 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
5851 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5852 else
5853 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5854 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5855 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5856 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5857 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5858 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5859 rt2x00_rt(rt2x00dev, RT3090) ||
5860 rt2x00_rt(rt2x00dev, RT3390)) {
5861 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5862 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5863 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5864 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5865 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5866 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5867 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5868
5869 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5870 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5871 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5872
5873 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5874 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5875 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5876
5877 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5878 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5879 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5880 }
5881}
5882
Gabor Juhosab7078a2013-07-08 16:08:18 +02005883static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
5884{
5885 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5886 u8 rfcsr;
5887 u8 tx_gain;
5888
5889 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
5890 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
5891 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
5892
5893 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
5894 tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
5895 RFCSR17_TXMIXER_GAIN);
5896 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
5897 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
5898
5899 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5900 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5901 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
5902
5903 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5904 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5905 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
5906
5907 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5908 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5909 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
5910 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5911
5912 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5913 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5914 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5915
5916 /* TODO: enable stream mode */
5917}
5918
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005919static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
5920{
5921 u8 reg;
5922 u16 eeprom;
5923
5924 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5925 rt2800_bbp_read(rt2x00dev, 138, &reg);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005926 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005927 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5928 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
5929 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5930 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
5931 rt2800_bbp_write(rt2x00dev, 138, reg);
5932
5933 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
5934 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
5935 rt2800_rfcsr_write(rt2x00dev, 38, reg);
5936
5937 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
5938 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
5939 rt2800_rfcsr_write(rt2x00dev, 39, reg);
5940
5941 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5942
5943 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
5944 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
5945 rt2800_rfcsr_write(rt2x00dev, 30, reg);
5946}
5947
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005948static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
5949{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005950 rt2800_rf_init_calibration(rt2x00dev, 30);
5951
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005952 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
5953 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
5954 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
5955 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
5956 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5957 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5958 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5959 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
5960 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
5961 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5962 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
5963 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5964 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
5965 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
5966 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5967 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5968 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5969 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5970 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5971 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5972 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5973 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5974 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5975 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
5976 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5977 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5978 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
5979 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
5980 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
5981 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
5982 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5983 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
5984}
5985
5986static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
5987{
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005988 u8 rfcsr;
5989 u16 eeprom;
5990 u32 reg;
5991
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005992 /* XXX vendor driver do this only for 3070 */
5993 rt2800_rf_init_calibration(rt2x00dev, 30);
5994
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005995 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5996 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5997 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5998 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
5999 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
6000 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
6001 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6002 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
6003 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6004 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
6005 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
6006 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
6007 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
6008 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6009 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
6010 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
6011 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
Kevin Lo772eb432013-09-18 16:22:44 +08006012 rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006013 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02006014
6015 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
6016 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6017 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6018 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6019 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6020 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
6021 rt2x00_rt(rt2x00dev, RT3090)) {
6022 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
6023
6024 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6025 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6026 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6027
6028 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6029 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6030 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6031 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006032 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
6033 &eeprom);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02006034 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
6035 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6036 else
6037 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6038 }
6039 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6040
6041 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6042 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6043 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6044 }
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006045
6046 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006047
6048 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
6049 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6050 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
6051 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006052
6053 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006054 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006055}
6056
6057static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
6058{
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02006059 u8 rfcsr;
6060
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006061 rt2800_rf_init_calibration(rt2x00dev, 2);
6062
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006063 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6064 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6065 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6066 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6067 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6068 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
6069 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6070 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6071 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6072 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6073 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6074 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
6075 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6076 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
6077 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6078 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6079 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6080 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6081 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6082 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6083 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6084 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
6085 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6086 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6087 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6088 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6089 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6090 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6091 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6092 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
6093 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6094 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6095 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6096 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6097 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6098 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
6099 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6100 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6101 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6102 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6103 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
6104 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6105 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6106 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
6107 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6108 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02006109
6110 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
6111 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
6112 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006113
6114 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006115 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006116}
6117
6118static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
6119{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006120 rt2800_rf_init_calibration(rt2x00dev, 30);
6121
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006122 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
6123 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
6124 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
6125 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
6126 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6127 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6128 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
6129 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6130 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6131 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6132 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
6133 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
6134 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
6135 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
6136 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
6137 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6138 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
6139 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
6140 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6141 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6142 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6143 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6144 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6145 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6146 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6147 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6148 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6149 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
6150 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
6151 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6152 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6153 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6154 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6155 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
6156 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
6157 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
6158 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
6159 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
6160 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
6161 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
6162 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
6163 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
6164 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
6165 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
6166 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
6167 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
6168 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
6169 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
6170 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
6171 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
6172 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
6173 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
6174 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
6175 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
6176 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
6177 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
6178 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
6179 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
6180 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
6181 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
6182 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
6183 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6184 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006185
6186 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006187 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006188 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006189}
6190
6191static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
6192{
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02006193 u32 reg;
6194
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006195 rt2800_rf_init_calibration(rt2x00dev, 30);
6196
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006197 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
6198 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
6199 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6200 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
6201 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6202 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
6203 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
6204 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
6205 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
6206 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
6207 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
6208 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6209 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
6210 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
6211 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6212 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6213 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
6214 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
6215 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
6216 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
6217 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
6218 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
6219 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6220 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
6221 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
6222 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
6223 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6224 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6225 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
6226 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
6227 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
6228 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02006229
6230 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6231 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6232 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006233
6234 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006235
6236 if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
6237 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006238
6239 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006240 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006241}
6242
6243static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
6244{
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02006245 u8 rfcsr;
6246 u32 reg;
6247
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006248 rt2800_rf_init_calibration(rt2x00dev, 30);
6249
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006250 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
6251 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
6252 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6253 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
6254 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
6255 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
6256 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
6257 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
6258 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
6259 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
6260 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
6261 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
6262 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
6263 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
6264 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6265 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
6266 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
6267 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
6268 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
6269 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
6270 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
6271 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6272 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
6273 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
6274 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
6275 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6276 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6277 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6278 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
6279 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
6280 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02006281
6282 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6283 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6284 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6285
6286 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6287 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6288 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6289 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6290 msleep(1);
6291 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6292 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6293 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6294 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006295
6296 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006297 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006298 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006299}
6300
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006301static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
6302{
6303 u8 bbp;
6304 bool txbf_enabled = false; /* FIXME */
6305
6306 rt2800_bbp_read(rt2x00dev, 105, &bbp);
6307 if (rt2x00dev->default_ant.rx_chain_num == 1)
6308 rt2x00_set_field8(&bbp, BBP105_MLD, 0);
6309 else
6310 rt2x00_set_field8(&bbp, BBP105_MLD, 1);
6311 rt2800_bbp_write(rt2x00dev, 105, bbp);
6312
6313 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6314
6315 rt2800_bbp_write(rt2x00dev, 92, 0x02);
6316 rt2800_bbp_write(rt2x00dev, 82, 0x82);
6317 rt2800_bbp_write(rt2x00dev, 106, 0x05);
6318 rt2800_bbp_write(rt2x00dev, 104, 0x92);
6319 rt2800_bbp_write(rt2x00dev, 88, 0x90);
6320 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6321 rt2800_bbp_write(rt2x00dev, 47, 0x48);
6322 rt2800_bbp_write(rt2x00dev, 120, 0x50);
6323
6324 if (txbf_enabled)
6325 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
6326 else
6327 rt2800_bbp_write(rt2x00dev, 163, 0x9d);
6328
6329 /* SNR mapping */
6330 rt2800_bbp_write(rt2x00dev, 142, 6);
6331 rt2800_bbp_write(rt2x00dev, 143, 160);
6332 rt2800_bbp_write(rt2x00dev, 142, 7);
6333 rt2800_bbp_write(rt2x00dev, 143, 161);
6334 rt2800_bbp_write(rt2x00dev, 142, 8);
6335 rt2800_bbp_write(rt2x00dev, 143, 162);
6336
6337 /* ADC/DAC control */
6338 rt2800_bbp_write(rt2x00dev, 31, 0x08);
6339
6340 /* RX AGC energy lower bound in log2 */
6341 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6342
6343 /* FIXME: BBP 105 owerwrite? */
6344 rt2800_bbp_write(rt2x00dev, 105, 0x04);
Gabor Juhosf42b0462013-07-08 16:08:30 +02006345
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006346}
6347
Gabor Juhosab7078a2013-07-08 16:08:18 +02006348static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
6349{
6350 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
6351 u32 reg;
6352 u8 rfcsr;
6353
6354 /* Disable GPIO #4 and #7 function for LAN PE control */
6355 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6356 rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
6357 rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
6358 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6359
6360 /* Initialize default register values */
6361 rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
6362 rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
6363 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6364 rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
6365 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6366 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6367 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
6368 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
6369 rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
6370 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
6371 rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
6372 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6373 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6374 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6375 rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
6376 rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
6377 rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
6378 rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
6379 rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
6380 rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
6381 rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
6382 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
6383 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
6384 rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
6385 rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
6386 rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
6387 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
6388 rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
6389 rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
6390 rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
6391 rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
6392 rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
6393
6394 /* Initiate calibration */
6395 /* TODO: use rt2800_rf_init_calibration ? */
6396 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
6397 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
6398 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
6399
6400 rt2800_adjust_freq_offset(rt2x00dev);
6401
6402 rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
6403 rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
6404 rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
6405
6406 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6407 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6408 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6409 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6410 usleep_range(1000, 1500);
6411 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6412 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6413 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6414
6415 /* Set initial values for RX filter calibration */
6416 drv_data->calibration_bw20 = 0x1f;
6417 drv_data->calibration_bw40 = 0x2f;
6418
6419 /* Save BBP 25 & 26 values for later use in channel switching */
6420 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
6421 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
6422
6423 rt2800_led_open_drain_enable(rt2x00dev);
6424 rt2800_normal_mode_setup_3593(rt2x00dev);
6425
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006426 rt3593_post_bbp_init(rt2x00dev);
Gabor Juhosab7078a2013-07-08 16:08:18 +02006427
6428 /* TODO: enable stream mode support */
6429}
6430
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006431static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
6432{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006433 rt2800_rf_init_calibration(rt2x00dev, 2);
6434
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006435 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6436 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6437 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6438 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6439 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6440 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6441 else
6442 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6443 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6444 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6445 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6446 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
6447 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6448 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6449 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6450 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6451 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6452 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
6453
6454 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6455 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6456 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6457 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6458 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6459 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6460 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6461 else
6462 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
6463 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6464 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6465 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6466 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6467
6468 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
6469 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6470 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6471 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6472 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6473 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6474 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6475 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6476 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6477 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6478
6479 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6480 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6481 else
6482 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
6483 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6484 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
6485 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
6486 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6487 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6488 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6489 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6490 else
6491 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
6492 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6493 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6494 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6495
6496 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6497 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6498 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6499 else
6500 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
6501 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6502 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
6503 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
6504 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6505 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6506 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
6507
6508 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6509 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6510 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
6511 else
6512 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
6513 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6514 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006515
6516 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006517
6518 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006519}
6520
6521static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
6522{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006523 rt2800_rf_init_calibration(rt2x00dev, 2);
6524
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006525 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
6526 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6527 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6528 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6529 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6530 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6531 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6532 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6533 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6534 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6535 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6536 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6537 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6538 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6539 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
6540 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6541 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
6542 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6543 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
6544 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
6545 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6546 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6547 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6548 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6549 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6550 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6551 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6552 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
6553 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6554 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6555 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6556 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6557 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6558 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
6559 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6560 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
6561 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6562 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6563 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
6564 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6565 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6566 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6567 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
6568 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6569 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6570 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
6571 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
6572 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
6573 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
6574 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
6575 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6576 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
6577 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
6578 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
6579 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
6580 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6581 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
6582 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
6583 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006584
6585 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006586
6587 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006588}
6589
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006590static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
6591{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006592 rt2800_rf_init_calibration(rt2x00dev, 30);
6593
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006594 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
6595 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6596 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6597 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6598 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
6599 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6600 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6601 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6602 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6603 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6604 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
6605 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
6606 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
6607 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6608 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6609 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6610 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6611 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6612 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6613 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
6614 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
6615 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6616
6617 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6618 msleep(1);
6619
6620 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006621
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006622 /* Enable DC filter */
6623 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6624 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6625
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006626 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006627
6628 if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
6629 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006630
6631 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006632}
6633
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006634static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006635{
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006636 if (rt2800_is_305x_soc(rt2x00dev)) {
6637 rt2800_init_rfcsr_305x_soc(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006638 return;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006639 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01006640
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006641 switch (rt2x00dev->chip.rt) {
6642 case RT3070:
6643 case RT3071:
6644 case RT3090:
6645 rt2800_init_rfcsr_30xx(rt2x00dev);
6646 break;
6647 case RT3290:
6648 rt2800_init_rfcsr_3290(rt2x00dev);
6649 break;
6650 case RT3352:
6651 rt2800_init_rfcsr_3352(rt2x00dev);
6652 break;
6653 case RT3390:
6654 rt2800_init_rfcsr_3390(rt2x00dev);
6655 break;
6656 case RT3572:
6657 rt2800_init_rfcsr_3572(rt2x00dev);
6658 break;
Gabor Juhosab7078a2013-07-08 16:08:18 +02006659 case RT3593:
6660 rt2800_init_rfcsr_3593(rt2x00dev);
6661 break;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006662 case RT5390:
6663 rt2800_init_rfcsr_5390(rt2x00dev);
6664 break;
6665 case RT5392:
6666 rt2800_init_rfcsr_5392(rt2x00dev);
6667 break;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006668 case RT5592:
6669 rt2800_init_rfcsr_5592(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006670 break;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02006671 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006672}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006673
6674int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
6675{
6676 u32 reg;
6677 u16 word;
6678
6679 /*
Stanislaw Gruszka61edc7f2013-09-09 12:37:38 +02006680 * Initialize MAC registers.
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006681 */
6682 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006683 rt2800_init_registers(rt2x00dev)))
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006684 return -EIO;
6685
Stanislaw Gruszka61edc7f2013-09-09 12:37:38 +02006686 /*
6687 * Wait BBP/RF to wake up.
6688 */
Stanislaw Gruszkaf4e1a4d2013-09-09 12:37:37 +02006689 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
6690 return -EIO;
6691
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006692 /*
Stanislaw Gruszka61edc7f2013-09-09 12:37:38 +02006693 * Send signal during boot time to initialize firmware.
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006694 */
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006695 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6696 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszkaf4e1a4d2013-09-09 12:37:37 +02006697 if (rt2x00_is_usb(rt2x00dev))
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006698 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszkaf4e1a4d2013-09-09 12:37:37 +02006699 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006700 msleep(1);
6701
Stanislaw Gruszka61edc7f2013-09-09 12:37:38 +02006702 /*
6703 * Make sure BBP is up and running.
6704 */
Stanislaw Gruszkaf4e1a4d2013-09-09 12:37:37 +02006705 if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006706 return -EIO;
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006707
Stanislaw Gruszka61edc7f2013-09-09 12:37:38 +02006708 /*
6709 * Initialize BBP/RF registers.
6710 */
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02006711 rt2800_init_bbp(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006712 rt2800_init_rfcsr(rt2x00dev);
6713
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006714 if (rt2x00_is_usb(rt2x00dev) &&
6715 (rt2x00_rt(rt2x00dev, RT3070) ||
6716 rt2x00_rt(rt2x00dev, RT3071) ||
6717 rt2x00_rt(rt2x00dev, RT3572))) {
6718 udelay(200);
6719 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
6720 udelay(10);
6721 }
6722
6723 /*
6724 * Enable RX.
6725 */
6726 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6727 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6728 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6729 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6730
6731 udelay(50);
6732
6733 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
6734 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
6735 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
6736 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
6737 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
6738 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6739
6740 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6741 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6742 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
6743 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6744
6745 /*
6746 * Initialize LED control
6747 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006748 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006749 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006750 word & 0xff, (word >> 8) & 0xff);
6751
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006752 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006753 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006754 word & 0xff, (word >> 8) & 0xff);
6755
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006756 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006757 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006758 word & 0xff, (word >> 8) & 0xff);
6759
6760 return 0;
6761}
6762EXPORT_SYMBOL_GPL(rt2800_enable_radio);
6763
6764void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
6765{
6766 u32 reg;
6767
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02006768 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006769
6770 /* Wait for DMA, ignore error */
6771 rt2800_wait_wpdma_ready(rt2x00dev);
6772
6773 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6774 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
6775 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6776 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006777}
6778EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006779
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006780int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
6781{
6782 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006783 u16 efuse_ctrl_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006784
Woody Hunga89534e2012-06-13 15:01:16 +08006785 if (rt2x00_rt(rt2x00dev, RT3290))
6786 efuse_ctrl_reg = EFUSE_CTRL_3290;
6787 else
6788 efuse_ctrl_reg = EFUSE_CTRL;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006789
Woody Hunga89534e2012-06-13 15:01:16 +08006790 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006791 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
6792}
6793EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
6794
6795static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
6796{
6797 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006798 u16 efuse_ctrl_reg;
6799 u16 efuse_data0_reg;
6800 u16 efuse_data1_reg;
6801 u16 efuse_data2_reg;
6802 u16 efuse_data3_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006803
Woody Hunga89534e2012-06-13 15:01:16 +08006804 if (rt2x00_rt(rt2x00dev, RT3290)) {
6805 efuse_ctrl_reg = EFUSE_CTRL_3290;
6806 efuse_data0_reg = EFUSE_DATA0_3290;
6807 efuse_data1_reg = EFUSE_DATA1_3290;
6808 efuse_data2_reg = EFUSE_DATA2_3290;
6809 efuse_data3_reg = EFUSE_DATA3_3290;
6810 } else {
6811 efuse_ctrl_reg = EFUSE_CTRL;
6812 efuse_data0_reg = EFUSE_DATA0;
6813 efuse_data1_reg = EFUSE_DATA1;
6814 efuse_data2_reg = EFUSE_DATA2;
6815 efuse_data3_reg = EFUSE_DATA3;
6816 }
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006817 mutex_lock(&rt2x00dev->csr_mutex);
6818
Woody Hunga89534e2012-06-13 15:01:16 +08006819 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006820 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
6821 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
6822 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08006823 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006824
6825 /* Wait until the EEPROM has been loaded */
Woody Hunga89534e2012-06-13 15:01:16 +08006826 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006827 /* Apparently the data is read from end to start */
Woody Hunga89534e2012-06-13 15:01:16 +08006828 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006829 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01006830 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006831 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006832 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006833 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006834 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006835 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006836 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006837
6838 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006839}
6840
Gabor Juhosa02308e2012-12-29 14:51:51 +01006841int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006842{
6843 unsigned int i;
6844
6845 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
6846 rt2800_efuse_read(rt2x00dev, i);
Gabor Juhosa02308e2012-12-29 14:51:51 +01006847
6848 return 0;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006849}
6850EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
6851
Gabor Juhosa3f16252013-07-08 16:08:25 +02006852static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
6853{
6854 u16 word;
6855
Gabor Juhos6316c782013-07-08 16:08:26 +02006856 if (rt2x00_rt(rt2x00dev, RT3593))
6857 return 0;
6858
Gabor Juhosa3f16252013-07-08 16:08:25 +02006859 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
6860 if ((word & 0x00ff) != 0x00ff)
6861 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
6862
6863 return 0;
6864}
6865
6866static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
6867{
6868 u16 word;
6869
Gabor Juhos6316c782013-07-08 16:08:26 +02006870 if (rt2x00_rt(rt2x00dev, RT3593))
6871 return 0;
6872
Gabor Juhosa3f16252013-07-08 16:08:25 +02006873 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
6874 if ((word & 0x00ff) != 0x00ff)
6875 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
6876
6877 return 0;
6878}
6879
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006880static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006881{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006882 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006883 u16 word;
6884 u8 *mac;
6885 u8 default_lna_gain;
Gabor Juhosa02308e2012-12-29 14:51:51 +01006886 int retval;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006887
6888 /*
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006889 * Read the EEPROM.
6890 */
Gabor Juhosa02308e2012-12-29 14:51:51 +01006891 retval = rt2800_read_eeprom(rt2x00dev);
6892 if (retval)
6893 return retval;
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006894
6895 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006896 * Start validation of the data that has been read.
6897 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006898 mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006899 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00006900 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07006901 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006902 }
6903
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006904 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006905 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006906 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6907 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
6908 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006909 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006910 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01006911 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02006912 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006913 /*
6914 * There is a max of 2 RX streams for RT28x0 series
6915 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006916 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
6917 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006918 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006919 }
6920
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006921 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006922 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006923 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
6924 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
6925 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
6926 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
6927 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
6928 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
6929 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
6930 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
6931 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
6932 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
6933 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
6934 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
6935 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
6936 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
6937 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006938 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006939 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006940 }
6941
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006942 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006943 if ((word & 0x00ff) == 0x00ff) {
6944 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006945 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006946 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02006947 }
6948 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006949 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
6950 LED_MODE_TXRX_ACTIVITY);
6951 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006952 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6953 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
6954 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
6955 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Joe Perchesec9c4982013-04-19 08:33:40 -07006956 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006957 }
6958
6959 /*
6960 * During the LNA validation we are going to use
6961 * lna0 as correct value. Note that EEPROM_LNA
6962 * is never validated.
6963 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006964 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006965 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
6966
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006967 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006968 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
6969 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
6970 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
6971 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006972 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006973
Gabor Juhosa3f16252013-07-08 16:08:25 +02006974 drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006975
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006976 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006977 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
6978 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02006979 if (!rt2x00_rt(rt2x00dev, RT3593)) {
6980 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
6981 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
6982 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
6983 default_lna_gain);
6984 }
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006985 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006986
Gabor Juhosa3f16252013-07-08 16:08:25 +02006987 drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006988
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006989 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006990 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
6991 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
6992 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
6993 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006994 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006995
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006996 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006997 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
6998 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02006999 if (!rt2x00_rt(rt2x00dev, RT3593)) {
7000 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
7001 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
7002 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
7003 default_lna_gain);
7004 }
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007005 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007006
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02007007 if (rt2x00_rt(rt2x00dev, RT3593)) {
7008 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
7009 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
7010 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
7011 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7012 default_lna_gain);
7013 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
7014 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
7015 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7016 default_lna_gain);
7017 rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
7018 }
7019
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007020 return 0;
7021}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007022
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007023static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007024{
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007025 u16 value;
7026 u16 eeprom;
Gabor Juhos86868b22013-03-30 14:53:09 +01007027 u16 rf;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007028
Gabor Juhos86868b22013-03-30 14:53:09 +01007029 /*
7030 * Read EEPROM word for configuration.
7031 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007032 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Gabor Juhos86868b22013-03-30 14:53:09 +01007033
7034 /*
7035 * Identify RF chipset by EEPROM value
7036 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
7037 * RT53xx: defined in "EEPROM_CHIP_ID" field
7038 */
7039 if (rt2x00_rt(rt2x00dev, RT3290) ||
7040 rt2x00_rt(rt2x00dev, RT5390) ||
7041 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007042 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
Gabor Juhos86868b22013-03-30 14:53:09 +01007043 else
7044 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
7045
7046 switch (rf) {
Larry Fingerd331eb52011-09-14 16:50:22 -05007047 case RF2820:
7048 case RF2850:
7049 case RF2720:
7050 case RF2750:
7051 case RF3020:
7052 case RF2020:
7053 case RF3021:
7054 case RF3022:
7055 case RF3052:
Gabor Juhos0f5af262013-07-08 16:08:32 +02007056 case RF3053:
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02007057 case RF3070:
Woody Hunga89534e2012-06-13 15:01:16 +08007058 case RF3290:
Larry Fingerd331eb52011-09-14 16:50:22 -05007059 case RF3320:
Daniel Golle03839952012-09-09 14:24:39 +03007060 case RF3322:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007061 case RF5360:
Larry Fingerd331eb52011-09-14 16:50:22 -05007062 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08007063 case RF5372:
Larry Fingerd331eb52011-09-14 16:50:22 -05007064 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08007065 case RF5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01007066 case RF5592:
Larry Fingerd331eb52011-09-14 16:50:22 -05007067 break;
7068 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007069 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
7070 rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007071 return -ENODEV;
7072 }
7073
Gabor Juhos86868b22013-03-30 14:53:09 +01007074 rt2x00_set_rf(rt2x00dev, rf);
7075
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007076 /*
7077 * Identify default antenna configuration.
7078 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007079 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007080 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007081 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007082 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007083
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007084 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007085
7086 if (rt2x00_rt(rt2x00dev, RT3070) ||
7087 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03007088 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007089 rt2x00_rt(rt2x00dev, RT3390)) {
7090 value = rt2x00_get_field16(eeprom,
7091 EEPROM_NIC_CONF1_ANT_DIVERSITY);
7092 switch (value) {
7093 case 0:
7094 case 1:
7095 case 2:
7096 rt2x00dev->default_ant.tx = ANTENNA_A;
7097 rt2x00dev->default_ant.rx = ANTENNA_A;
7098 break;
7099 case 3:
7100 rt2x00dev->default_ant.tx = ANTENNA_A;
7101 rt2x00dev->default_ant.rx = ANTENNA_B;
7102 break;
7103 }
7104 } else {
7105 rt2x00dev->default_ant.tx = ANTENNA_A;
7106 rt2x00dev->default_ant.rx = ANTENNA_A;
7107 }
7108
Anisse Astier0586a112012-04-23 12:33:11 +02007109 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
7110 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
7111 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
7112 }
7113
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007114 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007115 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007116 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007117 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007118 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007119 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007120 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007121
7122 /*
7123 * Detect if this device has an hardware controlled radio.
7124 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007125 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007126 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007127
7128 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02007129 * Detect if this device has Bluetooth co-existence.
7130 */
7131 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
7132 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
7133
7134 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007135 * Read frequency offset and RF programming sequence.
7136 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007137 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007138 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
7139
7140 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007141 * Store led settings, for correct led behaviour.
7142 */
7143#ifdef CONFIG_RT2X00_LIB_LEDS
7144 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
7145 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
7146 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
7147
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007148 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007149#endif /* CONFIG_RT2X00_LIB_LEDS */
7150
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007151 /*
7152 * Check if support EIRP tx power limit feature.
7153 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007154 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007155
7156 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
7157 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007158 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007159
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007160 return 0;
7161}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007162
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007163/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02007164 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007165 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
7166 */
7167static const struct rf_channel rf_vals[] = {
7168 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
7169 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
7170 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
7171 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
7172 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
7173 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
7174 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
7175 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
7176 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
7177 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
7178 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
7179 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
7180 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
7181 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
7182
7183 /* 802.11 UNI / HyperLan 2 */
7184 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
7185 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
7186 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
7187 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
7188 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
7189 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
7190 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
7191 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
7192 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
7193 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
7194 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
7195 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
7196
7197 /* 802.11 HyperLan 2 */
7198 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
7199 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
7200 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
7201 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
7202 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
7203 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
7204 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
7205 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
7206 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
7207 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
7208 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
7209 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
7210 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
7211 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
7212 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
7213 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
7214
7215 /* 802.11 UNII */
7216 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
7217 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
7218 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
7219 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
7220 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
7221 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
7222 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
7223 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
7224 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
7225 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
7226 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
7227
7228 /* 802.11 Japan */
7229 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
7230 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
7231 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
7232 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
7233 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
7234 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
7235 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
7236};
7237
7238/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02007239 * RF value list for rt3xxx
7240 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007241 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02007242static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007243 {1, 241, 2, 2 },
7244 {2, 241, 2, 7 },
7245 {3, 242, 2, 2 },
7246 {4, 242, 2, 7 },
7247 {5, 243, 2, 2 },
7248 {6, 243, 2, 7 },
7249 {7, 244, 2, 2 },
7250 {8, 244, 2, 7 },
7251 {9, 245, 2, 2 },
7252 {10, 245, 2, 7 },
7253 {11, 246, 2, 2 },
7254 {12, 246, 2, 7 },
7255 {13, 247, 2, 2 },
7256 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02007257
7258 /* 802.11 UNI / HyperLan 2 */
7259 {36, 0x56, 0, 4},
7260 {38, 0x56, 0, 6},
7261 {40, 0x56, 0, 8},
7262 {44, 0x57, 0, 0},
7263 {46, 0x57, 0, 2},
7264 {48, 0x57, 0, 4},
7265 {52, 0x57, 0, 8},
7266 {54, 0x57, 0, 10},
7267 {56, 0x58, 0, 0},
7268 {60, 0x58, 0, 4},
7269 {62, 0x58, 0, 6},
7270 {64, 0x58, 0, 8},
7271
7272 /* 802.11 HyperLan 2 */
7273 {100, 0x5b, 0, 8},
7274 {102, 0x5b, 0, 10},
7275 {104, 0x5c, 0, 0},
7276 {108, 0x5c, 0, 4},
7277 {110, 0x5c, 0, 6},
7278 {112, 0x5c, 0, 8},
7279 {116, 0x5d, 0, 0},
7280 {118, 0x5d, 0, 2},
7281 {120, 0x5d, 0, 4},
7282 {124, 0x5d, 0, 8},
7283 {126, 0x5d, 0, 10},
7284 {128, 0x5e, 0, 0},
7285 {132, 0x5e, 0, 4},
7286 {134, 0x5e, 0, 6},
7287 {136, 0x5e, 0, 8},
7288 {140, 0x5f, 0, 0},
7289
7290 /* 802.11 UNII */
7291 {149, 0x5f, 0, 9},
7292 {151, 0x5f, 0, 11},
7293 {153, 0x60, 0, 1},
7294 {157, 0x60, 0, 5},
7295 {159, 0x60, 0, 7},
7296 {161, 0x60, 0, 9},
7297 {165, 0x61, 0, 1},
7298 {167, 0x61, 0, 3},
7299 {169, 0x61, 0, 5},
7300 {171, 0x61, 0, 7},
7301 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007302};
7303
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007304static const struct rf_channel rf_vals_5592_xtal20[] = {
7305 /* Channel, N, K, mod, R */
7306 {1, 482, 4, 10, 3},
7307 {2, 483, 4, 10, 3},
7308 {3, 484, 4, 10, 3},
7309 {4, 485, 4, 10, 3},
7310 {5, 486, 4, 10, 3},
7311 {6, 487, 4, 10, 3},
7312 {7, 488, 4, 10, 3},
7313 {8, 489, 4, 10, 3},
7314 {9, 490, 4, 10, 3},
7315 {10, 491, 4, 10, 3},
7316 {11, 492, 4, 10, 3},
7317 {12, 493, 4, 10, 3},
7318 {13, 494, 4, 10, 3},
7319 {14, 496, 8, 10, 3},
7320 {36, 172, 8, 12, 1},
7321 {38, 173, 0, 12, 1},
7322 {40, 173, 4, 12, 1},
7323 {42, 173, 8, 12, 1},
7324 {44, 174, 0, 12, 1},
7325 {46, 174, 4, 12, 1},
7326 {48, 174, 8, 12, 1},
7327 {50, 175, 0, 12, 1},
7328 {52, 175, 4, 12, 1},
7329 {54, 175, 8, 12, 1},
7330 {56, 176, 0, 12, 1},
7331 {58, 176, 4, 12, 1},
7332 {60, 176, 8, 12, 1},
7333 {62, 177, 0, 12, 1},
7334 {64, 177, 4, 12, 1},
7335 {100, 183, 4, 12, 1},
7336 {102, 183, 8, 12, 1},
7337 {104, 184, 0, 12, 1},
7338 {106, 184, 4, 12, 1},
7339 {108, 184, 8, 12, 1},
7340 {110, 185, 0, 12, 1},
7341 {112, 185, 4, 12, 1},
7342 {114, 185, 8, 12, 1},
7343 {116, 186, 0, 12, 1},
7344 {118, 186, 4, 12, 1},
7345 {120, 186, 8, 12, 1},
7346 {122, 187, 0, 12, 1},
7347 {124, 187, 4, 12, 1},
7348 {126, 187, 8, 12, 1},
7349 {128, 188, 0, 12, 1},
7350 {130, 188, 4, 12, 1},
7351 {132, 188, 8, 12, 1},
7352 {134, 189, 0, 12, 1},
7353 {136, 189, 4, 12, 1},
7354 {138, 189, 8, 12, 1},
7355 {140, 190, 0, 12, 1},
7356 {149, 191, 6, 12, 1},
7357 {151, 191, 10, 12, 1},
7358 {153, 192, 2, 12, 1},
7359 {155, 192, 6, 12, 1},
7360 {157, 192, 10, 12, 1},
7361 {159, 193, 2, 12, 1},
7362 {161, 193, 6, 12, 1},
7363 {165, 194, 2, 12, 1},
7364 {184, 164, 0, 12, 1},
7365 {188, 164, 4, 12, 1},
7366 {192, 165, 8, 12, 1},
7367 {196, 166, 0, 12, 1},
7368};
7369
7370static const struct rf_channel rf_vals_5592_xtal40[] = {
7371 /* Channel, N, K, mod, R */
7372 {1, 241, 2, 10, 3},
7373 {2, 241, 7, 10, 3},
7374 {3, 242, 2, 10, 3},
7375 {4, 242, 7, 10, 3},
7376 {5, 243, 2, 10, 3},
7377 {6, 243, 7, 10, 3},
7378 {7, 244, 2, 10, 3},
7379 {8, 244, 7, 10, 3},
7380 {9, 245, 2, 10, 3},
7381 {10, 245, 7, 10, 3},
7382 {11, 246, 2, 10, 3},
7383 {12, 246, 7, 10, 3},
7384 {13, 247, 2, 10, 3},
7385 {14, 248, 4, 10, 3},
7386 {36, 86, 4, 12, 1},
7387 {38, 86, 6, 12, 1},
7388 {40, 86, 8, 12, 1},
7389 {42, 86, 10, 12, 1},
7390 {44, 87, 0, 12, 1},
7391 {46, 87, 2, 12, 1},
7392 {48, 87, 4, 12, 1},
7393 {50, 87, 6, 12, 1},
7394 {52, 87, 8, 12, 1},
7395 {54, 87, 10, 12, 1},
7396 {56, 88, 0, 12, 1},
7397 {58, 88, 2, 12, 1},
7398 {60, 88, 4, 12, 1},
7399 {62, 88, 6, 12, 1},
7400 {64, 88, 8, 12, 1},
7401 {100, 91, 8, 12, 1},
7402 {102, 91, 10, 12, 1},
7403 {104, 92, 0, 12, 1},
7404 {106, 92, 2, 12, 1},
7405 {108, 92, 4, 12, 1},
7406 {110, 92, 6, 12, 1},
7407 {112, 92, 8, 12, 1},
7408 {114, 92, 10, 12, 1},
7409 {116, 93, 0, 12, 1},
7410 {118, 93, 2, 12, 1},
7411 {120, 93, 4, 12, 1},
7412 {122, 93, 6, 12, 1},
7413 {124, 93, 8, 12, 1},
7414 {126, 93, 10, 12, 1},
7415 {128, 94, 0, 12, 1},
7416 {130, 94, 2, 12, 1},
7417 {132, 94, 4, 12, 1},
7418 {134, 94, 6, 12, 1},
7419 {136, 94, 8, 12, 1},
7420 {138, 94, 10, 12, 1},
7421 {140, 95, 0, 12, 1},
7422 {149, 95, 9, 12, 1},
7423 {151, 95, 11, 12, 1},
7424 {153, 96, 1, 12, 1},
7425 {155, 96, 3, 12, 1},
7426 {157, 96, 5, 12, 1},
7427 {159, 96, 7, 12, 1},
7428 {161, 96, 9, 12, 1},
7429 {165, 97, 1, 12, 1},
7430 {184, 82, 0, 12, 1},
7431 {188, 82, 4, 12, 1},
7432 {192, 82, 8, 12, 1},
7433 {196, 83, 0, 12, 1},
7434};
7435
Gabor Juhosc8b9d3d2013-07-08 16:08:29 +02007436static const struct rf_channel rf_vals_3053[] = {
7437 /* Channel, N, R, K */
7438 {1, 241, 2, 2},
7439 {2, 241, 2, 7},
7440 {3, 242, 2, 2},
7441 {4, 242, 2, 7},
7442 {5, 243, 2, 2},
7443 {6, 243, 2, 7},
7444 {7, 244, 2, 2},
7445 {8, 244, 2, 7},
7446 {9, 245, 2, 2},
7447 {10, 245, 2, 7},
7448 {11, 246, 2, 2},
7449 {12, 246, 2, 7},
7450 {13, 247, 2, 2},
7451 {14, 248, 2, 4},
7452
7453 {36, 0x56, 0, 4},
7454 {38, 0x56, 0, 6},
7455 {40, 0x56, 0, 8},
7456 {44, 0x57, 0, 0},
7457 {46, 0x57, 0, 2},
7458 {48, 0x57, 0, 4},
7459 {52, 0x57, 0, 8},
7460 {54, 0x57, 0, 10},
7461 {56, 0x58, 0, 0},
7462 {60, 0x58, 0, 4},
7463 {62, 0x58, 0, 6},
7464 {64, 0x58, 0, 8},
7465
7466 {100, 0x5B, 0, 8},
7467 {102, 0x5B, 0, 10},
7468 {104, 0x5C, 0, 0},
7469 {108, 0x5C, 0, 4},
7470 {110, 0x5C, 0, 6},
7471 {112, 0x5C, 0, 8},
7472
7473 /* NOTE: Channel 114 has been removed intentionally.
7474 * The EEPROM contains no TX power values for that,
7475 * and it is disabled in the vendor driver as well.
7476 */
7477
7478 {116, 0x5D, 0, 0},
7479 {118, 0x5D, 0, 2},
7480 {120, 0x5D, 0, 4},
7481 {124, 0x5D, 0, 8},
7482 {126, 0x5D, 0, 10},
7483 {128, 0x5E, 0, 0},
7484 {132, 0x5E, 0, 4},
7485 {134, 0x5E, 0, 6},
7486 {136, 0x5E, 0, 8},
7487 {140, 0x5F, 0, 0},
7488
7489 {149, 0x5F, 0, 9},
7490 {151, 0x5F, 0, 11},
7491 {153, 0x60, 0, 1},
7492 {157, 0x60, 0, 5},
7493 {159, 0x60, 0, 7},
7494 {161, 0x60, 0, 9},
7495 {165, 0x61, 0, 1},
7496 {167, 0x61, 0, 3},
7497 {169, 0x61, 0, 5},
7498 {171, 0x61, 0, 7},
7499 {173, 0x61, 0, 9},
7500};
7501
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007502static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007503{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007504 struct hw_mode_spec *spec = &rt2x00dev->spec;
7505 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02007506 char *default_power1;
7507 char *default_power2;
Gabor Juhosc0a14362013-07-08 16:08:28 +02007508 char *default_power3;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007509 unsigned int i;
7510 u16 eeprom;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007511 u32 reg;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007512
7513 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01007514 * Disable powersaving as default on PCI devices.
7515 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01007516 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01007517 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
7518
7519 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007520 * Initialize all hw fields.
7521 */
7522 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007523 IEEE80211_HW_SIGNAL_DBM |
7524 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02007525 IEEE80211_HW_PS_NULLFUNC_STACK |
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01007526 IEEE80211_HW_AMPDU_AGGREGATION |
Felix Fietkau2dfca312013-08-20 19:43:54 +02007527 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
7528 IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01007529
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02007530 /*
7531 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
7532 * unless we are capable of sending the buffered frames out after the
7533 * DTIM transmission using rt2x00lib_beacondone. This will send out
7534 * multicast and broadcast traffic immediately instead of buffering it
7535 * infinitly and thus dropping it after some time.
7536 */
7537 if (!rt2x00_is_usb(rt2x00dev))
7538 rt2x00dev->hw->flags |=
7539 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007540
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007541 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
7542 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007543 rt2800_eeprom_addr(rt2x00dev,
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007544 EEPROM_MAC_ADDR_0));
7545
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007546 /*
7547 * As rt2800 has a global fallback table we cannot specify
7548 * more then one tx rate per frame but since the hw will
7549 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02007550 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007551 * we are going to try. Otherwise mac80211 will truncate our
7552 * reported tx rates and the rc algortihm will end up with
7553 * incorrect data.
7554 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02007555 rt2x00dev->hw->max_rates = 1;
7556 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007557 rt2x00dev->hw->max_rate_tries = 1;
7558
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007559 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007560
7561 /*
7562 * Initialize hw_mode information.
7563 */
7564 spec->supported_bands = SUPPORT_BAND_2GHZ;
7565 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
7566
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007567 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02007568 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007569 spec->num_channels = 14;
7570 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02007571 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
7572 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007573 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7574 spec->num_channels = ARRAY_SIZE(rf_vals);
7575 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007576 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
7577 rt2x00_rf(rt2x00dev, RF2020) ||
7578 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01007579 rt2x00_rf(rt2x00dev, RF3022) ||
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02007580 rt2x00_rf(rt2x00dev, RF3070) ||
Woody Hunga89534e2012-06-13 15:01:16 +08007581 rt2x00_rf(rt2x00dev, RF3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01007582 rt2x00_rf(rt2x00dev, RF3320) ||
Daniel Golle03839952012-09-09 14:24:39 +03007583 rt2x00_rf(rt2x00dev, RF3322) ||
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007584 rt2x00_rf(rt2x00dev, RF5360) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02007585 rt2x00_rf(rt2x00dev, RF5370) ||
John Li2ed71882012-02-17 17:33:06 +08007586 rt2x00_rf(rt2x00dev, RF5372) ||
Zero.Lincff3d1f2012-05-29 16:11:09 +08007587 rt2x00_rf(rt2x00dev, RF5390) ||
7588 rt2x00_rf(rt2x00dev, RF5392)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02007589 spec->num_channels = 14;
7590 spec->channels = rf_vals_3x;
7591 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
7592 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7593 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
7594 spec->channels = rf_vals_3x;
Gabor Juhosc8b9d3d2013-07-08 16:08:29 +02007595 } else if (rt2x00_rf(rt2x00dev, RF3053)) {
7596 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7597 spec->num_channels = ARRAY_SIZE(rf_vals_3053);
7598 spec->channels = rf_vals_3053;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007599 } else if (rt2x00_rf(rt2x00dev, RF5592)) {
7600 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7601
7602 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
7603 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
7604 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
7605 spec->channels = rf_vals_5592_xtal40;
7606 } else {
7607 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
7608 spec->channels = rf_vals_5592_xtal20;
7609 }
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007610 }
7611
Stanislaw Gruszka53216d62013-03-16 19:19:29 +01007612 if (WARN_ON_ONCE(!spec->channels))
7613 return -ENODEV;
7614
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007615 /*
7616 * Initialize HT information.
7617 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007618 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01007619 spec->ht.ht_supported = true;
7620 else
7621 spec->ht.ht_supported = false;
7622
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007623 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02007624 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007625 IEEE80211_HT_CAP_GRN_FLD |
7626 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02007627 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007628
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007629 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007630 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
7631
Ivo van Doornaa674632010-06-29 21:48:37 +02007632 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007633 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02007634 IEEE80211_HT_CAP_RX_STBC_SHIFT;
7635
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007636 spec->ht.ampdu_factor = 3;
7637 spec->ht.ampdu_density = 4;
7638 spec->ht.mcs.tx_params =
7639 IEEE80211_HT_MCS_TX_DEFINED |
7640 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007641 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007642 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
7643
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007644 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007645 case 3:
7646 spec->ht.mcs.rx_mask[2] = 0xff;
7647 case 2:
7648 spec->ht.mcs.rx_mask[1] = 0xff;
7649 case 1:
7650 spec->ht.mcs.rx_mask[0] = 0xff;
7651 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
7652 break;
7653 }
7654
7655 /*
7656 * Create channel information array
7657 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00007658 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007659 if (!info)
7660 return -ENOMEM;
7661
7662 spec->channels_info = info;
7663
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007664 default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
7665 default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007666
Gabor Juhosc0a14362013-07-08 16:08:28 +02007667 if (rt2x00dev->default_ant.tx_chain_num > 2)
7668 default_power3 = rt2800_eeprom_addr(rt2x00dev,
7669 EEPROM_EXT_TXPOWER_BG3);
7670 else
7671 default_power3 = NULL;
7672
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007673 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007674 info[i].default_power1 = default_power1[i];
7675 info[i].default_power2 = default_power2[i];
Gabor Juhosc0a14362013-07-08 16:08:28 +02007676 if (default_power3)
7677 info[i].default_power3 = default_power3[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007678 }
7679
7680 if (spec->num_channels > 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007681 default_power1 = rt2800_eeprom_addr(rt2x00dev,
7682 EEPROM_TXPOWER_A1);
7683 default_power2 = rt2800_eeprom_addr(rt2x00dev,
7684 EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007685
Gabor Juhosc0a14362013-07-08 16:08:28 +02007686 if (rt2x00dev->default_ant.tx_chain_num > 2)
7687 default_power3 =
7688 rt2800_eeprom_addr(rt2x00dev,
7689 EEPROM_EXT_TXPOWER_A3);
7690 else
7691 default_power3 = NULL;
7692
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007693 for (i = 14; i < spec->num_channels; i++) {
Gabor Juhos0a6f3a82013-06-22 13:13:25 +02007694 info[i].default_power1 = default_power1[i - 14];
7695 info[i].default_power2 = default_power2[i - 14];
Gabor Juhosc0a14362013-07-08 16:08:28 +02007696 if (default_power3)
7697 info[i].default_power3 = default_power3[i - 14];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007698 }
7699 }
7700
John Li2e9c43d2012-02-16 21:40:57 +08007701 switch (rt2x00dev->chip.rf) {
7702 case RF2020:
7703 case RF3020:
7704 case RF3021:
7705 case RF3022:
7706 case RF3320:
7707 case RF3052:
Gabor Juhos1095df02013-07-08 16:08:31 +02007708 case RF3053:
Stanislaw Gruszka3b9b74b2013-09-25 15:34:55 +02007709 case RF3070:
Woody Hunga89534e2012-06-13 15:01:16 +08007710 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007711 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08007712 case RF5370:
7713 case RF5372:
7714 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08007715 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08007716 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
7717 break;
7718 }
7719
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007720 return 0;
7721}
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007722
Gabor Juhoscbafb602013-03-30 14:53:10 +01007723static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
7724{
7725 u32 reg;
7726 u32 rt;
7727 u32 rev;
7728
7729 if (rt2x00_rt(rt2x00dev, RT3290))
7730 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
7731 else
7732 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
7733
7734 rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
7735 rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
7736
7737 switch (rt) {
7738 case RT2860:
7739 case RT2872:
7740 case RT2883:
7741 case RT3070:
7742 case RT3071:
7743 case RT3090:
7744 case RT3290:
7745 case RT3352:
7746 case RT3390:
7747 case RT3572:
Gabor Juhos2dc2bd22013-07-08 16:08:33 +02007748 case RT3593:
Gabor Juhoscbafb602013-03-30 14:53:10 +01007749 case RT5390:
7750 case RT5392:
7751 case RT5592:
7752 break;
7753 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007754 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
7755 rt, rev);
Gabor Juhoscbafb602013-03-30 14:53:10 +01007756 return -ENODEV;
7757 }
7758
7759 rt2x00_set_rt(rt2x00dev, rt, rev);
7760
7761 return 0;
7762}
7763
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007764int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
7765{
7766 int retval;
7767 u32 reg;
7768
Gabor Juhoscbafb602013-03-30 14:53:10 +01007769 retval = rt2800_probe_rt(rt2x00dev);
7770 if (retval)
7771 return retval;
7772
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007773 /*
7774 * Allocate eeprom data.
7775 */
7776 retval = rt2800_validate_eeprom(rt2x00dev);
7777 if (retval)
7778 return retval;
7779
7780 retval = rt2800_init_eeprom(rt2x00dev);
7781 if (retval)
7782 return retval;
7783
7784 /*
7785 * Enable rfkill polling by setting GPIO direction of the
7786 * rfkill switch GPIO pin correctly.
7787 */
7788 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
7789 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
7790 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
7791
7792 /*
7793 * Initialize hw specifications.
7794 */
7795 retval = rt2800_probe_hw_mode(rt2x00dev);
7796 if (retval)
7797 return retval;
7798
7799 /*
7800 * Set device capabilities.
7801 */
7802 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
7803 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
7804 if (!rt2x00_is_usb(rt2x00dev))
7805 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
7806
7807 /*
7808 * Set device requirements.
7809 */
7810 if (!rt2x00_is_soc(rt2x00dev))
7811 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
7812 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
7813 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
7814 if (!rt2800_hwcrypt_disabled(rt2x00dev))
7815 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
7816 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
7817 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
7818 if (rt2x00_is_usb(rt2x00dev))
7819 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
7820 else {
7821 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
7822 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
7823 }
7824
7825 /*
7826 * Set the rssi offset.
7827 */
7828 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
7829
7830 return 0;
7831}
7832EXPORT_SYMBOL_GPL(rt2800_probe_hw);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007833
7834/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007835 * IEEE80211 stack callback functions.
7836 */
Helmut Schaae7836192010-07-11 12:28:54 +02007837void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
7838 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007839{
7840 struct rt2x00_dev *rt2x00dev = hw->priv;
7841 struct mac_iveiv_entry iveiv_entry;
7842 u32 offset;
7843
7844 offset = MAC_IVEIV_ENTRY(hw_key_idx);
7845 rt2800_register_multiread(rt2x00dev, offset,
7846 &iveiv_entry, sizeof(iveiv_entry));
7847
Julia Lawall855da5e2009-12-13 17:07:45 +01007848 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
7849 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007850}
Helmut Schaae7836192010-07-11 12:28:54 +02007851EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007852
Helmut Schaae7836192010-07-11 12:28:54 +02007853int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007854{
7855 struct rt2x00_dev *rt2x00dev = hw->priv;
7856 u32 reg;
7857 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
7858
7859 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
7860 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
7861 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
7862
7863 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
7864 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
7865 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
7866
7867 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
7868 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
7869 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
7870
7871 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
7872 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
7873 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
7874
7875 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
7876 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
7877 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
7878
7879 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
7880 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
7881 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
7882
7883 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
7884 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
7885 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
7886
7887 return 0;
7888}
Helmut Schaae7836192010-07-11 12:28:54 +02007889EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007890
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007891int rt2800_conf_tx(struct ieee80211_hw *hw,
7892 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02007893 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007894{
7895 struct rt2x00_dev *rt2x00dev = hw->priv;
7896 struct data_queue *queue;
7897 struct rt2x00_field32 field;
7898 int retval;
7899 u32 reg;
7900 u32 offset;
7901
7902 /*
7903 * First pass the configuration through rt2x00lib, that will
7904 * update the queue settings and validate the input. After that
7905 * we are free to update the registers based on the value
7906 * in the queue parameter.
7907 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007908 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007909 if (retval)
7910 return retval;
7911
7912 /*
7913 * We only need to perform additional register initialization
7914 * for WMM queues/
7915 */
7916 if (queue_idx >= 4)
7917 return 0;
7918
Helmut Schaa11f818e2011-03-03 19:38:55 +01007919 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007920
7921 /* Update WMM TXOP register */
7922 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
7923 field.bit_offset = (queue_idx & 1) * 16;
7924 field.bit_mask = 0xffff << field.bit_offset;
7925
7926 rt2800_register_read(rt2x00dev, offset, &reg);
7927 rt2x00_set_field32(&reg, field, queue->txop);
7928 rt2800_register_write(rt2x00dev, offset, reg);
7929
7930 /* Update WMM registers */
7931 field.bit_offset = queue_idx * 4;
7932 field.bit_mask = 0xf << field.bit_offset;
7933
7934 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
7935 rt2x00_set_field32(&reg, field, queue->aifs);
7936 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
7937
7938 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
7939 rt2x00_set_field32(&reg, field, queue->cw_min);
7940 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
7941
7942 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
7943 rt2x00_set_field32(&reg, field, queue->cw_max);
7944 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
7945
7946 /* Update EDCA registers */
7947 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
7948
7949 rt2800_register_read(rt2x00dev, offset, &reg);
7950 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
7951 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
7952 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
7953 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
7954 rt2800_register_write(rt2x00dev, offset, reg);
7955
7956 return 0;
7957}
Helmut Schaae7836192010-07-11 12:28:54 +02007958EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007959
Eliad Peller37a41b42011-09-21 14:06:11 +03007960u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007961{
7962 struct rt2x00_dev *rt2x00dev = hw->priv;
7963 u64 tsf;
7964 u32 reg;
7965
7966 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
7967 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
7968 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
7969 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
7970
7971 return tsf;
7972}
Helmut Schaae7836192010-07-11 12:28:54 +02007973EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007974
Helmut Schaae7836192010-07-11 12:28:54 +02007975int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7976 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01007977 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
7978 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02007979{
Helmut Schaaaf353232011-09-08 14:38:36 +02007980 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02007981 int ret = 0;
7982
Helmut Schaaaf353232011-09-08 14:38:36 +02007983 /*
7984 * Don't allow aggregation for stations the hardware isn't aware
7985 * of because tx status reports for frames to an unknown station
7986 * always contain wcid=255 and thus we can't distinguish between
7987 * multiple stations which leads to unwanted situations when the
7988 * hw reorders frames due to aggregation.
7989 */
7990 if (sta_priv->wcid < 0)
7991 return 1;
7992
Helmut Schaa1df90802010-06-29 21:38:12 +02007993 switch (action) {
7994 case IEEE80211_AMPDU_RX_START:
7995 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02007996 /*
7997 * The hw itself takes care of setting up BlockAck mechanisms.
7998 * So, we only have to allow mac80211 to nagotiate a BlockAck
7999 * agreement. Once that is done, the hw will BlockAck incoming
8000 * AMPDUs without further setup.
8001 */
Helmut Schaa1df90802010-06-29 21:38:12 +02008002 break;
8003 case IEEE80211_AMPDU_TX_START:
8004 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8005 break;
Johannes Berg18b559d2012-07-18 13:51:25 +02008006 case IEEE80211_AMPDU_TX_STOP_CONT:
8007 case IEEE80211_AMPDU_TX_STOP_FLUSH:
8008 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
Helmut Schaa1df90802010-06-29 21:38:12 +02008009 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8010 break;
8011 case IEEE80211_AMPDU_TX_OPERATIONAL:
8012 break;
8013 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07008014 rt2x00_warn((struct rt2x00_dev *)hw->priv,
8015 "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02008016 }
8017
8018 return ret;
8019}
Helmut Schaae7836192010-07-11 12:28:54 +02008020EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02008021
Helmut Schaa977206d2010-12-13 12:31:58 +01008022int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
8023 struct survey_info *survey)
8024{
8025 struct rt2x00_dev *rt2x00dev = hw->priv;
8026 struct ieee80211_conf *conf = &hw->conf;
8027 u32 idle, busy, busy_ext;
8028
8029 if (idx != 0)
8030 return -ENOENT;
8031
Karl Beldan675a0b02013-03-25 16:26:57 +01008032 survey->channel = conf->chandef.chan;
Helmut Schaa977206d2010-12-13 12:31:58 +01008033
8034 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
8035 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
8036 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
8037
8038 if (idle || busy) {
8039 survey->filled = SURVEY_INFO_CHANNEL_TIME |
8040 SURVEY_INFO_CHANNEL_TIME_BUSY |
8041 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
8042
8043 survey->channel_time = (idle + busy) / 1000;
8044 survey->channel_time_busy = busy / 1000;
8045 survey->channel_time_ext_busy = busy_ext / 1000;
8046 }
8047
Helmut Schaa9931df22011-12-22 09:36:29 +01008048 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
8049 survey->filled |= SURVEY_INFO_IN_USE;
8050
Helmut Schaa977206d2010-12-13 12:31:58 +01008051 return 0;
8052
8053}
8054EXPORT_SYMBOL_GPL(rt2800_get_survey);
8055
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02008056MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
8057MODULE_VERSION(DRV_VERSION);
8058MODULE_DESCRIPTION("Ralink RT2800 library");
8059MODULE_LICENSE("GPL");