blob: f6a262555ef2bb337ff7d3b10b525366052990d1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Low-level SLB routines
3 *
4 * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
5 *
6 * Based on earlier C version:
7 * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
8 * Copyright (c) 2001 Dave Engebretsen
9 * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/ppc_asm.h>
Sam Ravnborg0013a852005-09-09 20:57:26 +020019#include <asm/asm-offsets.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/cputable.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110021#include <asm/page.h>
22#include <asm/mmu.h>
23#include <asm/pgtable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100024#include <asm/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110026/* void slb_allocate_realmode(unsigned long ea);
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 * Create an SLB entry for the given EA (user or kernel).
29 * r3 = faulting address, r13 = PACA
30 * r9, r10, r11 are clobbered by this function
31 * No other registers are examined or changed.
32 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110033_GLOBAL(slb_allocate_realmode)
34 /* r3 = faulting address */
35
36 srdi r9,r3,60 /* get region */
37 srdi r10,r3,28 /* get esid */
Michael Ellermanb5666f72005-12-05 10:24:33 -060038 cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110039
Michael Ellermanb5666f72005-12-05 10:24:33 -060040 /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110041 blt cr7,0f /* user or kernel? */
42
43 /* kernel address: proto-VSID = ESID */
44 /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
45 * this code will generate the protoVSID 0xfffffffff for the
46 * top segment. That's ok, the scramble below will translate
47 * it to VSID 0, which is reserved as a bad VSID - one which
48 * will never have any pages in it. */
49
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100050 /* Check if hitting the linear mapping or some other kernel space
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110051 */
52 bne cr7,1f
53
54 /* Linear mapping encoding bits, the "li" instruction below will
55 * be patched by the kernel at boot
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110057_GLOBAL(slb_miss_kernel_load_linear)
58 li r11,0
Paul Mackerras1189be62007-10-11 20:37:10 +100059BEGIN_FTR_SECTION
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110060 b slb_finish_load
Matt Evans44ae3ab2011-04-06 19:48:50 +000061END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
Paul Mackerras1189be62007-10-11 20:37:10 +100062 b slb_finish_load_1T
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110063
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000641:
65#ifdef CONFIG_SPARSEMEM_VMEMMAP
66 /* Check virtual memmap region. To be patches at kernel boot */
67 cmpldi cr0,r9,0xf
68 bne 1f
69_GLOBAL(slb_miss_kernel_load_vmemmap)
70 li r11,0
71 b 6f
721:
73#endif /* CONFIG_SPARSEMEM_VMEMMAP */
74
Benjamin Herrenschmidt8d8997f2009-10-12 20:43:47 +000075 /* vmalloc mapping gets the encoding from the PACA as the mapping
76 * can be demoted from 64K -> 4K dynamically on some machines
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100078 clrldi r11,r10,48
79 cmpldi r11,(VMALLOC_SIZE >> 28) - 1
80 bgt 5f
81 lhz r11,PACAVMALLOCSLLP(r13)
Paul Mackerras1189be62007-10-11 20:37:10 +100082 b 6f
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000835:
Benjamin Herrenschmidt8d8997f2009-10-12 20:43:47 +000084 /* IO mapping */
85 _GLOBAL(slb_miss_kernel_load_io)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110086 li r11,0
Paul Mackerras1189be62007-10-11 20:37:10 +1000876:
88BEGIN_FTR_SECTION
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110089 b slb_finish_load
Matt Evans44ae3ab2011-04-06 19:48:50 +000090END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
Paul Mackerras1189be62007-10-11 20:37:10 +100091 b slb_finish_load_1T
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110092
930: /* user address: proto-VSID = context << 15 | ESID. First check
94 * if the address is within the boundaries of the user region
95 */
96 srdi. r9,r10,USER_ESID_BITS
97 bne- 8f /* invalid ea bits set */
98
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100099
100 /* when using slices, we extract the psize off the slice bitmaps
101 * and then we need to get the sllp encoding off the mmu_psize_defs
102 * array.
103 *
104 * XXX This is a bit inefficient especially for the normal case,
105 * so we should try to implement a fast path for the standard page
106 * size using the old sllp value so we avoid the array. We cannot
107 * really do dynamic patching unfortunately as processes might flip
108 * between 4k and 64k standard page size
109 */
110#ifdef CONFIG_PPC_MM_SLICES
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000111 /* r10 have esid */
David Gibson7d24f0b2005-11-07 00:57:52 -0800112 cmpldi r10,16
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000113 /* below SLICE_LOW_TOP */
David Gibson7d24f0b2005-11-07 00:57:52 -0800114 blt 5f
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000115 /*
116 * Handle hpsizes,
117 * r9 is get_paca()->context.high_slices_psize[index], r11 is mask_index
118 */
119 srdi r11,r10,(SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT + 1) /* index */
120 addi r9,r11,PACAHIGHSLICEPSIZE
121 lbzx r9,r13,r9 /* r9 is hpsizes[r11] */
122 /* r11 = (r10 >> (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)) & 0x1 */
123 rldicl r11,r10,(64 - (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)),63
124 b 6f
David Gibson7d24f0b2005-11-07 00:57:52 -0800125
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001265:
127 /*
128 * Handle lpsizes
129 * r9 is get_paca()->context.low_slices_psize, r11 is index
130 */
131 ld r9,PACALOWSLICESPSIZE(r13)
132 mr r11,r10
1336:
134 sldi r11,r11,2 /* index * 4 */
135 /* Extract the psize and multiply to get an array offset */
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000136 srd r9,r9,r11
137 andi. r9,r9,0xf
138 mulli r9,r9,MMUPSIZEDEFSIZE
David Gibson7d24f0b2005-11-07 00:57:52 -0800139
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000140 /* Now get to the array and obtain the sllp
141 */
142 ld r11,PACATOC(r13)
143 ld r11,mmu_psize_defs@got(r11)
144 add r11,r11,r9
145 ld r11,MMUPSIZESLLP(r11)
146 ori r11,r11,SLB_VSID_USER
147#else
148 /* paca context sllp already contains the SLB_VSID_USER bits */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000149 lhz r11,PACACONTEXTSLLP(r13)
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000150#endif /* CONFIG_PPC_MM_SLICES */
151
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100152 ld r9,PACACONTEXTID(r13)
Paul Mackerras1189be62007-10-11 20:37:10 +1000153BEGIN_FTR_SECTION
154 cmpldi r10,0x1000
Matt Evans44ae3ab2011-04-06 19:48:50 +0000155END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100156 rldimi r10,r9,USER_ESID_BITS,0
Paul Mackerras1189be62007-10-11 20:37:10 +1000157BEGIN_FTR_SECTION
158 bge slb_finish_load_1T
Matt Evans44ae3ab2011-04-06 19:48:50 +0000159END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100160 b slb_finish_load
161
1628: /* invalid EA */
163 li r10,0 /* BAD_VSID */
164 li r11,SLB_VSID_USER /* flags don't much matter */
165 b slb_finish_load
166
167#ifdef __DISABLED__
168
169/* void slb_allocate_user(unsigned long ea);
170 *
171 * Create an SLB entry for the given EA (user or kernel).
172 * r3 = faulting address, r13 = PACA
173 * r9, r10, r11 are clobbered by this function
174 * No other registers are examined or changed.
175 *
176 * It is called with translation enabled in order to be able to walk the
177 * page tables. This is not currently used.
178 */
179_GLOBAL(slb_allocate_user)
180 /* r3 = faulting address */
181 srdi r10,r3,28 /* get esid */
182
183 crset 4*cr7+lt /* set "user" flag for later */
184
185 /* check if we fit in the range covered by the pagetables*/
186 srdi. r9,r3,PGTABLE_EADDR_SIZE
187 crnot 4*cr0+eq,4*cr0+eq
188 beqlr
189
190 /* now we need to get to the page tables in order to get the page
191 * size encoding from the PMD. In the future, we'll be able to deal
192 * with 1T segments too by getting the encoding from the PGD instead
193 */
194 ld r9,PACAPGDIR(r13)
195 cmpldi cr0,r9,0
196 beqlr
197 rlwinm r11,r10,8,25,28
198 ldx r9,r9,r11 /* get pgd_t */
199 cmpldi cr0,r9,0
200 beqlr
201 rlwinm r11,r10,3,17,28
202 ldx r9,r9,r11 /* get pmd_t */
203 cmpldi cr0,r9,0
204 beqlr
205
206 /* build vsid flags */
207 andi. r11,r9,SLB_VSID_LLP
208 ori r11,r11,SLB_VSID_USER
209
210 /* get context to calculate proto-VSID */
211 ld r9,PACACONTEXTID(r13)
212 rldimi r10,r9,USER_ESID_BITS,0
213
214 /* fall through slb_finish_load */
215
216#endif /* __DISABLED__ */
217
218
219/*
220 * Finish loading of an SLB entry and return
221 *
Michael Ellermanb5666f72005-12-05 10:24:33 -0600222 * r3 = EA, r10 = proto-VSID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100223 */
224slb_finish_load:
Paul Mackerras1189be62007-10-11 20:37:10 +1000225 ASM_VSID_SCRAMBLE(r10,r9,256M)
Aneesh Kumar K.Vac8dc282012-09-10 02:52:53 +0000226 /*
227 * bits above VSID_BITS_256M need to be ignored from r10
228 * also combine VSID and flags
229 */
230 rldimi r11,r10,SLB_VSID_SHIFT,(64 - (SLB_VSID_SHIFT + VSID_BITS_256M))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100231
232 /* r3 = EA, r11 = VSID data */
233 /*
234 * Find a slot, round robin. Previously we tried to find a
235 * free slot first but that took too long. Unfortunately we
236 * dont have any LRU information to help us choose a slot.
237 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Paul Mackerras1189be62007-10-11 20:37:10 +10002397: ld r10,PACASTABRR(r13)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 addi r10,r10,1
Michael Neuling584f8b72007-12-06 17:24:48 +1100241 /* This gets soft patched on boot. */
242_GLOBAL(slb_compare_rr_to_size)
243 cmpldi r10,0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 blt+ 4f
246 li r10,SLB_NUM_BOLTED
247
2484:
249 std r10,PACASTABRR(r13)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100250
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100252 rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
253 oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100255 /* r3 = ESID data, r11 = VSID data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257 /*
258 * No need for an isync before or after this slbmte. The exception
259 * we enter with and the rfid we exit with are context synchronizing.
260 */
261 slbmte r11,r10
262
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100263 /* we're done for kernel addresses */
264 crclr 4*cr0+eq /* set result to "success" */
265 bgelr cr7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 /* Update the slb cache */
268 lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
269 cmpldi r3,SLB_CACHE_ENTRIES
270 bge 1f
271
272 /* still room in the slb cache */
Aneesh Kumar K.V735cafc2012-09-10 02:52:54 +0000273 sldi r11,r3,2 /* r11 = offset * sizeof(u32) */
274 srdi r10,r10,28 /* get the 36 bits of the ESID */
275 add r11,r11,r13 /* r11 = (u32 *)paca + offset */
276 stw r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 addi r3,r3,1 /* offset++ */
278 b 2f
2791: /* offset >= SLB_CACHE_ENTRIES */
280 li r3,SLB_CACHE_ENTRIES+1
2812:
282 sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100283 crclr 4*cr0+eq /* set result to "success" */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 blr
285
Paul Mackerras1189be62007-10-11 20:37:10 +1000286/*
287 * Finish loading of a 1T SLB entry (for the kernel linear mapping) and return.
Paul Mackerras1189be62007-10-11 20:37:10 +1000288 *
289 * r3 = EA, r10 = proto-VSID, r11 = flags, clobbers r9
290 */
291slb_finish_load_1T:
292 srdi r10,r10,40-28 /* get 1T ESID */
293 ASM_VSID_SCRAMBLE(r10,r9,1T)
Aneesh Kumar K.Vac8dc282012-09-10 02:52:53 +0000294 /*
295 * bits above VSID_BITS_1T need to be ignored from r10
296 * also combine VSID and flags
297 */
298 rldimi r11,r10,SLB_VSID_SHIFT_1T,(64 - (SLB_VSID_SHIFT_1T + VSID_BITS_1T))
Paul Mackerras1189be62007-10-11 20:37:10 +1000299 li r10,MMU_SEGSIZE_1T
300 rldimi r11,r10,SLB_VSID_SSIZE_SHIFT,0 /* insert segment size */
301
302 /* r3 = EA, r11 = VSID data */
303 clrrdi r3,r3,SID_SHIFT_1T /* clear out non-ESID bits */
304 b 7b
305