blob: aea110c9d638fa6c3e7665da8effe1996e692ecd [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300241enum dsi_lane {
242 DSI_CLK_P = 1 << 0,
243 DSI_CLK_N = 1 << 1,
244 DSI_DATA1_P = 1 << 2,
245 DSI_DATA1_N = 1 << 3,
246 DSI_DATA2_P = 1 << 4,
247 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530248 DSI_DATA3_P = 1 << 6,
249 DSI_DATA3_N = 1 << 7,
250 DSI_DATA4_P = 1 << 8,
251 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300252};
253
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200254struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 u16 x, y, w, h;
256 struct omap_dss_device *device;
257};
258
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200259struct dsi_irq_stats {
260 unsigned long last_reset;
261 unsigned irq_count;
262 unsigned dsi_irqs[32];
263 unsigned vc_irqs[4][32];
264 unsigned cio_irqs[32];
265};
266
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200267struct dsi_isr_tables {
268 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
270 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
271};
272
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530273struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000274 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300276
archit tanejaaffe3602011-02-23 08:41:03 +0000277 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279 struct clk *dss_clk;
280 struct clk *sys_clk;
281
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300282 int (*enable_pads)(int dsi_id, unsigned lane_mask);
283 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300284
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200285 struct dsi_clock_info current_cinfo;
286
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300287 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200288 struct regulator *vdds_dsi_reg;
289
290 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530291 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 struct omap_dss_device *dssdev;
293 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530294 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295 } vc[4];
296
297 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200298 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
300 unsigned pll_locked;
301
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200302 spinlock_t irq_lock;
303 struct dsi_isr_tables isr_tables;
304 /* space for a copy used by the interrupt handler */
305 struct dsi_isr_tables isr_tables_copy;
306
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200307 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200309
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300311 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200312
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200313 void (*framedone_callback)(int, void *);
314 void *framedone_data;
315
316 struct delayed_work framedone_timeout_work;
317
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200318#ifdef DSI_CATCH_MISSING_TE
319 struct timer_list te_timer;
320#endif
321
322 unsigned long cache_req_pck;
323 unsigned long cache_clk_freq;
324 struct dsi_clock_info cache_cinfo;
325
326 u32 errors;
327 spinlock_t errors_lock;
328#ifdef DEBUG
329 ktime_t perf_setup_time;
330 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331#endif
332 int debug_read;
333 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200334
335#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
336 spinlock_t irq_stats_lock;
337 struct dsi_irq_stats irq_stats;
338#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500339 /* DSI PLL Parameter Ranges */
340 unsigned long regm_max, regn_max;
341 unsigned long regm_dispc_max, regm_dsi_max;
342 unsigned long fint_min, fint_max;
343 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300344
Tomi Valkeinend9820852011-10-12 15:05:59 +0300345 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530346
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300347 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
348 unsigned num_lanes_used;
349
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300350 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530351};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352
Archit Taneja2e868db2011-05-12 17:26:28 +0530353struct dsi_packet_sent_handler_data {
354 struct platform_device *dsidev;
355 struct completion *completion;
356};
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200360#ifdef DEBUG
361static unsigned int dsi_perf;
362module_param_named(dsi_perf, dsi_perf, bool, 0644);
363#endif
364
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
366{
367 return dev_get_drvdata(&dsidev->dev);
368}
369
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530370static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
371{
372 return dsi_pdev_map[dssdev->phy.dsi.module];
373}
374
375struct platform_device *dsi_get_dsidev_from_id(int module)
376{
377 return dsi_pdev_map[module];
378}
379
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300380static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530381{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300382 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530383}
384
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530385static inline void dsi_write_reg(struct platform_device *dsidev,
386 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530393static inline u32 dsi_read_reg(struct platform_device *dsidev,
394 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400
Archit Taneja1ffefe72011-05-12 17:26:24 +0530401void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407}
408EXPORT_SYMBOL(dsi_bus_lock);
409
Archit Taneja1ffefe72011-05-12 17:26:24 +0530410void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417EXPORT_SYMBOL(dsi_bus_unlock);
418
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200420{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530421 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
422
423 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200424}
425
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200426static void dsi_completion_handler(void *data, u32 mask)
427{
428 complete((struct completion *)data);
429}
430
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530431static inline int wait_for_bit_change(struct platform_device *dsidev,
432 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200433{
434 int t = 100000;
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437 if (--t == 0)
438 return !value;
439 }
440
441 return value;
442}
443
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530444u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
445{
446 switch (fmt) {
447 case OMAP_DSS_DSI_FMT_RGB888:
448 case OMAP_DSS_DSI_FMT_RGB666:
449 return 24;
450 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
451 return 18;
452 case OMAP_DSS_DSI_FMT_RGB565:
453 return 16;
454 default:
455 BUG();
456 }
457}
458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
463 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530475 struct omap_dss_device *dssdev = dsi->update_region.device;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476 ktime_t t, setup_time, trans_time;
477 u32 total_bytes;
478 u32 setup_us, trans_us, total_us;
479
480 if (!dsi_perf)
481 return;
482
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483 t = ktime_get();
484
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530485 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200486 setup_us = (u32)ktime_to_us(setup_time);
487 if (setup_us == 0)
488 setup_us = 1;
489
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491 trans_us = (u32)ktime_to_us(trans_time);
492 if (trans_us == 0)
493 trans_us = 1;
494
495 total_us = setup_us + trans_us;
496
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530497 total_bytes = dsi->update_region.w *
498 dsi->update_region.h *
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530499 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200501 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
502 "%u bytes, %u kbytes/sec\n",
503 name,
504 setup_us,
505 trans_us,
506 total_us,
507 1000*1000 / total_us,
508 total_bytes,
509 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510}
511#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300512static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_mark_start(struct platform_device *dsidev)
517{
518}
519
520static inline void dsi_perf_show(struct platform_device *dsidev,
521 const char *name)
522{
523}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200524#endif
525
526static void print_irq_status(u32 status)
527{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200528 if (status == 0)
529 return;
530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531#ifndef VERBOSE_IRQ
532 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
533 return;
534#endif
535 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
536
537#define PIS(x) \
538 if (status & DSI_IRQ_##x) \
539 printk(#x " ");
540#ifdef VERBOSE_IRQ
541 PIS(VC0);
542 PIS(VC1);
543 PIS(VC2);
544 PIS(VC3);
545#endif
546 PIS(WAKEUP);
547 PIS(RESYNC);
548 PIS(PLL_LOCK);
549 PIS(PLL_UNLOCK);
550 PIS(PLL_RECALL);
551 PIS(COMPLEXIO_ERR);
552 PIS(HS_TX_TIMEOUT);
553 PIS(LP_RX_TIMEOUT);
554 PIS(TE_TRIGGER);
555 PIS(ACK_TRIGGER);
556 PIS(SYNC_LOST);
557 PIS(LDO_POWER_GOOD);
558 PIS(TA_TIMEOUT);
559#undef PIS
560
561 printk("\n");
562}
563
564static void print_irq_status_vc(int channel, u32 status)
565{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200566 if (status == 0)
567 return;
568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569#ifndef VERBOSE_IRQ
570 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
571 return;
572#endif
573 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
574
575#define PIS(x) \
576 if (status & DSI_VC_IRQ_##x) \
577 printk(#x " ");
578 PIS(CS);
579 PIS(ECC_CORR);
580#ifdef VERBOSE_IRQ
581 PIS(PACKET_SENT);
582#endif
583 PIS(FIFO_TX_OVF);
584 PIS(FIFO_RX_OVF);
585 PIS(BTA);
586 PIS(ECC_NO_CORR);
587 PIS(FIFO_TX_UDF);
588 PIS(PP_BUSY_CHANGE);
589#undef PIS
590 printk("\n");
591}
592
593static void print_irq_status_cio(u32 status)
594{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200595 if (status == 0)
596 return;
597
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200598 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
599
600#define PIS(x) \
601 if (status & DSI_CIO_IRQ_##x) \
602 printk(#x " ");
603 PIS(ERRSYNCESC1);
604 PIS(ERRSYNCESC2);
605 PIS(ERRSYNCESC3);
606 PIS(ERRESC1);
607 PIS(ERRESC2);
608 PIS(ERRESC3);
609 PIS(ERRCONTROL1);
610 PIS(ERRCONTROL2);
611 PIS(ERRCONTROL3);
612 PIS(STATEULPS1);
613 PIS(STATEULPS2);
614 PIS(STATEULPS3);
615 PIS(ERRCONTENTIONLP0_1);
616 PIS(ERRCONTENTIONLP1_1);
617 PIS(ERRCONTENTIONLP0_2);
618 PIS(ERRCONTENTIONLP1_2);
619 PIS(ERRCONTENTIONLP0_3);
620 PIS(ERRCONTENTIONLP1_3);
621 PIS(ULPSACTIVENOT_ALL0);
622 PIS(ULPSACTIVENOT_ALL1);
623#undef PIS
624
625 printk("\n");
626}
627
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530629static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
630 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200631{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 int i;
634
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dsi->irq_stats.irq_count++;
638 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
640 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530643 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646}
647#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530648#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200649#endif
650
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651static int debug_irq;
652
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530653static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
654 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657 int i;
658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659 if (irqstatus & DSI_IRQ_ERROR_MASK) {
660 DSSERR("DSI error, irqstatus %x\n", irqstatus);
661 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530662 spin_lock(&dsi->errors_lock);
663 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
664 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665 } else if (debug_irq) {
666 print_irq_status(irqstatus);
667 }
668
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 for (i = 0; i < 4; ++i) {
670 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
671 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
672 i, vcstatus[i]);
673 print_irq_status_vc(i, vcstatus[i]);
674 } else if (debug_irq) {
675 print_irq_status_vc(i, vcstatus[i]);
676 }
677 }
678
679 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
680 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
681 print_irq_status_cio(ciostatus);
682 } else if (debug_irq) {
683 print_irq_status_cio(ciostatus);
684 }
685}
686
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200687static void dsi_call_isrs(struct dsi_isr_data *isr_array,
688 unsigned isr_array_size, u32 irqstatus)
689{
690 struct dsi_isr_data *isr_data;
691 int i;
692
693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
695 if (isr_data->isr && isr_data->mask & irqstatus)
696 isr_data->isr(isr_data->arg, irqstatus);
697 }
698}
699
700static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
701 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
702{
703 int i;
704
705 dsi_call_isrs(isr_tables->isr_table,
706 ARRAY_SIZE(isr_tables->isr_table),
707 irqstatus);
708
709 for (i = 0; i < 4; ++i) {
710 if (vcstatus[i] == 0)
711 continue;
712 dsi_call_isrs(isr_tables->isr_table_vc[i],
713 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
714 vcstatus[i]);
715 }
716
717 if (ciostatus != 0)
718 dsi_call_isrs(isr_tables->isr_table_cio,
719 ARRAY_SIZE(isr_tables->isr_table_cio),
720 ciostatus);
721}
722
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
724{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530726 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727 u32 irqstatus, vcstatus[4], ciostatus;
728 int i;
729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
737 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
747 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748 if ((irqstatus & (1 << i)) == 0) {
749 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300751 }
752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 }
759
760 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766 } else {
767 ciostatus = 0;
768 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#ifdef DSI_CATCH_MISSING_TE
771 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530772 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773#endif
774
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775 /* make a copy and unlock, so that isrs can unregister
776 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
778 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530780 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200787
archit tanejaaffe3602011-02-23 08:41:03 +0000788 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200789}
790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
793 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 unsigned isr_array_size, u32 default_mask,
795 const struct dsi_reg enable_reg,
796 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 struct dsi_isr_data *isr_data;
799 u32 mask;
800 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801 int i;
802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 for (i = 0; i < isr_array_size; i++) {
806 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (isr_data->isr == NULL)
809 continue;
810
811 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812 }
813
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
817 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_read_reg(dsidev, enable_reg);
821 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822}
823
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530832 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
833 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834 DSI_IRQENABLE, DSI_IRQSTATUS);
835}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
841
842 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
843 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844 DSI_VC_IRQ_ERROR_MASK,
845 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
846}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
852
853 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
854 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 DSI_CIO_IRQ_ERROR_MASK,
856 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
857}
858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 unsigned long flags;
863 int vc;
864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530869 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871 _omap_dsi_set_irqs_vc(dsidev, vc);
872 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875}
876
877static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
878 struct dsi_isr_data *isr_array, unsigned isr_array_size)
879{
880 struct dsi_isr_data *isr_data;
881 int free_idx;
882 int i;
883
884 BUG_ON(isr == NULL);
885
886 /* check for duplicate entry and find a free slot */
887 free_idx = -1;
888 for (i = 0; i < isr_array_size; i++) {
889 isr_data = &isr_array[i];
890
891 if (isr_data->isr == isr && isr_data->arg == arg &&
892 isr_data->mask == mask) {
893 return -EINVAL;
894 }
895
896 if (isr_data->isr == NULL && free_idx == -1)
897 free_idx = i;
898 }
899
900 if (free_idx == -1)
901 return -EBUSY;
902
903 isr_data = &isr_array[free_idx];
904 isr_data->isr = isr;
905 isr_data->arg = arg;
906 isr_data->mask = mask;
907
908 return 0;
909}
910
911static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
912 struct dsi_isr_data *isr_array, unsigned isr_array_size)
913{
914 struct dsi_isr_data *isr_data;
915 int i;
916
917 for (i = 0; i < isr_array_size; i++) {
918 isr_data = &isr_array[i];
919 if (isr_data->isr != isr || isr_data->arg != arg ||
920 isr_data->mask != mask)
921 continue;
922
923 isr_data->isr = NULL;
924 isr_data->arg = NULL;
925 isr_data->mask = 0;
926
927 return 0;
928 }
929
930 return -EINVAL;
931}
932
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530933static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
934 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 unsigned long flags;
938 int r;
939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
943 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
950 return r;
951}
952
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953static int dsi_unregister_isr(struct platform_device *dsidev,
954 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 unsigned long flags;
958 int r;
959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
963 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
965 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530966 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
970 return r;
971}
972
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
974 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977 unsigned long flags;
978 int r;
979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 dsi->isr_tables.isr_table_vc[channel],
984 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
986 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530987 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 return r;
992}
993
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
995 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998 unsigned long flags;
999 int r;
1000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 dsi->isr_tables.isr_table_vc[channel],
1005 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301008 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 return r;
1013}
1014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015static int dsi_register_isr_cio(struct platform_device *dsidev,
1016 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019 unsigned long flags;
1020 int r;
1021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1025 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
1032 return r;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1036 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 unsigned long flags;
1059 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 spin_lock_irqsave(&dsi->errors_lock, flags);
1061 e = dsi->errors;
1062 dsi->errors = 0;
1063 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 return e;
1065}
1066
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001067int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001069 int r;
1070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1071
1072 DSSDBG("dsi_runtime_get\n");
1073
1074 r = pm_runtime_get_sync(&dsi->pdev->dev);
1075 WARN_ON(r < 0);
1076 return r < 0 ? r : 0;
1077}
1078
1079void dsi_runtime_put(struct platform_device *dsidev)
1080{
1081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1082 int r;
1083
1084 DSSDBG("dsi_runtime_put\n");
1085
1086 r = pm_runtime_put(&dsi->pdev->dev);
1087 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088}
1089
1090/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1092 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001097 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001099 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 DSSERR("cannot lock PLL when enabling clocks\n");
1104 }
1105}
1106
1107#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301108static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109{
1110 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001111 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112
1113 if (!dss_debug)
1114 return;
1115
1116 /* A dummy read using the SCP interface to any DSIPHY register is
1117 * required after DSIPHY reset to complete the reset of the DSI complex
1118 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120
1121 printk(KERN_DEBUG "DSI resets: ");
1122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301126 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1128
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001129 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1130 b0 = 28;
1131 b1 = 27;
1132 b2 = 26;
1133 } else {
1134 b0 = 24;
1135 b1 = 25;
1136 b2 = 26;
1137 }
1138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301139 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001140 printk("PHY (%x%x%x, %d, %d, %d)\n",
1141 FLD_GET(l, b0, b0),
1142 FLD_GET(l, b1, b1),
1143 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144 FLD_GET(l, 29, 29),
1145 FLD_GET(l, 30, 30),
1146 FLD_GET(l, 31, 31));
1147}
1148#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150#endif
1151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153{
1154 DSSDBG("dsi_if_enable(%d)\n", enable);
1155
1156 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1161 return -EIO;
1162 }
1163
1164 return 0;
1165}
1166
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301169 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1170
1171 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172}
1173
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301174static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1177
1178 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179}
1180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301181static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184
1185 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186}
1187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189{
1190 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301191 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193
Archit Taneja5a8b5722011-05-12 17:26:29 +05301194 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001196 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301198 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301199 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200 }
1201
1202 return r;
1203}
1204
1205static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1206{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301207 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301208 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209 unsigned long dsi_fclk;
1210 unsigned lp_clk_div;
1211 unsigned long lp_clk;
1212
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001213 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301215 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216 return -EINVAL;
1217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219
1220 lp_clk = dsi_fclk / 2 / lp_clk_div;
1221
1222 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301223 dsi->current_cinfo.lp_clk = lp_clk;
1224 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301226 /* LP_CLK_DIVISOR */
1227 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 /* LP_RX_SYNCHRO_ENABLE */
1230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231
1232 return 0;
1233}
1234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001236{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301237 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1238
1239 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301240 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001241}
1242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301243static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001244{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1246
1247 WARN_ON(dsi->scp_clk_refcount == 0);
1248 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001250}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
1252enum dsi_pll_power_state {
1253 DSI_PLL_POWER_OFF = 0x0,
1254 DSI_PLL_POWER_ON_HSCLK = 0x1,
1255 DSI_PLL_POWER_ON_ALL = 0x2,
1256 DSI_PLL_POWER_ON_DIV = 0x3,
1257};
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259static int dsi_pll_power(struct platform_device *dsidev,
1260 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261{
1262 int t = 0;
1263
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001264 /* DSI-PLL power command 0x3 is not working */
1265 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1266 state == DSI_PLL_POWER_ON_DIV)
1267 state = DSI_PLL_POWER_ON_ALL;
1268
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 /* PLL_PWR_CMD */
1270 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271
1272 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001274 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 DSSERR("Failed to set DSI PLL power mode to %d\n",
1276 state);
1277 return -ENODEV;
1278 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001279 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280 }
1281
1282 return 0;
1283}
1284
1285/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001286static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1287 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1291
1292 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301298 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 return -EINVAL;
1300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001305 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 cinfo->highfreq = 0;
1309 } else {
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001310 cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001311
1312 if (cinfo->clkin < 32000000)
1313 cinfo->highfreq = 0;
1314 else
1315 cinfo->highfreq = 1;
1316 }
1317
1318 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1319
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301320 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 return -EINVAL;
1322
1323 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1324
1325 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1326 return -EINVAL;
1327
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 if (cinfo->regm_dispc > 0)
1329 cinfo->dsi_pll_hsdiv_dispc_clk =
1330 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301332 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 if (cinfo->regm_dsi > 0)
1335 cinfo->dsi_pll_hsdiv_dsi_clk =
1336 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301338 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339
1340 return 0;
1341}
1342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1344 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 struct dispc_clock_info *dispc_cinfo)
1346{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301347 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 struct dsi_clock_info cur, best;
1349 struct dispc_clock_info best_dispc;
1350 int min_fck_per_pck;
1351 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301352 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001354 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355
Taneja, Archit31ef8232011-03-14 23:28:22 -05001356 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301357
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301358 if (req_pck == dsi->cache_req_pck &&
1359 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301361 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301362 dispc_find_clk_divs(is_tft, req_pck,
1363 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364 return 0;
1365 }
1366
1367 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1368
1369 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301370 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 DSSERR("Requested pixel clock not possible with the current "
1372 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1373 "the constraint off.\n");
1374 min_fck_per_pck = 0;
1375 }
1376
1377 DSSDBG("dsi_pll_calc\n");
1378
1379retry:
1380 memset(&best, 0, sizeof(best));
1381 memset(&best_dispc, 0, sizeof(best_dispc));
1382
1383 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 cur.clkin = dss_sys_clk;
1385 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001386 cur.highfreq = 0;
1387
1388 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1389 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1390 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301391 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 if (cur.highfreq == 0)
1393 cur.fint = cur.clkin / cur.regn;
1394 else
1395 cur.fint = cur.clkin / (2 * cur.regn);
1396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301397 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 continue;
1399
1400 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301401 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 unsigned long a, b;
1403
1404 a = 2 * cur.regm * (cur.clkin/1000);
1405 b = cur.regn * (cur.highfreq + 1);
1406 cur.clkin4ddr = a / b * 1000;
1407
1408 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1409 break;
1410
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1412 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301413 for (cur.regm_dispc = 1; cur.regm_dispc <
1414 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001415 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301416 cur.dsi_pll_hsdiv_dispc_clk =
1417 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001418
1419 /* this will narrow down the search a bit,
1420 * but still give pixclocks below what was
1421 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301422 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001423 break;
1424
Archit Taneja1bb47832011-02-24 14:17:30 +05301425 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001426 continue;
1427
1428 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301429 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001430 req_pck * min_fck_per_pck)
1431 continue;
1432
1433 match = 1;
1434
1435 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301436 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001437 &cur_dispc);
1438
1439 if (abs(cur_dispc.pck - req_pck) <
1440 abs(best_dispc.pck - req_pck)) {
1441 best = cur;
1442 best_dispc = cur_dispc;
1443
1444 if (cur_dispc.pck == req_pck)
1445 goto found;
1446 }
1447 }
1448 }
1449 }
1450found:
1451 if (!match) {
1452 if (min_fck_per_pck) {
1453 DSSERR("Could not find suitable clock settings.\n"
1454 "Turning FCK/PCK constraint off and"
1455 "trying again.\n");
1456 min_fck_per_pck = 0;
1457 goto retry;
1458 }
1459
1460 DSSERR("Could not find suitable clock settings.\n");
1461
1462 return -EINVAL;
1463 }
1464
Archit Taneja1bb47832011-02-24 14:17:30 +05301465 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1466 best.regm_dsi = 0;
1467 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468
1469 if (dsi_cinfo)
1470 *dsi_cinfo = best;
1471 if (dispc_cinfo)
1472 *dispc_cinfo = best_dispc;
1473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 dsi->cache_req_pck = req_pck;
1475 dsi->cache_clk_freq = 0;
1476 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477
1478 return 0;
1479}
1480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301481int dsi_pll_set_clock_div(struct platform_device *dsidev,
1482 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301484 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 int r = 0;
1486 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001487 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001488 u8 regn_start, regn_end, regm_start, regm_end;
1489 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490
1491 DSSDBGF();
1492
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301493 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1494 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001495
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301496 dsi->current_cinfo.fint = cinfo->fint;
1497 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1498 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301499 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301500 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301501 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301503 dsi->current_cinfo.regn = cinfo->regn;
1504 dsi->current_cinfo.regm = cinfo->regm;
1505 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1506 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001507
1508 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1509
1510 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301511 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512 cinfo->clkin,
1513 cinfo->highfreq);
1514
1515 /* DSIPHY == CLKIN4DDR */
1516 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1517 cinfo->regm,
1518 cinfo->regn,
1519 cinfo->clkin,
1520 cinfo->highfreq + 1,
1521 cinfo->clkin4ddr);
1522
1523 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1524 cinfo->clkin4ddr / 1000 / 1000 / 2);
1525
1526 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1527
Archit Taneja1bb47832011-02-24 14:17:30 +05301528 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301529 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1530 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301531 cinfo->dsi_pll_hsdiv_dispc_clk);
1532 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301533 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1534 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Taneja, Archit49641112011-03-14 23:28:23 -05001537 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1538 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1539 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1540 &regm_dispc_end);
1541 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1542 &regm_dsi_end);
1543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301544 /* DSI_PLL_AUTOMODE = manual */
1545 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001549 /* DSI_PLL_REGN */
1550 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1551 /* DSI_PLL_REGM */
1552 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1553 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301554 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001555 regm_dispc_start, regm_dispc_end);
1556 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301557 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001558 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301559 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301561 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001562
1563 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1564 f = cinfo->fint < 1000000 ? 0x3 :
1565 cinfo->fint < 1250000 ? 0x4 :
1566 cinfo->fint < 1500000 ? 0x5 :
1567 cinfo->fint < 1750000 ? 0x6 :
1568 0x7;
1569 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301571 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001572
1573 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1574 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301575 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576 11, 11); /* DSI_PLL_CLKSEL */
1577 l = FLD_MOD(l, cinfo->highfreq,
1578 12, 12); /* DSI_PLL_HIGHFREQ */
1579 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1580 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1581 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301586 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001587 DSSERR("dsi pll go bit not going down.\n");
1588 r = -EIO;
1589 goto err;
1590 }
1591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301592 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001593 DSSERR("cannot lock PLL\n");
1594 r = -EIO;
1595 goto err;
1596 }
1597
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301598 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301600 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1602 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1603 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1604 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1605 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1606 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1607 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1608 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1609 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1610 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1611 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1612 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1613 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1614 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301615 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
1617 DSSDBG("PLL config done\n");
1618err:
1619 return r;
1620}
1621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301622int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1623 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626 int r = 0;
1627 enum dsi_pll_power_state pwstate;
1628
1629 DSSDBG("PLL init\n");
1630
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301631 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001632 struct regulator *vdds_dsi;
1633
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301634 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001635
1636 if (IS_ERR(vdds_dsi)) {
1637 DSSERR("can't get VDDS_DSI regulator\n");
1638 return PTR_ERR(vdds_dsi);
1639 }
1640
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301641 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001642 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301644 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001645 /*
1646 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1647 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301648 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001649
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 if (!dsi->vdds_dsi_enabled) {
1651 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001652 if (r)
1653 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301654 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001655 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656
1657 /* XXX PLL does not come out of reset without this... */
1658 dispc_pck_free_enable(1);
1659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661 DSSERR("PLL not coming out of reset.\n");
1662 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001663 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001664 goto err1;
1665 }
1666
1667 /* XXX ... but if left on, we get problems when planes do not
1668 * fill the whole display. No idea about this */
1669 dispc_pck_free_enable(0);
1670
1671 if (enable_hsclk && enable_hsdiv)
1672 pwstate = DSI_PLL_POWER_ON_ALL;
1673 else if (enable_hsclk)
1674 pwstate = DSI_PLL_POWER_ON_HSCLK;
1675 else if (enable_hsdiv)
1676 pwstate = DSI_PLL_POWER_ON_DIV;
1677 else
1678 pwstate = DSI_PLL_POWER_OFF;
1679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301680 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001681
1682 if (r)
1683 goto err1;
1684
1685 DSSDBG("PLL init done\n");
1686
1687 return 0;
1688err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301689 if (dsi->vdds_dsi_enabled) {
1690 regulator_disable(dsi->vdds_dsi_reg);
1691 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001692 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301695 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696 return r;
1697}
1698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301699void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301701 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1702
1703 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301704 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301706 WARN_ON(!dsi->vdds_dsi_enabled);
1707 regulator_disable(dsi->vdds_dsi_reg);
1708 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001709 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301712 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 DSSDBG("PLL uninit done\n");
1715}
1716
Archit Taneja5a8b5722011-05-12 17:26:29 +05301717static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1718 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301720 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1721 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301722 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301723 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301724
1725 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301726 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001727
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001728 if (dsi_runtime_get(dsidev))
1729 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730
Archit Taneja5a8b5722011-05-12 17:26:29 +05301731 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732
1733 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001734 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1737
1738 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1739 cinfo->clkin4ddr, cinfo->regm);
1740
Archit Taneja1bb47832011-02-24 14:17:30 +05301741 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301742 dss_get_generic_clk_source_name(dispc_clk_src),
1743 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301744 cinfo->dsi_pll_hsdiv_dispc_clk,
1745 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301746 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001747 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748
Archit Taneja1bb47832011-02-24 14:17:30 +05301749 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301750 dss_get_generic_clk_source_name(dsi_clk_src),
1751 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301752 cinfo->dsi_pll_hsdiv_dsi_clk,
1753 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301754 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001755 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001756
Archit Taneja5a8b5722011-05-12 17:26:29 +05301757 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Taneja067a57e2011-03-02 11:57:25 +05301759 seq_printf(s, "dsi fclk source = %s (%s)\n",
1760 dss_get_generic_clk_source_name(dsi_clk_src),
1761 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301763 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764
1765 seq_printf(s, "DDR_CLK\t\t%lu\n",
1766 cinfo->clkin4ddr / 4);
1767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301768 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769
1770 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1771
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001772 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773}
1774
Archit Taneja5a8b5722011-05-12 17:26:29 +05301775void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001776{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301777 struct platform_device *dsidev;
1778 int i;
1779
1780 for (i = 0; i < MAX_NUM_DSI; i++) {
1781 dsidev = dsi_get_dsidev_from_id(i);
1782 if (dsidev)
1783 dsi_dump_dsidev_clocks(dsidev, s);
1784 }
1785}
1786
1787#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1788static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1789 struct seq_file *s)
1790{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301791 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001792 unsigned long flags;
1793 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301794 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001795
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301796 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001797
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301798 stats = dsi->irq_stats;
1799 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1800 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001801
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301802 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001803
1804 seq_printf(s, "period %u ms\n",
1805 jiffies_to_msecs(jiffies - stats.last_reset));
1806
1807 seq_printf(s, "irqs %d\n", stats.irq_count);
1808#define PIS(x) \
1809 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1810
Archit Taneja5a8b5722011-05-12 17:26:29 +05301811 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001812 PIS(VC0);
1813 PIS(VC1);
1814 PIS(VC2);
1815 PIS(VC3);
1816 PIS(WAKEUP);
1817 PIS(RESYNC);
1818 PIS(PLL_LOCK);
1819 PIS(PLL_UNLOCK);
1820 PIS(PLL_RECALL);
1821 PIS(COMPLEXIO_ERR);
1822 PIS(HS_TX_TIMEOUT);
1823 PIS(LP_RX_TIMEOUT);
1824 PIS(TE_TRIGGER);
1825 PIS(ACK_TRIGGER);
1826 PIS(SYNC_LOST);
1827 PIS(LDO_POWER_GOOD);
1828 PIS(TA_TIMEOUT);
1829#undef PIS
1830
1831#define PIS(x) \
1832 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1833 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1834 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1835 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1836 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1837
1838 seq_printf(s, "-- VC interrupts --\n");
1839 PIS(CS);
1840 PIS(ECC_CORR);
1841 PIS(PACKET_SENT);
1842 PIS(FIFO_TX_OVF);
1843 PIS(FIFO_RX_OVF);
1844 PIS(BTA);
1845 PIS(ECC_NO_CORR);
1846 PIS(FIFO_TX_UDF);
1847 PIS(PP_BUSY_CHANGE);
1848#undef PIS
1849
1850#define PIS(x) \
1851 seq_printf(s, "%-20s %10d\n", #x, \
1852 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1853
1854 seq_printf(s, "-- CIO interrupts --\n");
1855 PIS(ERRSYNCESC1);
1856 PIS(ERRSYNCESC2);
1857 PIS(ERRSYNCESC3);
1858 PIS(ERRESC1);
1859 PIS(ERRESC2);
1860 PIS(ERRESC3);
1861 PIS(ERRCONTROL1);
1862 PIS(ERRCONTROL2);
1863 PIS(ERRCONTROL3);
1864 PIS(STATEULPS1);
1865 PIS(STATEULPS2);
1866 PIS(STATEULPS3);
1867 PIS(ERRCONTENTIONLP0_1);
1868 PIS(ERRCONTENTIONLP1_1);
1869 PIS(ERRCONTENTIONLP0_2);
1870 PIS(ERRCONTENTIONLP1_2);
1871 PIS(ERRCONTENTIONLP0_3);
1872 PIS(ERRCONTENTIONLP1_3);
1873 PIS(ULPSACTIVENOT_ALL0);
1874 PIS(ULPSACTIVENOT_ALL1);
1875#undef PIS
1876}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001877
Archit Taneja5a8b5722011-05-12 17:26:29 +05301878static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301880 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1881
Archit Taneja5a8b5722011-05-12 17:26:29 +05301882 dsi_dump_dsidev_irqs(dsidev, s);
1883}
1884
1885static void dsi2_dump_irqs(struct seq_file *s)
1886{
1887 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1888
1889 dsi_dump_dsidev_irqs(dsidev, s);
1890}
1891
1892void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1893 const struct file_operations *debug_fops)
1894{
1895 struct platform_device *dsidev;
1896
1897 dsidev = dsi_get_dsidev_from_id(0);
1898 if (dsidev)
1899 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1900 &dsi1_dump_irqs, debug_fops);
1901
1902 dsidev = dsi_get_dsidev_from_id(1);
1903 if (dsidev)
1904 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1905 &dsi2_dump_irqs, debug_fops);
1906}
1907#endif
1908
1909static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1910 struct seq_file *s)
1911{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001914 if (dsi_runtime_get(dsidev))
1915 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 DUMPREG(DSI_REVISION);
1919 DUMPREG(DSI_SYSCONFIG);
1920 DUMPREG(DSI_SYSSTATUS);
1921 DUMPREG(DSI_IRQSTATUS);
1922 DUMPREG(DSI_IRQENABLE);
1923 DUMPREG(DSI_CTRL);
1924 DUMPREG(DSI_COMPLEXIO_CFG1);
1925 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1926 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1927 DUMPREG(DSI_CLK_CTRL);
1928 DUMPREG(DSI_TIMING1);
1929 DUMPREG(DSI_TIMING2);
1930 DUMPREG(DSI_VM_TIMING1);
1931 DUMPREG(DSI_VM_TIMING2);
1932 DUMPREG(DSI_VM_TIMING3);
1933 DUMPREG(DSI_CLK_TIMING);
1934 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1935 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1936 DUMPREG(DSI_COMPLEXIO_CFG2);
1937 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1938 DUMPREG(DSI_VM_TIMING4);
1939 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1940 DUMPREG(DSI_VM_TIMING5);
1941 DUMPREG(DSI_VM_TIMING6);
1942 DUMPREG(DSI_VM_TIMING7);
1943 DUMPREG(DSI_STOPCLK_TIMING);
1944
1945 DUMPREG(DSI_VC_CTRL(0));
1946 DUMPREG(DSI_VC_TE(0));
1947 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1948 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1949 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1950 DUMPREG(DSI_VC_IRQSTATUS(0));
1951 DUMPREG(DSI_VC_IRQENABLE(0));
1952
1953 DUMPREG(DSI_VC_CTRL(1));
1954 DUMPREG(DSI_VC_TE(1));
1955 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1956 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1957 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1958 DUMPREG(DSI_VC_IRQSTATUS(1));
1959 DUMPREG(DSI_VC_IRQENABLE(1));
1960
1961 DUMPREG(DSI_VC_CTRL(2));
1962 DUMPREG(DSI_VC_TE(2));
1963 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1964 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1965 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1966 DUMPREG(DSI_VC_IRQSTATUS(2));
1967 DUMPREG(DSI_VC_IRQENABLE(2));
1968
1969 DUMPREG(DSI_VC_CTRL(3));
1970 DUMPREG(DSI_VC_TE(3));
1971 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1972 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1973 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1974 DUMPREG(DSI_VC_IRQSTATUS(3));
1975 DUMPREG(DSI_VC_IRQENABLE(3));
1976
1977 DUMPREG(DSI_DSIPHY_CFG0);
1978 DUMPREG(DSI_DSIPHY_CFG1);
1979 DUMPREG(DSI_DSIPHY_CFG2);
1980 DUMPREG(DSI_DSIPHY_CFG5);
1981
1982 DUMPREG(DSI_PLL_CONTROL);
1983 DUMPREG(DSI_PLL_STATUS);
1984 DUMPREG(DSI_PLL_GO);
1985 DUMPREG(DSI_PLL_CONFIGURATION1);
1986 DUMPREG(DSI_PLL_CONFIGURATION2);
1987
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301988 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001989 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001990#undef DUMPREG
1991}
1992
Archit Taneja5a8b5722011-05-12 17:26:29 +05301993static void dsi1_dump_regs(struct seq_file *s)
1994{
1995 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1996
1997 dsi_dump_dsidev_regs(dsidev, s);
1998}
1999
2000static void dsi2_dump_regs(struct seq_file *s)
2001{
2002 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2003
2004 dsi_dump_dsidev_regs(dsidev, s);
2005}
2006
2007void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
2008 const struct file_operations *debug_fops)
2009{
2010 struct platform_device *dsidev;
2011
2012 dsidev = dsi_get_dsidev_from_id(0);
2013 if (dsidev)
2014 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
2015 &dsi1_dump_regs, debug_fops);
2016
2017 dsidev = dsi_get_dsidev_from_id(1);
2018 if (dsidev)
2019 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
2020 &dsi2_dump_regs, debug_fops);
2021}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002022enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023 DSI_COMPLEXIO_POWER_OFF = 0x0,
2024 DSI_COMPLEXIO_POWER_ON = 0x1,
2025 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2026};
2027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302028static int dsi_cio_power(struct platform_device *dsidev,
2029 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030{
2031 int t = 0;
2032
2033 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302034 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002035
2036 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302037 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2038 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002039 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040 DSSERR("failed to set complexio power state to "
2041 "%d\n", state);
2042 return -ENODEV;
2043 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002044 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002045 }
2046
2047 return 0;
2048}
2049
Tomi Valkeinend9820852011-10-12 15:05:59 +03002050/* Number of lanes used by the dss device */
2051static inline int dsi_get_num_lanes_used(struct omap_dss_device *dssdev)
Archit Taneja75d72472011-05-16 15:17:08 +05302052{
2053 int num_data_lanes = 0;
2054
2055 if (dssdev->phy.dsi.data1_lane != 0)
2056 num_data_lanes++;
2057 if (dssdev->phy.dsi.data2_lane != 0)
2058 num_data_lanes++;
2059 if (dssdev->phy.dsi.data3_lane != 0)
2060 num_data_lanes++;
2061 if (dssdev->phy.dsi.data4_lane != 0)
2062 num_data_lanes++;
2063
Tomi Valkeinend9820852011-10-12 15:05:59 +03002064 return num_data_lanes + 1;
Archit Taneja75d72472011-05-16 15:17:08 +05302065}
2066
Archit Taneja0c656222011-05-16 15:17:09 +05302067static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2068{
2069 int val;
2070
2071 /* line buffer on OMAP3 is 1024 x 24bits */
2072 /* XXX: for some reason using full buffer size causes
2073 * considerable TX slowdown with update sizes that fill the
2074 * whole buffer */
2075 if (!dss_has_feature(FEAT_DSI_GNQ))
2076 return 1023 * 3;
2077
2078 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2079
2080 switch (val) {
2081 case 1:
2082 return 512 * 3; /* 512x24 bits */
2083 case 2:
2084 return 682 * 3; /* 682x24 bits */
2085 case 3:
2086 return 853 * 3; /* 853x24 bits */
2087 case 4:
2088 return 1024 * 3; /* 1024x24 bits */
2089 case 5:
2090 return 1194 * 3; /* 1194x24 bits */
2091 case 6:
2092 return 1365 * 3; /* 1365x24 bits */
2093 default:
2094 BUG();
2095 }
2096}
2097
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002098static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
2099{
2100 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2101 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2102 u8 lanes[DSI_MAX_NR_LANES];
2103 u8 polarities[DSI_MAX_NR_LANES];
2104 int num_lanes, i;
2105
2106 static const enum dsi_lane_function functions[] = {
2107 DSI_LANE_CLK,
2108 DSI_LANE_DATA1,
2109 DSI_LANE_DATA2,
2110 DSI_LANE_DATA3,
2111 DSI_LANE_DATA4,
2112 };
2113
2114 lanes[0] = dssdev->phy.dsi.clk_lane;
2115 lanes[1] = dssdev->phy.dsi.data1_lane;
2116 lanes[2] = dssdev->phy.dsi.data2_lane;
2117 lanes[3] = dssdev->phy.dsi.data3_lane;
2118 lanes[4] = dssdev->phy.dsi.data4_lane;
2119 polarities[0] = dssdev->phy.dsi.clk_pol;
2120 polarities[1] = dssdev->phy.dsi.data1_pol;
2121 polarities[2] = dssdev->phy.dsi.data2_pol;
2122 polarities[3] = dssdev->phy.dsi.data3_pol;
2123 polarities[4] = dssdev->phy.dsi.data4_pol;
2124
2125 num_lanes = 0;
2126
2127 for (i = 0; i < dsi->num_lanes_supported; ++i)
2128 dsi->lanes[i].function = DSI_LANE_UNUSED;
2129
2130 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2131 int num;
2132
2133 if (lanes[i] == DSI_LANE_UNUSED)
2134 break;
2135
2136 num = lanes[i] - 1;
2137
2138 if (num >= dsi->num_lanes_supported)
2139 return -EINVAL;
2140
2141 if (dsi->lanes[num].function != DSI_LANE_UNUSED)
2142 return -EINVAL;
2143
2144 dsi->lanes[num].function = functions[i];
2145 dsi->lanes[num].polarity = polarities[i];
2146 num_lanes++;
2147 }
2148
2149 if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
2150 return -EINVAL;
2151
2152 dsi->num_lanes_used = num_lanes;
2153
2154 return 0;
2155}
2156
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002157static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160 u32 r;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002161 int num_lanes_used = dsi_get_num_lanes_used(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002162
2163 int clk_lane = dssdev->phy.dsi.clk_lane;
2164 int data1_lane = dssdev->phy.dsi.data1_lane;
2165 int data2_lane = dssdev->phy.dsi.data2_lane;
2166 int clk_pol = dssdev->phy.dsi.clk_pol;
2167 int data1_pol = dssdev->phy.dsi.data1_pol;
2168 int data2_pol = dssdev->phy.dsi.data2_pol;
2169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302170 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171 r = FLD_MOD(r, clk_lane, 2, 0);
2172 r = FLD_MOD(r, clk_pol, 3, 3);
2173 r = FLD_MOD(r, data1_lane, 6, 4);
2174 r = FLD_MOD(r, data1_pol, 7, 7);
2175 r = FLD_MOD(r, data2_lane, 10, 8);
2176 r = FLD_MOD(r, data2_pol, 11, 11);
Tomi Valkeinend9820852011-10-12 15:05:59 +03002177 if (num_lanes_used > 3) {
Archit Taneja75d72472011-05-16 15:17:08 +05302178 int data3_lane = dssdev->phy.dsi.data3_lane;
2179 int data3_pol = dssdev->phy.dsi.data3_pol;
2180
2181 r = FLD_MOD(r, data3_lane, 14, 12);
2182 r = FLD_MOD(r, data3_pol, 15, 15);
2183 }
Tomi Valkeinend9820852011-10-12 15:05:59 +03002184 if (num_lanes_used > 4) {
Archit Taneja75d72472011-05-16 15:17:08 +05302185 int data4_lane = dssdev->phy.dsi.data4_lane;
2186 int data4_pol = dssdev->phy.dsi.data4_pol;
2187
2188 r = FLD_MOD(r, data4_lane, 18, 16);
2189 r = FLD_MOD(r, data4_pol, 19, 19);
2190 }
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192
2193 /* The configuration of the DSI complex I/O (number of data lanes,
2194 position, differential order) should not be changed while
2195 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2196 the hardware to take into account a new configuration of the complex
2197 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2198 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2199 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2200 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2201 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2202 DSI complex I/O configuration is unknown. */
2203
2204 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302205 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2206 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2207 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2208 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209 */
2210}
2211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302214 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2215
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002216 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302217 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2219}
2220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002222{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302223 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2224
2225 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2227}
2228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230{
2231 u32 r;
2232 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2233 u32 tlpx_half, tclk_trail, tclk_zero;
2234 u32 tclk_prepare;
2235
2236 /* calculate timings */
2237
2238 /* 1 * DDR_CLK = 2 * UI */
2239
2240 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242
2243 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245
2246 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248
2249 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251
2252 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254
2255 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263
2264 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 ths_prepare, ddr2ns(dsidev, ths_prepare),
2266 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 ths_trail, ddr2ns(dsidev, ths_trail),
2269 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270
2271 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2272 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 tlpx_half, ddr2ns(dsidev, tlpx_half),
2274 tclk_trail, ddr2ns(dsidev, tclk_trail),
2275 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278
2279 /* program timings */
2280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002282 r = FLD_MOD(r, ths_prepare, 31, 24);
2283 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2284 r = FLD_MOD(r, ths_trail, 15, 8);
2285 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289 r = FLD_MOD(r, tlpx_half, 22, 16);
2290 r = FLD_MOD(r, tclk_trail, 15, 8);
2291 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302294 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002295 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297}
2298
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002299static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002300 enum dsi_lane lanes)
2301{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302302 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302303 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002304 int clk_lane = dssdev->phy.dsi.clk_lane;
2305 int data1_lane = dssdev->phy.dsi.data1_lane;
2306 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302307 int data3_lane = dssdev->phy.dsi.data3_lane;
2308 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002309 int clk_pol = dssdev->phy.dsi.clk_pol;
2310 int data1_pol = dssdev->phy.dsi.data1_pol;
2311 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302312 int data3_pol = dssdev->phy.dsi.data3_pol;
2313 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002314
2315 u32 l = 0;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002316 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002317
2318 if (lanes & DSI_CLK_P)
2319 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2320 if (lanes & DSI_CLK_N)
2321 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2322
2323 if (lanes & DSI_DATA1_P)
2324 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2325 if (lanes & DSI_DATA1_N)
2326 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2327
2328 if (lanes & DSI_DATA2_P)
2329 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2330 if (lanes & DSI_DATA2_N)
2331 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2332
Archit Taneja75d72472011-05-16 15:17:08 +05302333 if (lanes & DSI_DATA3_P)
2334 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2335 if (lanes & DSI_DATA3_N)
2336 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2337
2338 if (lanes & DSI_DATA4_P)
2339 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2340 if (lanes & DSI_DATA4_N)
2341 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002342 /*
2343 * Bits in REGLPTXSCPDAT4TO0DXDY:
2344 * 17: DY0 18: DX0
2345 * 19: DY1 20: DX1
2346 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302347 * 23: DY3 24: DX3
2348 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002349 */
2350
2351 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302352
2353 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302354 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002355
2356 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357
2358 /* ENLPTXSCPDAT */
2359 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002360}
2361
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363{
2364 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302365 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002366 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 /* REGLPTXSCPDAT4TO0DXDY */
2368 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002369}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002370
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002371static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2372{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302373 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002374 int t;
2375 int bits[3];
2376 bool in_use[3];
2377
2378 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2379 bits[0] = 28;
2380 bits[1] = 27;
2381 bits[2] = 26;
2382 } else {
2383 bits[0] = 24;
2384 bits[1] = 25;
2385 bits[2] = 26;
2386 }
2387
2388 in_use[0] = false;
2389 in_use[1] = false;
2390 in_use[2] = false;
2391
2392 if (dssdev->phy.dsi.clk_lane != 0)
2393 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2394 if (dssdev->phy.dsi.data1_lane != 0)
2395 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2396 if (dssdev->phy.dsi.data2_lane != 0)
2397 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2398
2399 t = 100000;
2400 while (true) {
2401 u32 l;
2402 int i;
2403 int ok;
2404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002406
2407 ok = 0;
2408 for (i = 0; i < 3; ++i) {
2409 if (!in_use[i] || (l & (1 << bits[i])))
2410 ok++;
2411 }
2412
2413 if (ok == 3)
2414 break;
2415
2416 if (--t == 0) {
2417 for (i = 0; i < 3; ++i) {
2418 if (!in_use[i] || (l & (1 << bits[i])))
2419 continue;
2420
2421 DSSERR("CIO TXCLKESC%d domain not coming " \
2422 "out of reset\n", i);
2423 }
2424 return -EIO;
2425 }
2426 }
2427
2428 return 0;
2429}
2430
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002431static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2432{
2433 unsigned lanes = 0;
2434
2435 if (dssdev->phy.dsi.clk_lane != 0)
2436 lanes |= 1 << (dssdev->phy.dsi.clk_lane - 1);
2437 if (dssdev->phy.dsi.data1_lane != 0)
2438 lanes |= 1 << (dssdev->phy.dsi.data1_lane - 1);
2439 if (dssdev->phy.dsi.data2_lane != 0)
2440 lanes |= 1 << (dssdev->phy.dsi.data2_lane - 1);
2441 if (dssdev->phy.dsi.data3_lane != 0)
2442 lanes |= 1 << (dssdev->phy.dsi.data3_lane - 1);
2443 if (dssdev->phy.dsi.data4_lane != 0)
2444 lanes |= 1 << (dssdev->phy.dsi.data4_lane - 1);
2445
2446 return lanes;
2447}
2448
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002449static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302452 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002453 int r;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002454 int num_lanes_used = dsi_get_num_lanes_used(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002455 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002457 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002458
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002459 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2460 if (r)
2461 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002462
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302463 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465 /* A dummy read using the SCP interface to any DSIPHY register is
2466 * required after DSIPHY reset to complete the reset of the DSI complex
2467 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302470 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002471 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2472 r = -EIO;
2473 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002474 }
2475
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002476 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002477
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002478 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002480 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2481 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2482 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2483 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302486 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302487 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2488
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002489 DSSDBG("manual ulps exit\n");
2490
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002491 /* ULPS is exited by Mark-1 state for 1ms, followed by
2492 * stop state. DSS HW cannot do this via the normal
2493 * ULPS exit sequence, as after reset the DSS HW thinks
2494 * that we are not in ULPS mode, and refuses to send the
2495 * sequence. So we need to send the ULPS exit sequence
2496 * manually.
2497 */
2498
Tomi Valkeinend9820852011-10-12 15:05:59 +03002499 if (num_lanes_used > 3)
Archit Taneja75d72472011-05-16 15:17:08 +05302500 lane_mask |= DSI_DATA3_P;
2501
Tomi Valkeinend9820852011-10-12 15:05:59 +03002502 if (num_lanes_used > 4)
Archit Taneja75d72472011-05-16 15:17:08 +05302503 lane_mask |= DSI_DATA4_P;
2504
2505 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002506 }
2507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302508 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002509 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002510 goto err_cio_pwr;
2511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002513 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2514 r = -ENODEV;
2515 goto err_cio_pwr_dom;
2516 }
2517
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302518 dsi_if_enable(dsidev, true);
2519 dsi_if_enable(dsidev, false);
2520 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002521
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002522 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2523 if (r)
2524 goto err_tx_clk_esc_rst;
2525
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302526 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002527 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2528 ktime_t wait = ns_to_ktime(1000 * 1000);
2529 set_current_state(TASK_UNINTERRUPTIBLE);
2530 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2531
2532 /* Disable the override. The lanes should be set to Mark-11
2533 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302534 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002535 }
2536
2537 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302540 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541
Archit Taneja8af6ff02011-09-05 16:48:27 +05302542 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2543 /* DDR_CLK_ALWAYS_ON */
2544 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2545 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2546 }
2547
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302548 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549
2550 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002551
2552 return 0;
2553
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002554err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002556err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002558err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302559 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002561err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002563 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002564 return r;
2565}
2566
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002567static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002569 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302570 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2571
Archit Taneja8af6ff02011-09-05 16:48:27 +05302572 /* DDR_CLK_ALWAYS_ON */
2573 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302575 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2576 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002577 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002578}
2579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580static void dsi_config_tx_fifo(struct platform_device *dsidev,
2581 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002582 enum fifo_size size3, enum fifo_size size4)
2583{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585 u32 r = 0;
2586 int add = 0;
2587 int i;
2588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302589 dsi->vc[0].fifo_size = size1;
2590 dsi->vc[1].fifo_size = size2;
2591 dsi->vc[2].fifo_size = size3;
2592 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593
2594 for (i = 0; i < 4; i++) {
2595 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302596 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002597
2598 if (add + size > 4) {
2599 DSSERR("Illegal FIFO configuration\n");
2600 BUG();
2601 }
2602
2603 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2604 r |= v << (8 * i);
2605 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2606 add += size;
2607 }
2608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302609 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002610}
2611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612static void dsi_config_rx_fifo(struct platform_device *dsidev,
2613 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614 enum fifo_size size3, enum fifo_size size4)
2615{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302616 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617 u32 r = 0;
2618 int add = 0;
2619 int i;
2620
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302621 dsi->vc[0].fifo_size = size1;
2622 dsi->vc[1].fifo_size = size2;
2623 dsi->vc[2].fifo_size = size3;
2624 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625
2626 for (i = 0; i < 4; i++) {
2627 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302628 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002629
2630 if (add + size > 4) {
2631 DSSERR("Illegal FIFO configuration\n");
2632 BUG();
2633 }
2634
2635 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2636 r |= v << (8 * i);
2637 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2638 add += size;
2639 }
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642}
2643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002645{
2646 u32 r;
2647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302650 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302652 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002653 DSSERR("TX_STOP bit not going down\n");
2654 return -EIO;
2655 }
2656
2657 return 0;
2658}
2659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002663}
2664
2665static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2666{
Archit Taneja2e868db2011-05-12 17:26:28 +05302667 struct dsi_packet_sent_handler_data *vp_data =
2668 (struct dsi_packet_sent_handler_data *) data;
2669 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302670 const int channel = dsi->update_channel;
2671 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672
Archit Taneja2e868db2011-05-12 17:26:28 +05302673 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2674 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002675}
2676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002678{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302679 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302680 DECLARE_COMPLETION_ONSTACK(completion);
2681 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002682 int r = 0;
2683 u8 bit;
2684
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302685 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302688 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002689 if (r)
2690 goto err0;
2691
2692 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302693 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002694 if (wait_for_completion_timeout(&completion,
2695 msecs_to_jiffies(10)) == 0) {
2696 DSSERR("Failed to complete previous frame transfer\n");
2697 r = -EIO;
2698 goto err1;
2699 }
2700 }
2701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302703 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002704
2705 return 0;
2706err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302707 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302708 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002709err0:
2710 return r;
2711}
2712
2713static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2714{
Archit Taneja2e868db2011-05-12 17:26:28 +05302715 struct dsi_packet_sent_handler_data *l4_data =
2716 (struct dsi_packet_sent_handler_data *) data;
2717 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302718 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002719
Archit Taneja2e868db2011-05-12 17:26:28 +05302720 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2721 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002722}
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725{
Archit Taneja2e868db2011-05-12 17:26:28 +05302726 DECLARE_COMPLETION_ONSTACK(completion);
2727 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002728 int r = 0;
2729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302730 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302731 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002732 if (r)
2733 goto err0;
2734
2735 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302736 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002737 if (wait_for_completion_timeout(&completion,
2738 msecs_to_jiffies(10)) == 0) {
2739 DSSERR("Failed to complete previous l4 transfer\n");
2740 r = -EIO;
2741 goto err1;
2742 }
2743 }
2744
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302745 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302746 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002747
2748 return 0;
2749err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302751 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002752err0:
2753 return r;
2754}
2755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002757{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302758 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002761
2762 WARN_ON(in_interrupt());
2763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002765 return 0;
2766
Archit Tanejad6049142011-08-22 11:58:08 +05302767 switch (dsi->vc[channel].source) {
2768 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302770 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002772 default:
2773 BUG();
2774 }
2775}
2776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2778 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002780 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2781 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782
2783 enable = enable ? 1 : 0;
2784
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302785 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2788 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002789 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2790 return -EIO;
2791 }
2792
2793 return 0;
2794}
2795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797{
2798 u32 r;
2799
2800 DSSDBGF("%d", channel);
2801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
2804 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2805 DSSERR("VC(%d) busy when trying to configure it!\n",
2806 channel);
2807
2808 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2809 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2810 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2811 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2812 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2813 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2814 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002815 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2816 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817
2818 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2819 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822}
2823
Archit Tanejad6049142011-08-22 11:58:08 +05302824static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2825 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2828
Archit Tanejad6049142011-08-22 11:58:08 +05302829 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002830 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
2832 DSSDBGF("%d", channel);
2833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002835
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002838 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002841 return -EIO;
2842 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843
Archit Tanejad6049142011-08-22 11:58:08 +05302844 /* SOURCE, 0 = L4, 1 = video port */
2845 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846
Archit Taneja9613c022011-03-22 06:33:36 -05002847 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302848 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2849 bool enable = source == DSI_VC_SOURCE_VP;
2850 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2851 }
Archit Taneja9613c022011-03-22 06:33:36 -05002852
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302853 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854
Archit Tanejad6049142011-08-22 11:58:08 +05302855 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002856
2857 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858}
2859
Archit Taneja1ffefe72011-05-12 17:26:24 +05302860void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2861 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2864
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 dsi_vc_enable(dsidev, channel, 0);
2870 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_vc_enable(dsidev, channel, 1);
2875 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302878
2879 /* start the DDR clock by sending a NULL packet */
2880 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2881 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002883EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2891 (val >> 0) & 0xff,
2892 (val >> 8) & 0xff,
2893 (val >> 16) & 0xff,
2894 (val >> 24) & 0xff);
2895 }
2896}
2897
2898static void dsi_show_rx_ack_with_err(u16 err)
2899{
2900 DSSERR("\tACK with ERROR (%#x):\n", err);
2901 if (err & (1 << 0))
2902 DSSERR("\t\tSoT Error\n");
2903 if (err & (1 << 1))
2904 DSSERR("\t\tSoT Sync Error\n");
2905 if (err & (1 << 2))
2906 DSSERR("\t\tEoT Sync Error\n");
2907 if (err & (1 << 3))
2908 DSSERR("\t\tEscape Mode Entry Command Error\n");
2909 if (err & (1 << 4))
2910 DSSERR("\t\tLP Transmit Sync Error\n");
2911 if (err & (1 << 5))
2912 DSSERR("\t\tHS Receive Timeout Error\n");
2913 if (err & (1 << 6))
2914 DSSERR("\t\tFalse Control Error\n");
2915 if (err & (1 << 7))
2916 DSSERR("\t\t(reserved7)\n");
2917 if (err & (1 << 8))
2918 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2919 if (err & (1 << 9))
2920 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2921 if (err & (1 << 10))
2922 DSSERR("\t\tChecksum Error\n");
2923 if (err & (1 << 11))
2924 DSSERR("\t\tData type not recognized\n");
2925 if (err & (1 << 12))
2926 DSSERR("\t\tInvalid VC ID\n");
2927 if (err & (1 << 13))
2928 DSSERR("\t\tInvalid Transmission Length\n");
2929 if (err & (1 << 14))
2930 DSSERR("\t\t(reserved14)\n");
2931 if (err & (1 << 15))
2932 DSSERR("\t\tDSI Protocol Violation\n");
2933}
2934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2936 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937{
2938 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940 u32 val;
2941 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002943 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302945 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946 u16 err = FLD_GET(val, 23, 8);
2947 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302948 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002949 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302951 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002952 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302954 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002955 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302957 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 } else {
2959 DSSERR("\tunknown datatype 0x%02x\n", dt);
2960 }
2961 }
2962 return 0;
2963}
2964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2968
2969 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("dsi_vc_send_bta %d\n", channel);
2971
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 /* RX_FIFO_NOT_EMPTY */
2975 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 }
2979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002982 /* flush posted write */
2983 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2984
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 return 0;
2986}
2987
Archit Taneja1ffefe72011-05-12 17:26:24 +05302988int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002991 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992 int r = 0;
2993 u32 err;
2994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302995 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002996 &completion, DSI_VC_IRQ_BTA);
2997 if (r)
2998 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003001 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003003 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303005 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003006 if (r)
3007 goto err2;
3008
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003009 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 msecs_to_jiffies(500)) == 0) {
3011 DSSERR("Failed to receive BTA\n");
3012 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003013 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 }
3015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303016 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017 if (err) {
3018 DSSERR("Error while sending BTA: %x\n", err);
3019 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003020 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003022err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303023 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003024 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003025err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003027 &completion, DSI_VC_IRQ_BTA);
3028err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029 return r;
3030}
3031EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3034 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 u32 val;
3038 u8 data_id;
3039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303042 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043
3044 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3045 FLD_VAL(ecc, 31, 24);
3046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303047 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048}
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3051 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052{
3053 u32 val;
3054
3055 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3056
3057/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3058 b1, b2, b3, b4, val); */
3059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303060 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061}
3062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3064 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065{
3066 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068 int i;
3069 u8 *p;
3070 int r = 0;
3071 u8 b1, b2, b3, b4;
3072
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3075
3076 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303077 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078 DSSERR("unable to send long packet: packet too long.\n");
3079 return -EINVAL;
3080 }
3081
Archit Tanejad6049142011-08-22 11:58:08 +05303082 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303084 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 p = data;
3087 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303088 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090
3091 b1 = *p++;
3092 b2 = *p++;
3093 b3 = *p++;
3094 b4 = *p++;
3095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303096 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003097 }
3098
3099 i = len % 4;
3100 if (i) {
3101 b1 = 0; b2 = 0; b3 = 0;
3102
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303103 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104 DSSDBG("\tsending remainder bytes %d\n", i);
3105
3106 switch (i) {
3107 case 3:
3108 b1 = *p++;
3109 b2 = *p++;
3110 b3 = *p++;
3111 break;
3112 case 2:
3113 b1 = *p++;
3114 b2 = *p++;
3115 break;
3116 case 1:
3117 b1 = *p++;
3118 break;
3119 }
3120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303121 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 }
3123
3124 return r;
3125}
3126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303127static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3128 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131 u32 r;
3132 u8 data_id;
3133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303134 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303136 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3138 channel,
3139 data_type, data & 0xff, (data >> 8) & 0xff);
3140
Archit Tanejad6049142011-08-22 11:58:08 +05303141 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303143 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3145 return -EINVAL;
3146 }
3147
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303148 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003149
3150 r = (data_id << 0) | (data << 8) | (ecc << 24);
3151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303152 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153
3154 return 0;
3155}
3156
Archit Taneja1ffefe72011-05-12 17:26:24 +05303157int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303160
Archit Taneja18b7d092011-09-05 17:01:08 +05303161 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3162 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163}
3164EXPORT_SYMBOL(dsi_vc_send_null);
3165
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3167 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003168{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303169 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170 int r;
3171
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303172 if (len == 0) {
3173 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303174 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303175 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3176 } else if (len == 1) {
3177 r = dsi_vc_send_short(dsidev, channel,
3178 type == DSS_DSI_CONTENT_GENERIC ?
3179 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303180 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303182 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303183 type == DSS_DSI_CONTENT_GENERIC ?
3184 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303185 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186 data[0] | (data[1] << 8), 0);
3187 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303188 r = dsi_vc_send_long(dsidev, channel,
3189 type == DSS_DSI_CONTENT_GENERIC ?
3190 MIPI_DSI_GENERIC_LONG_WRITE :
3191 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192 }
3193
3194 return r;
3195}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303196
3197int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3198 u8 *data, int len)
3199{
3200 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3201 DSS_DSI_CONTENT_DCS);
3202}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3204
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303205int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3206 u8 *data, int len)
3207{
3208 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3209 DSS_DSI_CONTENT_GENERIC);
3210}
3211EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3212
3213static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3214 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303216 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 int r;
3218
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303219 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003221 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222
Archit Taneja1ffefe72011-05-12 17:26:24 +05303223 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003224 if (r)
3225 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303227 /* RX_FIFO_NOT_EMPTY */
3228 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003229 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303230 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003231 r = -EIO;
3232 goto err;
3233 }
3234
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003235 return 0;
3236err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303237 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003238 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003239 return r;
3240}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303241
3242int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3243 int len)
3244{
3245 return dsi_vc_write_common(dssdev, channel, data, len,
3246 DSS_DSI_CONTENT_DCS);
3247}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248EXPORT_SYMBOL(dsi_vc_dcs_write);
3249
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303250int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3251 int len)
3252{
3253 return dsi_vc_write_common(dssdev, channel, data, len,
3254 DSS_DSI_CONTENT_GENERIC);
3255}
3256EXPORT_SYMBOL(dsi_vc_generic_write);
3257
Archit Taneja1ffefe72011-05-12 17:26:24 +05303258int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003259{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303260 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003261}
3262EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3263
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303264int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3265{
3266 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3267}
3268EXPORT_SYMBOL(dsi_vc_generic_write_0);
3269
Archit Taneja1ffefe72011-05-12 17:26:24 +05303270int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3271 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003272{
3273 u8 buf[2];
3274 buf[0] = dcs_cmd;
3275 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303276 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003277}
3278EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3279
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303280int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3281 u8 param)
3282{
3283 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3284}
3285EXPORT_SYMBOL(dsi_vc_generic_write_1);
3286
3287int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3288 u8 param1, u8 param2)
3289{
3290 u8 buf[2];
3291 buf[0] = param1;
3292 buf[1] = param2;
3293 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3294}
3295EXPORT_SYMBOL(dsi_vc_generic_write_2);
3296
Archit Tanejab8509752011-08-30 15:48:23 +05303297static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3298 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003299{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303300 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303301 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303302 int r;
3303
3304 if (dsi->debug_read)
3305 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3306 channel, dcs_cmd);
3307
3308 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3309 if (r) {
3310 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3311 " failed\n", channel, dcs_cmd);
3312 return r;
3313 }
3314
3315 return 0;
3316}
3317
Archit Tanejab3b89c02011-08-30 16:07:39 +05303318static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3319 int channel, u8 *reqdata, int reqlen)
3320{
3321 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3323 u16 data;
3324 u8 data_type;
3325 int r;
3326
3327 if (dsi->debug_read)
3328 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3329 channel, reqlen);
3330
3331 if (reqlen == 0) {
3332 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3333 data = 0;
3334 } else if (reqlen == 1) {
3335 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3336 data = reqdata[0];
3337 } else if (reqlen == 2) {
3338 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3339 data = reqdata[0] | (reqdata[1] << 8);
3340 } else {
3341 BUG();
3342 }
3343
3344 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3345 if (r) {
3346 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3347 " failed\n", channel, reqlen);
3348 return r;
3349 }
3350
3351 return 0;
3352}
3353
3354static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3355 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303356{
3357 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358 u32 val;
3359 u8 dt;
3360 int r;
3361
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303363 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003365 r = -EIO;
3366 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367 }
3368
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303369 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303370 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 DSSDBG("\theader: %08x\n", val);
3372 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303373 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 u16 err = FLD_GET(val, 23, 8);
3375 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003376 r = -EIO;
3377 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378
Archit Tanejab3b89c02011-08-30 16:07:39 +05303379 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3380 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3381 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303383 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303384 DSSDBG("\t%s short response, 1 byte: %02x\n",
3385 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3386 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003388 if (buflen < 1) {
3389 r = -EIO;
3390 goto err;
3391 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392
3393 buf[0] = data;
3394
3395 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303396 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3397 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3398 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003399 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303400 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303401 DSSDBG("\t%s short response, 2 byte: %04x\n",
3402 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3403 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003405 if (buflen < 2) {
3406 r = -EIO;
3407 goto err;
3408 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003409
3410 buf[0] = data & 0xff;
3411 buf[1] = (data >> 8) & 0xff;
3412
3413 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303414 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3415 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3416 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003417 int w;
3418 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303419 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303420 DSSDBG("\t%s long response, len %d\n",
3421 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3422 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003423
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003424 if (len > buflen) {
3425 r = -EIO;
3426 goto err;
3427 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003428
3429 /* two byte checksum ends the packet, not included in len */
3430 for (w = 0; w < len + 2;) {
3431 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303432 val = dsi_read_reg(dsidev,
3433 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303434 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003435 DSSDBG("\t\t%02x %02x %02x %02x\n",
3436 (val >> 0) & 0xff,
3437 (val >> 8) & 0xff,
3438 (val >> 16) & 0xff,
3439 (val >> 24) & 0xff);
3440
3441 for (b = 0; b < 4; ++b) {
3442 if (w < len)
3443 buf[w] = (val >> (b * 8)) & 0xff;
3444 /* we discard the 2 byte checksum */
3445 ++w;
3446 }
3447 }
3448
3449 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003450 } else {
3451 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003452 r = -EIO;
3453 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003454 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003455
3456 BUG();
3457err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303458 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3459 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003460
Archit Tanejab8509752011-08-30 15:48:23 +05303461 return r;
3462}
3463
3464int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3465 u8 *buf, int buflen)
3466{
3467 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3468 int r;
3469
3470 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3471 if (r)
3472 goto err;
3473
3474 r = dsi_vc_send_bta_sync(dssdev, channel);
3475 if (r)
3476 goto err;
3477
Archit Tanejab3b89c02011-08-30 16:07:39 +05303478 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3479 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303480 if (r < 0)
3481 goto err;
3482
3483 if (r != buflen) {
3484 r = -EIO;
3485 goto err;
3486 }
3487
3488 return 0;
3489err:
3490 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3491 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003492}
3493EXPORT_SYMBOL(dsi_vc_dcs_read);
3494
Archit Tanejab3b89c02011-08-30 16:07:39 +05303495static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3496 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3497{
3498 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3499 int r;
3500
3501 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3502 if (r)
3503 return r;
3504
3505 r = dsi_vc_send_bta_sync(dssdev, channel);
3506 if (r)
3507 return r;
3508
3509 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3510 DSS_DSI_CONTENT_GENERIC);
3511 if (r < 0)
3512 return r;
3513
3514 if (r != buflen) {
3515 r = -EIO;
3516 return r;
3517 }
3518
3519 return 0;
3520}
3521
3522int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3523 int buflen)
3524{
3525 int r;
3526
3527 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3528 if (r) {
3529 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3530 return r;
3531 }
3532
3533 return 0;
3534}
3535EXPORT_SYMBOL(dsi_vc_generic_read_0);
3536
3537int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3538 u8 *buf, int buflen)
3539{
3540 int r;
3541
3542 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3543 if (r) {
3544 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3545 return r;
3546 }
3547
3548 return 0;
3549}
3550EXPORT_SYMBOL(dsi_vc_generic_read_1);
3551
3552int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3553 u8 param1, u8 param2, u8 *buf, int buflen)
3554{
3555 int r;
3556 u8 reqdata[2];
3557
3558 reqdata[0] = param1;
3559 reqdata[1] = param2;
3560
3561 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3562 if (r) {
3563 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3564 return r;
3565 }
3566
3567 return 0;
3568}
3569EXPORT_SYMBOL(dsi_vc_generic_read_2);
3570
Archit Taneja1ffefe72011-05-12 17:26:24 +05303571int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3572 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303574 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3575
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303576 return dsi_vc_send_short(dsidev, channel,
3577 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578}
3579EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003582{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303583 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003584 DECLARE_COMPLETION_ONSTACK(completion);
3585 int r;
3586
3587 DSSDBGF();
3588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303591 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303593 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003594 return 0;
3595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3598 return -EIO;
3599 }
3600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601 dsi_sync_vc(dsidev, 0);
3602 dsi_sync_vc(dsidev, 1);
3603 dsi_sync_vc(dsidev, 2);
3604 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303608 dsi_vc_enable(dsidev, 0, false);
3609 dsi_vc_enable(dsidev, 1, false);
3610 dsi_vc_enable(dsidev, 2, false);
3611 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614 DSSERR("HS busy when enabling ULPS\n");
3615 return -EIO;
3616 }
3617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303618 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003619 DSSERR("LP busy when enabling ULPS\n");
3620 return -EIO;
3621 }
3622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303623 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003624 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3625 if (r)
3626 return r;
3627
3628 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3629 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303630 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3631 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003632
Tomi Valkeinena702c852011-10-12 10:10:21 +03003633 /* flush posted write and wait for SCP interface to finish the write */
3634 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3635
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003636 if (wait_for_completion_timeout(&completion,
3637 msecs_to_jiffies(1000)) == 0) {
3638 DSSERR("ULPS enable timeout\n");
3639 r = -EIO;
3640 goto err;
3641 }
3642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303643 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003644 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3645
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003646 /* Reset LANEx_ULPS_SIG2 */
3647 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2),
3648 7, 5);
3649
Tomi Valkeinena702c852011-10-12 10:10:21 +03003650 /* flush posted write and wait for SCP interface to finish the write */
3651 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003656
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303657 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003658
3659 return 0;
3660
3661err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003663 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3664 return r;
3665}
3666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3668 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671 unsigned long total_ticks;
3672 u32 r;
3673
3674 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675
3676 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003681 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3682 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003686 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3687
3688 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3689 total_ticks,
3690 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3691 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692}
3693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3695 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003698 unsigned long total_ticks;
3699 u32 r;
3700
3701 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702
3703 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003708 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3709 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303711 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003712
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003713 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3714
3715 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3716 total_ticks,
3717 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3718 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719}
3720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303721static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3722 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003723{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003725 unsigned long total_ticks;
3726 u32 r;
3727
3728 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729
3730 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303731 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303733 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003735 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3736 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003740 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3741
3742 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3743 total_ticks,
3744 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3745 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746}
3747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3749 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003752 unsigned long total_ticks;
3753 u32 r;
3754
3755 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756
3757 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303758 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303760 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003762 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3763 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003767 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3768
3769 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3770 total_ticks,
3771 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3772 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303774
3775static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3776{
3777 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3778 int num_line_buffers;
3779
3780 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3781 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3782 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3783 struct omap_video_timings *timings = &dssdev->panel.timings;
3784 /*
3785 * Don't use line buffers if width is greater than the video
3786 * port's line buffer size
3787 */
3788 if (line_buf_size <= timings->x_res * bpp / 8)
3789 num_line_buffers = 0;
3790 else
3791 num_line_buffers = 2;
3792 } else {
3793 /* Use maximum number of line buffers in command mode */
3794 num_line_buffers = 2;
3795 }
3796
3797 /* LINE_BUFFER */
3798 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3799}
3800
3801static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3802{
3803 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3804 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3805 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3806 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3807 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3808 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3809 u32 r;
3810
3811 r = dsi_read_reg(dsidev, DSI_CTRL);
3812 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3813 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3814 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3815 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3816 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3817 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3818 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3819 dsi_write_reg(dsidev, DSI_CTRL, r);
3820}
3821
3822static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3823{
3824 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3825 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3826 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3827 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3828 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3829 u32 r;
3830
3831 /*
3832 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3833 * 1 = Long blanking packets are sent in corresponding blanking periods
3834 */
3835 r = dsi_read_reg(dsidev, DSI_CTRL);
3836 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3837 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3838 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3839 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3840 dsi_write_reg(dsidev, DSI_CTRL, r);
3841}
3842
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003843static int dsi_proto_config(struct omap_dss_device *dssdev)
3844{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303845 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003846 u32 r;
3847 int buswidth = 0;
3848
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303849 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003850 DSI_FIFO_SIZE_32,
3851 DSI_FIFO_SIZE_32,
3852 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303854 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003855 DSI_FIFO_SIZE_32,
3856 DSI_FIFO_SIZE_32,
3857 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
3859 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303860 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3861 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3862 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3863 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303865 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866 case 16:
3867 buswidth = 0;
3868 break;
3869 case 18:
3870 buswidth = 1;
3871 break;
3872 case 24:
3873 buswidth = 2;
3874 break;
3875 default:
3876 BUG();
3877 }
3878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303879 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003880 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3881 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3882 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3883 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3884 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3885 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003886 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3887 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003888 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3889 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3890 /* DCS_CMD_CODE, 1=start, 0=continue */
3891 r = FLD_MOD(r, 0, 25, 25);
3892 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003893
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303894 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003895
Archit Taneja8af6ff02011-09-05 16:48:27 +05303896 dsi_config_vp_num_line_buffers(dssdev);
3897
3898 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3899 dsi_config_vp_sync_events(dssdev);
3900 dsi_config_blanking_modes(dssdev);
3901 }
3902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303903 dsi_vc_initial_config(dsidev, 0);
3904 dsi_vc_initial_config(dsidev, 1);
3905 dsi_vc_initial_config(dsidev, 2);
3906 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003907
3908 return 0;
3909}
3910
3911static void dsi_proto_timings(struct omap_dss_device *dssdev)
3912{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303913 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003914 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3915 unsigned tclk_pre, tclk_post;
3916 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3917 unsigned ths_trail, ths_exit;
3918 unsigned ddr_clk_pre, ddr_clk_post;
3919 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3920 unsigned ths_eot;
Tomi Valkeinend9820852011-10-12 15:05:59 +03003921 int ndl = dsi_get_num_lanes_used(dssdev) - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003922 u32 r;
3923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303924 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003925 ths_prepare = FLD_GET(r, 31, 24);
3926 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3927 ths_zero = ths_prepare_ths_zero - ths_prepare;
3928 ths_trail = FLD_GET(r, 15, 8);
3929 ths_exit = FLD_GET(r, 7, 0);
3930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303931 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932 tlpx = FLD_GET(r, 22, 16) * 2;
3933 tclk_trail = FLD_GET(r, 15, 8);
3934 tclk_zero = FLD_GET(r, 7, 0);
3935
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303936 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003937 tclk_prepare = FLD_GET(r, 7, 0);
3938
3939 /* min 8*UI */
3940 tclk_pre = 20;
3941 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303942 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003943
Archit Taneja8af6ff02011-09-05 16:48:27 +05303944 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945
3946 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3947 4);
3948 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3949
3950 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3951 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3952
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303953 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3955 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303956 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003957
3958 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3959 ddr_clk_pre,
3960 ddr_clk_post);
3961
3962 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3963 DIV_ROUND_UP(ths_prepare, 4) +
3964 DIV_ROUND_UP(ths_zero + 3, 4);
3965
3966 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3967
3968 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3969 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303970 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003971
3972 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3973 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303974
3975 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3976 /* TODO: Implement a video mode check_timings function */
3977 int hsa = dssdev->panel.dsi_vm_data.hsa;
3978 int hfp = dssdev->panel.dsi_vm_data.hfp;
3979 int hbp = dssdev->panel.dsi_vm_data.hbp;
3980 int vsa = dssdev->panel.dsi_vm_data.vsa;
3981 int vfp = dssdev->panel.dsi_vm_data.vfp;
3982 int vbp = dssdev->panel.dsi_vm_data.vbp;
3983 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3984 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3985 struct omap_video_timings *timings = &dssdev->panel.timings;
3986 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3987 int tl, t_he, width_bytes;
3988
3989 t_he = hsync_end ?
3990 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3991
3992 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3993
3994 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3995 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3996 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3997
3998 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3999 hfp, hsync_end ? hsa : 0, tl);
4000 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4001 vsa, timings->y_res);
4002
4003 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4004 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4005 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4006 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4007 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4008
4009 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4010 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4011 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4012 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4013 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4014 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4015
4016 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4017 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4018 r = FLD_MOD(r, tl, 31, 16); /* TL */
4019 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4020 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004021}
4022
Archit Taneja8af6ff02011-09-05 16:48:27 +05304023int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel)
4024{
4025 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4026 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4027 u8 data_type;
4028 u16 word_count;
4029
4030 switch (dssdev->panel.dsi_pix_fmt) {
4031 case OMAP_DSS_DSI_FMT_RGB888:
4032 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4033 break;
4034 case OMAP_DSS_DSI_FMT_RGB666:
4035 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4036 break;
4037 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4038 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4039 break;
4040 case OMAP_DSS_DSI_FMT_RGB565:
4041 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4042 break;
4043 default:
4044 BUG();
4045 };
4046
4047 dsi_if_enable(dsidev, false);
4048 dsi_vc_enable(dsidev, channel, false);
4049
4050 /* MODE, 1 = video mode */
4051 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4052
4053 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
4054
4055 dsi_vc_write_long_header(dsidev, channel, data_type, word_count, 0);
4056
4057 dsi_vc_enable(dsidev, channel, true);
4058 dsi_if_enable(dsidev, true);
4059
4060 dssdev->manager->enable(dssdev->manager);
4061
4062 return 0;
4063}
4064EXPORT_SYMBOL(dsi_video_mode_enable);
4065
4066void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel)
4067{
4068 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4069
4070 dsi_if_enable(dsidev, false);
4071 dsi_vc_enable(dsidev, channel, false);
4072
4073 /* MODE, 0 = command mode */
4074 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4075
4076 dsi_vc_enable(dsidev, channel, true);
4077 dsi_if_enable(dsidev, true);
4078
4079 dssdev->manager->disable(dssdev->manager);
4080}
4081EXPORT_SYMBOL(dsi_video_mode_disable);
4082
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
4084 u16 x, u16 y, u16 w, u16 h)
4085{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304086 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304087 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 unsigned bytespp;
4089 unsigned bytespl;
4090 unsigned bytespf;
4091 unsigned total_len;
4092 unsigned packet_payload;
4093 unsigned packet_len;
4094 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004095 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304096 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304097 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004098
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02004099 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
4100 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004101
Archit Tanejad6049142011-08-22 11:58:08 +05304102 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004103
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304104 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004105 bytespl = w * bytespp;
4106 bytespf = bytespl * h;
4107
4108 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4109 * number of lines in a packet. See errata about VP_CLK_RATIO */
4110
4111 if (bytespf < line_buf_size)
4112 packet_payload = bytespf;
4113 else
4114 packet_payload = (line_buf_size) / bytespl * bytespl;
4115
4116 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4117 total_len = (bytespf / packet_payload) * packet_len;
4118
4119 if (bytespf % packet_payload)
4120 total_len += (bytespf % packet_payload) + 1;
4121
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004122 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304123 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004124
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304125 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304126 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304128 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004129 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4130 else
4131 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004133
4134 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4135 * because DSS interrupts are not capable of waking up the CPU and the
4136 * framedone interrupt could be delayed for quite a long time. I think
4137 * the same goes for any DSS interrupts, but for some reason I have not
4138 * seen the problem anywhere else than here.
4139 */
4140 dispc_disable_sidle();
4141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304142 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004143
Archit Taneja49dbf582011-05-16 15:17:07 +05304144 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4145 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004146 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004147
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004148 dss_start_update(dssdev);
4149
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304150 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004151 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4152 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304153 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304155 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156
4157#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304158 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004159#endif
4160 }
4161}
4162
4163#ifdef DSI_CATCH_MISSING_TE
4164static void dsi_te_timeout(unsigned long arg)
4165{
4166 DSSERR("TE not received for 250ms!\n");
4167}
4168#endif
4169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304170static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4173
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004174 /* SIDLEMODE back to smart-idle */
4175 dispc_enable_sidle();
4176
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304177 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004178 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304179 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004180 }
4181
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304182 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004183
4184 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304185 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004186}
4187
4188static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4189{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304190 struct dsi_data *dsi = container_of(work, struct dsi_data,
4191 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004192 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4193 * 250ms which would conflict with this timeout work. What should be
4194 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004195 * possibly scheduled framedone work. However, cancelling the transfer
4196 * on the HW is buggy, and would probably require resetting the whole
4197 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004198
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004199 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004200
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304201 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004202}
4203
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004204static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304206 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4207 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304208 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4209
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004210 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4211 * turns itself off. However, DSI still has the pixels in its buffers,
4212 * and is sending the data.
4213 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304215 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304217 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
Archit Tanejacf398fb2011-03-23 09:59:34 +00004219#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
4220 dispc_fake_vsync_irq();
4221#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004222}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004223
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004224int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03004225 u16 *x, u16 *y, u16 *w, u16 *h,
4226 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004227{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304228 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004229 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004231 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004233 if (*x > dw || *y > dh)
4234 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004235
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004236 if (*x + *w > dw)
4237 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004239 if (*y + *h > dh)
4240 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004242 if (*w == 1)
4243 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004245 if (*w == 0 || *h == 0)
4246 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004249
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004250 dss_setup_partial_planes(dssdev, x, y, w, h,
4251 enlarge_update_area);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004252 dispc_mgr_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004253
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004254 return 0;
4255}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004256EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004257
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004258int omap_dsi_update(struct omap_dss_device *dssdev,
4259 int channel,
4260 u16 x, u16 y, u16 w, u16 h,
4261 void (*callback)(int, void *), void *data)
4262{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304263 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304264 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304266 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004267
Tomi Valkeinena6027712010-05-25 17:01:28 +03004268 /* OMAP DSS cannot send updates of odd widths.
4269 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
4270 * here to make sure we catch erroneous updates. Otherwise we'll only
4271 * see rather obscure HW error happening, as DSS halts. */
4272 BUG_ON(x % 2 == 1);
4273
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004274 dsi->framedone_callback = callback;
4275 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004276
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004277 dsi->update_region.x = x;
4278 dsi->update_region.y = y;
4279 dsi->update_region.w = w;
4280 dsi->update_region.h = h;
4281 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004282
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004283 dsi_update_screen_dispc(dssdev, x, y, w, h);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004284
4285 return 0;
4286}
4287EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004288
4289/* Display funcs */
4290
4291static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4292{
4293 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304294
Archit Taneja8af6ff02011-09-05 16:48:27 +05304295 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4296 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297 struct omap_video_timings timings = {
4298 .hsw = 1,
4299 .hfp = 1,
4300 .hbp = 1,
4301 .vsw = 1,
4302 .vfp = 0,
4303 .vbp = 0,
4304 };
4305
Archit Taneja8af6ff02011-09-05 16:48:27 +05304306 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4307 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4308
4309 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4310 (void *) dssdev, irq);
4311 if (r) {
4312 DSSERR("can't get FRAMEDONE irq\n");
4313 return r;
4314 }
4315
4316 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4317 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4318
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004319 dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304320 } else {
4321 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4322 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4323
4324 dispc_mgr_set_lcd_timings(dssdev->manager->id,
4325 &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004326 }
4327
Archit Taneja8af6ff02011-09-05 16:48:27 +05304328 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4329 OMAP_DSS_LCD_DISPLAY_TFT);
4330 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4331 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004332 return 0;
4333}
4334
4335static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4336{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304337 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4338 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304339
Archit Taneja8af6ff02011-09-05 16:48:27 +05304340 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4341 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304342
Archit Taneja8af6ff02011-09-05 16:48:27 +05304343 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4344 (void *) dssdev, irq);
4345 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004346}
4347
4348static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4349{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304350 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004351 struct dsi_clock_info cinfo;
4352 int r;
4353
Archit Taneja1bb47832011-02-24 14:17:30 +05304354 /* we always use DSS_CLK_SYSCK as input clock */
4355 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004356 cinfo.regn = dssdev->clocks.dsi.regn;
4357 cinfo.regm = dssdev->clocks.dsi.regm;
4358 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4359 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004360 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004361 if (r) {
4362 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004363 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004364 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304366 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004367 if (r) {
4368 DSSERR("Failed to set dsi clocks\n");
4369 return r;
4370 }
4371
4372 return 0;
4373}
4374
4375static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4376{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304377 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004378 struct dispc_clock_info dispc_cinfo;
4379 int r;
4380 unsigned long long fck;
4381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304382 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383
Archit Tanejae8881662011-04-12 13:52:24 +05304384 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4385 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004386
4387 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4388 if (r) {
4389 DSSERR("Failed to calc dispc clocks\n");
4390 return r;
4391 }
4392
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004393 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004394 if (r) {
4395 DSSERR("Failed to set dispc clocks\n");
4396 return r;
4397 }
4398
4399 return 0;
4400}
4401
4402static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4403{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304404 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304405 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004406 int r;
4407
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03004408 r = dsi_parse_lane_config(dssdev);
4409 if (r) {
4410 DSSERR("illegal lane config");
4411 goto err0;
4412 }
4413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304414 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004415 if (r)
4416 goto err0;
4417
4418 r = dsi_configure_dsi_clocks(dssdev);
4419 if (r)
4420 goto err1;
4421
Archit Tanejae8881662011-04-12 13:52:24 +05304422 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304423 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004424 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304425 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426
4427 DSSDBG("PLL OK\n");
4428
4429 r = dsi_configure_dispc_clocks(dssdev);
4430 if (r)
4431 goto err2;
4432
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004433 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004434 if (r)
4435 goto err2;
4436
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304437 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438
4439 dsi_proto_timings(dssdev);
4440 dsi_set_lp_clk_divisor(dssdev);
4441
4442 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304443 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
4445 r = dsi_proto_config(dssdev);
4446 if (r)
4447 goto err3;
4448
4449 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304450 dsi_vc_enable(dsidev, 0, 1);
4451 dsi_vc_enable(dsidev, 1, 1);
4452 dsi_vc_enable(dsidev, 2, 1);
4453 dsi_vc_enable(dsidev, 3, 1);
4454 dsi_if_enable(dsidev, 1);
4455 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004456
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004458err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004459 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304461 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304462 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004463 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304466 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467err0:
4468 return r;
4469}
4470
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004471static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004472 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304474 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304476 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304478 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304479 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004480
Ville Syrjäläd7370102010-04-22 22:50:09 +02004481 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304482 dsi_if_enable(dsidev, 0);
4483 dsi_vc_enable(dsidev, 0, 0);
4484 dsi_vc_enable(dsidev, 1, 0);
4485 dsi_vc_enable(dsidev, 2, 0);
4486 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004487
Archit Taneja89a35e52011-04-12 13:52:23 +05304488 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304489 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004490 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004491 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493}
4494
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004495int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304497 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304498 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499 int r = 0;
4500
4501 DSSDBG("dsi_display_enable\n");
4502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304503 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004504
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304505 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004507 if (dssdev->manager == NULL) {
4508 DSSERR("failed to enable display: no manager\n");
4509 r = -ENODEV;
4510 goto err_start_dev;
4511 }
4512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513 r = omap_dss_start_device(dssdev);
4514 if (r) {
4515 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004516 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517 }
4518
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004519 r = dsi_runtime_get(dsidev);
4520 if (r)
4521 goto err_get_dsi;
4522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304523 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004525 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526
4527 r = dsi_display_init_dispc(dssdev);
4528 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004529 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530
4531 r = dsi_display_init_dsi(dssdev);
4532 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004533 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536
4537 return 0;
4538
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004539err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004540 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004541err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304542 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004543 dsi_runtime_put(dsidev);
4544err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004546err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548 DSSDBG("dsi_display_enable FAILED\n");
4549 return r;
4550}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004551EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004553void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004554 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304556 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304558
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559 DSSDBG("dsi_display_disable\n");
4560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304563 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004564
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004565 dsi_sync_vc(dsidev, 0);
4566 dsi_sync_vc(dsidev, 1);
4567 dsi_sync_vc(dsidev, 2);
4568 dsi_sync_vc(dsidev, 3);
4569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570 dsi_display_uninit_dispc(dssdev);
4571
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004572 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004574 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304575 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
4577 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004578
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004581EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004583int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304585 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4586 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4587
4588 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004589 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004591EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004592
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004594 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004595 u32 *fifo_low, u32 *fifo_high)
4596{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004597 *fifo_high = fifo_size - burst_size;
4598 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599}
4600
4601int dsi_init_display(struct omap_dss_device *dssdev)
4602{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304603 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4604 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304605 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304606
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004607 DSSDBG("DSI init\n");
4608
Archit Taneja7e951ee2011-07-22 12:45:04 +05304609 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4610 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4611 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4612 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304614 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004615 struct regulator *vdds_dsi;
4616
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304617 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004618
4619 if (IS_ERR(vdds_dsi)) {
4620 DSSERR("can't get VDDS_DSI regulator\n");
4621 return PTR_ERR(vdds_dsi);
4622 }
4623
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304624 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004625 }
4626
Tomi Valkeinend9820852011-10-12 15:05:59 +03004627 if (dsi_get_num_lanes_used(dssdev) > dsi->num_lanes_supported) {
4628 DSSERR("DSI%d can't support more than %d lanes\n",
4629 dsi_module + 1, dsi->num_lanes_supported);
Archit Taneja75d72472011-05-16 15:17:08 +05304630 return -EINVAL;
4631 }
4632
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004633 return 0;
4634}
4635
Archit Taneja5ee3c142011-03-02 12:35:53 +05304636int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4637{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304638 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4639 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304640 int i;
4641
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304642 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4643 if (!dsi->vc[i].dssdev) {
4644 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304645 *channel = i;
4646 return 0;
4647 }
4648 }
4649
4650 DSSERR("cannot get VC for display %s", dssdev->name);
4651 return -ENOSPC;
4652}
4653EXPORT_SYMBOL(omap_dsi_request_vc);
4654
4655int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4656{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304657 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4658 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4659
Archit Taneja5ee3c142011-03-02 12:35:53 +05304660 if (vc_id < 0 || vc_id > 3) {
4661 DSSERR("VC ID out of range\n");
4662 return -EINVAL;
4663 }
4664
4665 if (channel < 0 || channel > 3) {
4666 DSSERR("Virtual Channel out of range\n");
4667 return -EINVAL;
4668 }
4669
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304670 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304671 DSSERR("Virtual Channel not allocated to display %s\n",
4672 dssdev->name);
4673 return -EINVAL;
4674 }
4675
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304676 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304677
4678 return 0;
4679}
4680EXPORT_SYMBOL(omap_dsi_set_vc_id);
4681
4682void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4683{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304684 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4685 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4686
Archit Taneja5ee3c142011-03-02 12:35:53 +05304687 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304688 dsi->vc[channel].dssdev == dssdev) {
4689 dsi->vc[channel].dssdev = NULL;
4690 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304691 }
4692}
4693EXPORT_SYMBOL(omap_dsi_release_vc);
4694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304695void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004696{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304697 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304698 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304699 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4700 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004701}
4702
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304703void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004704{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304705 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304706 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304707 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4708 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004709}
4710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304711static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004712{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304713 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4714
4715 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4716 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4717 dsi->regm_dispc_max =
4718 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4719 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4720 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4721 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4722 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004723}
4724
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004725static int dsi_get_clocks(struct platform_device *dsidev)
4726{
4727 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4728 struct clk *clk;
4729
4730 clk = clk_get(&dsidev->dev, "fck");
4731 if (IS_ERR(clk)) {
4732 DSSERR("can't get fck\n");
4733 return PTR_ERR(clk);
4734 }
4735
4736 dsi->dss_clk = clk;
4737
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004738 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004739 if (IS_ERR(clk)) {
4740 DSSERR("can't get sys_clk\n");
4741 clk_put(dsi->dss_clk);
4742 dsi->dss_clk = NULL;
4743 return PTR_ERR(clk);
4744 }
4745
4746 dsi->sys_clk = clk;
4747
4748 return 0;
4749}
4750
4751static void dsi_put_clocks(struct platform_device *dsidev)
4752{
4753 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4754
4755 if (dsi->dss_clk)
4756 clk_put(dsi->dss_clk);
4757 if (dsi->sys_clk)
4758 clk_put(dsi->sys_clk);
4759}
4760
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004761/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004762static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004764 struct omap_display_platform_data *dss_plat_data;
4765 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004766 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304767 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004768 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304769 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004770
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304771 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4772 if (!dsi) {
4773 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004774 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304775 }
4776
4777 dsi->pdev = dsidev;
4778 dsi_pdev_map[dsi_module] = dsidev;
4779 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304780
4781 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004782 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004783 dsi->enable_pads = board_info->dsi_enable_pads;
4784 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004785
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304786 spin_lock_init(&dsi->irq_lock);
4787 spin_lock_init(&dsi->errors_lock);
4788 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004789
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004790#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304791 spin_lock_init(&dsi->irq_stats_lock);
4792 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004793#endif
4794
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304795 mutex_init(&dsi->lock);
4796 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004797
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004798 r = dsi_get_clocks(dsidev);
4799 if (r)
4800 goto err_get_clk;
4801
4802 pm_runtime_enable(&dsidev->dev);
4803
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304804 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4805 dsi_framedone_timeout_work_callback);
4806
4807#ifdef DSI_CATCH_MISSING_TE
4808 init_timer(&dsi->te_timer);
4809 dsi->te_timer.function = dsi_te_timeout;
4810 dsi->te_timer.data = 0;
4811#endif
4812 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4813 if (!dsi_mem) {
4814 DSSERR("can't get IORESOURCE_MEM DSI\n");
4815 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004816 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004817 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304818 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4819 if (!dsi->base) {
4820 DSSERR("can't ioremap DSI\n");
4821 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004822 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304823 }
4824 dsi->irq = platform_get_irq(dsi->pdev, 0);
4825 if (dsi->irq < 0) {
4826 DSSERR("platform_get_irq failed\n");
4827 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004828 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304829 }
archit tanejaaffe3602011-02-23 08:41:03 +00004830
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304831 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4832 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004833 if (r < 0) {
4834 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004835 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004836 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004837
Archit Taneja5ee3c142011-03-02 12:35:53 +05304838 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304839 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304840 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304841 dsi->vc[i].dssdev = NULL;
4842 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304843 }
4844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304845 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004846
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004847 r = dsi_runtime_get(dsidev);
4848 if (r)
4849 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004850
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304851 rev = dsi_read_reg(dsidev, DSI_REVISION);
4852 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004853 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4854
Tomi Valkeinend9820852011-10-12 15:05:59 +03004855 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4856 * of data to 3 by default */
4857 if (dss_has_feature(FEAT_DSI_GNQ))
4858 /* NB_DATA_LANES */
4859 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4860 else
4861 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304862
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004863 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004864
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004865 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004866
4867err_get_dsi:
4868 free_irq(dsi->irq, dsi->pdev);
4869err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304870 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004871err_ioremap:
4872 pm_runtime_disable(&dsidev->dev);
4873err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304874 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004875err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004876 return r;
4877}
4878
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004879static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004880{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304881 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4882
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004883 WARN_ON(dsi->scp_clk_refcount > 0);
4884
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004885 pm_runtime_disable(&dsidev->dev);
4886
4887 dsi_put_clocks(dsidev);
4888
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304889 if (dsi->vdds_dsi_reg != NULL) {
4890 if (dsi->vdds_dsi_enabled) {
4891 regulator_disable(dsi->vdds_dsi_reg);
4892 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004893 }
4894
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304895 regulator_put(dsi->vdds_dsi_reg);
4896 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004897 }
4898
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304899 free_irq(dsi->irq, dsi->pdev);
4900 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004901
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304902 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004903
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004904 return 0;
4905}
4906
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004907static int dsi_runtime_suspend(struct device *dev)
4908{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004909 dispc_runtime_put();
4910 dss_runtime_put();
4911
4912 return 0;
4913}
4914
4915static int dsi_runtime_resume(struct device *dev)
4916{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004917 int r;
4918
4919 r = dss_runtime_get();
4920 if (r)
4921 goto err_get_dss;
4922
4923 r = dispc_runtime_get();
4924 if (r)
4925 goto err_get_dispc;
4926
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004927 return 0;
4928
4929err_get_dispc:
4930 dss_runtime_put();
4931err_get_dss:
4932 return r;
4933}
4934
4935static const struct dev_pm_ops dsi_pm_ops = {
4936 .runtime_suspend = dsi_runtime_suspend,
4937 .runtime_resume = dsi_runtime_resume,
4938};
4939
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004940static struct platform_driver omap_dsihw_driver = {
4941 .probe = omap_dsihw_probe,
4942 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004943 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004944 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004945 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004946 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004947 },
4948};
4949
4950int dsi_init_platform_driver(void)
4951{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004952 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004953}
4954
4955void dsi_uninit_platform_driver(void)
4956{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004957 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004958}