blob: 721b7d53bfd882372410e22d75d4f36691d7a1e5 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
12#include <linux/linkage.h>
13#include <asm/assembler.h>
14#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010015#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010016#include <asm/pgtable-hwdef.h>
17#include <asm/pgtable.h>
18
19#include "proc-macros.S"
20
21#define TTB_C (1 << 0)
22#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
27
Jon Callan73b63ef2008-11-06 13:23:09 +000028#ifndef CONFIG_SMP
29#define TTB_FLAGS TTB_C|TTB_RGN_OC_WB @ mark PTWs cacheable, outer WB
30#else
31#define TTB_FLAGS TTB_C|TTB_S|TTB_RGN_OC_WBWA @ mark PTWs cacheable and shared, outer WBWA
32#endif
33
Catalin Marinasbbe88882007-05-08 22:27:46 +010034ENTRY(cpu_v7_proc_init)
35 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010036ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010037
38ENTRY(cpu_v7_proc_fin)
39 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010040ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010041
42/*
43 * cpu_v7_reset(loc)
44 *
45 * Perform a soft reset of the system. Put the CPU into the
46 * same state as it would be if it had been reset, and branch
47 * to what would be the reset vector.
48 *
49 * - loc - location to jump to for soft reset
50 *
51 * It is assumed that:
52 */
53 .align 5
54ENTRY(cpu_v7_reset)
55 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010056ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010057
58/*
59 * cpu_v7_do_idle()
60 *
61 * Idle the processor (eg, wait for interrupt).
62 *
63 * IRQs are already disabled.
64 */
65ENTRY(cpu_v7_do_idle)
Catalin Marinas000b5022008-10-03 11:09:10 +010066 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010067 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010068ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010069
70ENTRY(cpu_v7_dcache_clean_area)
71#ifndef TLB_CAN_READ_FROM_L1_CACHE
72 dcache_line_size r2, r3
731: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
74 add r0, r0, r2
75 subs r1, r1, r2
76 bhi 1b
77 dsb
78#endif
79 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010080ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010081
82/*
83 * cpu_v7_switch_mm(pgd_phys, tsk)
84 *
85 * Set the translation table base pointer to be pgd_phys
86 *
87 * - pgd_phys - physical address of new TTB
88 *
89 * It is assumed that:
90 * - we are not using split page tables
91 */
92ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +010093#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +010094 mov r2, #0
95 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +000096 orr r0, r0, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +010097 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
98 isb
991: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
100 isb
101 mcr p15, 0, r1, c13, c0, 1 @ set context ID
102 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100103#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100104 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100105ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100106
107/*
108 * cpu_v7_set_pte_ext(ptep, pte)
109 *
110 * Set a level 2 translation table entry.
111 *
112 * - ptep - pointer to level 2 translation table entry
113 * (hardware version is stored at -1024 bytes)
114 * - pte - PTE value to store
115 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100116 */
117ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100118#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100119 str r1, [r0], #-2048 @ linux version
120
121 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100122 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100123 orr r3, r3, r2
124 orr r3, r3, #PTE_EXT_AP0 | 2
125
Russell King3f69c0c2008-09-15 17:23:10 +0100126 tst r2, #1 << 4
127 orrne r3, r3, #PTE_EXT_TEX(1)
128
Catalin Marinasbbe88882007-05-08 22:27:46 +0100129 tst r1, #L_PTE_WRITE
130 tstne r1, #L_PTE_DIRTY
131 orreq r3, r3, #PTE_EXT_APX
132
133 tst r1, #L_PTE_USER
134 orrne r3, r3, #PTE_EXT_AP1
135 tstne r3, #PTE_EXT_APX
136 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
137
Catalin Marinasbbe88882007-05-08 22:27:46 +0100138 tst r1, #L_PTE_EXEC
139 orreq r3, r3, #PTE_EXT_XN
140
Russell King3f69c0c2008-09-15 17:23:10 +0100141 tst r1, #L_PTE_YOUNG
142 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100143 moveq r3, #0
144
145 str r3, [r0]
146 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100147#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100148 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100149ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100150
151cpu_v7_name:
152 .ascii "ARMv7 Processor"
153 .align
154
155 .section ".text.init", #alloc, #execinstr
156
157/*
158 * __v7_setup
159 *
160 * Initialise TLB, Caches, and MMU state ready to switch the MMU
161 * on. Return in r0 the new CP15 C1 control register setting.
162 *
163 * We automatically detect if we have a Harvard cache, and use the
164 * Harvard cache control instructions insead of the unified cache
165 * control instructions.
166 *
167 * This should be able to cover all ARMv7 cores.
168 *
169 * It is assumed that:
170 * - cache type register is implemented
171 */
172__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000173#ifdef CONFIG_SMP
174 mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
175 orr r0, r0, #(0x1 << 6)
176 mcr p15, 0, r0, c1, c0, 1
177#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100178 adr r12, __v7_setup_stack @ the local stack
179 stmia r12, {r0-r5, r7, r9, r11, lr}
180 bl v7_flush_dcache_all
181 ldmia r12, {r0-r5, r7, r9, r11, lr}
182 mov r10, #0
183#ifdef HARVARD_CACHE
184 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
185#endif
186 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100187#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100188 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
189 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000190 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100191 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
192 mov r10, #0x1f @ domains 0, 1 = manager
193 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100194#endif
Catalin Marinasf80a3bb2008-10-22 13:04:30 +0100195 ldr r5, =0xff0aa1a8
196 ldr r6, =0x40e040e0
Russell King3f69c0c2008-09-15 17:23:10 +0100197 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
198 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100199 adr r5, v7_crval
200 ldmia r5, {r5, r6}
201 mrc p15, 0, r0, c1, c0, 0 @ read control register
202 bic r0, r0, r5 @ clear bits them
203 orr r0, r0, r6 @ set them
Catalin Marinasbbe88882007-05-08 22:27:46 +0100204 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100205ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100206
207 /*
208 * V X F I D LR
209 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
210 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
211 * 0 110 0011 1.00 .111 1101 < we want
212 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100213 .type v7_crval, #object
214v7_crval:
Russell King3f69c0c2008-09-15 17:23:10 +0100215 crval clear=0x0120c302, mmuset=0x10c0387d, ucset=0x00c0187c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100216
217__v7_setup_stack:
218 .space 4 * 11 @ 11 registers
219
220 .type v7_processor_functions, #object
221ENTRY(v7_processor_functions)
222 .word v7_early_abort
Catalin Marinas4a1fd552008-04-21 18:42:04 +0100223 .word pabort_ifar
Catalin Marinasbbe88882007-05-08 22:27:46 +0100224 .word cpu_v7_proc_init
225 .word cpu_v7_proc_fin
226 .word cpu_v7_reset
227 .word cpu_v7_do_idle
228 .word cpu_v7_dcache_clean_area
229 .word cpu_v7_switch_mm
230 .word cpu_v7_set_pte_ext
231 .size v7_processor_functions, . - v7_processor_functions
232
233 .type cpu_arch_name, #object
234cpu_arch_name:
235 .asciz "armv7"
236 .size cpu_arch_name, . - cpu_arch_name
237
238 .type cpu_elf_name, #object
239cpu_elf_name:
240 .asciz "v7"
241 .size cpu_elf_name, . - cpu_elf_name
242 .align
243
244 .section ".proc.info.init", #alloc, #execinstr
245
246 /*
247 * Match any ARMv7 processor core.
248 */
249 .type __v7_proc_info, #object
250__v7_proc_info:
251 .long 0x000f0000 @ Required ID value
252 .long 0x000f0000 @ Mask for ID
253 .long PMD_TYPE_SECT | \
254 PMD_SECT_BUFFERABLE | \
255 PMD_SECT_CACHEABLE | \
256 PMD_SECT_AP_WRITE | \
257 PMD_SECT_AP_READ
258 .long PMD_TYPE_SECT | \
259 PMD_SECT_XN | \
260 PMD_SECT_AP_WRITE | \
261 PMD_SECT_AP_READ
262 b __v7_setup
263 .long cpu_arch_name
264 .long cpu_elf_name
265 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
266 .long cpu_v7_name
267 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100268 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100269 .long v6_user_fns
270 .long v7_cache_fns
271 .size __v7_proc_info, . - __v7_proc_info