blob: db444a73e4b11b87a912b3ce7b2c9ab665d6a680 [file] [log] [blame]
Thierry Redinga1702852009-03-27 00:12:24 -07001/*
2 * linux/drivers/net/ethoc.c
3 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
14#include <linux/etherdevice.h>
15#include <linux/crc32.h>
16#include <linux/io.h>
17#include <linux/mii.h>
18#include <linux/phy.h>
19#include <linux/platform_device.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040020#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Jonas Bonne0f42582010-11-25 02:30:25 +000022#include <linux/of.h>
Thierry Redinga1702852009-03-27 00:12:24 -070023#include <net/ethoc.h>
24
Thomas Chou0baa0802009-10-04 23:33:20 +000025static int buffer_size = 0x8000; /* 32 KBytes */
26module_param(buffer_size, int, 0);
27MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
28
Thierry Redinga1702852009-03-27 00:12:24 -070029/* register offsets */
30#define MODER 0x00
31#define INT_SOURCE 0x04
32#define INT_MASK 0x08
33#define IPGT 0x0c
34#define IPGR1 0x10
35#define IPGR2 0x14
36#define PACKETLEN 0x18
37#define COLLCONF 0x1c
38#define TX_BD_NUM 0x20
39#define CTRLMODER 0x24
40#define MIIMODER 0x28
41#define MIICOMMAND 0x2c
42#define MIIADDRESS 0x30
43#define MIITX_DATA 0x34
44#define MIIRX_DATA 0x38
45#define MIISTATUS 0x3c
46#define MAC_ADDR0 0x40
47#define MAC_ADDR1 0x44
48#define ETH_HASH0 0x48
49#define ETH_HASH1 0x4c
50#define ETH_TXCTRL 0x50
51
52/* mode register */
53#define MODER_RXEN (1 << 0) /* receive enable */
54#define MODER_TXEN (1 << 1) /* transmit enable */
55#define MODER_NOPRE (1 << 2) /* no preamble */
56#define MODER_BRO (1 << 3) /* broadcast address */
57#define MODER_IAM (1 << 4) /* individual address mode */
58#define MODER_PRO (1 << 5) /* promiscuous mode */
59#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
60#define MODER_LOOP (1 << 7) /* loopback */
61#define MODER_NBO (1 << 8) /* no back-off */
62#define MODER_EDE (1 << 9) /* excess defer enable */
63#define MODER_FULLD (1 << 10) /* full duplex */
64#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
65#define MODER_DCRC (1 << 12) /* delayed CRC enable */
66#define MODER_CRC (1 << 13) /* CRC enable */
67#define MODER_HUGE (1 << 14) /* huge packets enable */
68#define MODER_PAD (1 << 15) /* padding enabled */
69#define MODER_RSM (1 << 16) /* receive small packets */
70
71/* interrupt source and mask registers */
72#define INT_MASK_TXF (1 << 0) /* transmit frame */
73#define INT_MASK_TXE (1 << 1) /* transmit error */
74#define INT_MASK_RXF (1 << 2) /* receive frame */
75#define INT_MASK_RXE (1 << 3) /* receive error */
76#define INT_MASK_BUSY (1 << 4)
77#define INT_MASK_TXC (1 << 5) /* transmit control frame */
78#define INT_MASK_RXC (1 << 6) /* receive control frame */
79
80#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
81#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
82
83#define INT_MASK_ALL ( \
84 INT_MASK_TXF | INT_MASK_TXE | \
85 INT_MASK_RXF | INT_MASK_RXE | \
86 INT_MASK_TXC | INT_MASK_RXC | \
87 INT_MASK_BUSY \
88 )
89
90/* packet length register */
91#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
92#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
93#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
94 PACKETLEN_MAX(max))
95
96/* transmit buffer number register */
97#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
98
99/* control module mode register */
100#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
101#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
102#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
103
104/* MII mode register */
105#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
106#define MIIMODER_NOPRE (1 << 8) /* no preamble */
107
108/* MII command register */
109#define MIICOMMAND_SCAN (1 << 0) /* scan status */
110#define MIICOMMAND_READ (1 << 1) /* read status */
111#define MIICOMMAND_WRITE (1 << 2) /* write control data */
112
113/* MII address register */
114#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
115#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
116#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
117 MIIADDRESS_RGAD(reg))
118
119/* MII transmit data register */
120#define MIITX_DATA_VAL(x) ((x) & 0xffff)
121
122/* MII receive data register */
123#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
124
125/* MII status register */
126#define MIISTATUS_LINKFAIL (1 << 0)
127#define MIISTATUS_BUSY (1 << 1)
128#define MIISTATUS_INVALID (1 << 2)
129
130/* TX buffer descriptor */
131#define TX_BD_CS (1 << 0) /* carrier sense lost */
132#define TX_BD_DF (1 << 1) /* defer indication */
133#define TX_BD_LC (1 << 2) /* late collision */
134#define TX_BD_RL (1 << 3) /* retransmission limit */
135#define TX_BD_RETRY_MASK (0x00f0)
136#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
137#define TX_BD_UR (1 << 8) /* transmitter underrun */
138#define TX_BD_CRC (1 << 11) /* TX CRC enable */
139#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
140#define TX_BD_WRAP (1 << 13)
141#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
142#define TX_BD_READY (1 << 15) /* TX buffer ready */
143#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
144#define TX_BD_LEN_MASK (0xffff << 16)
145
146#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
147 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
148
149/* RX buffer descriptor */
150#define RX_BD_LC (1 << 0) /* late collision */
151#define RX_BD_CRC (1 << 1) /* RX CRC error */
152#define RX_BD_SF (1 << 2) /* short frame */
153#define RX_BD_TL (1 << 3) /* too long */
154#define RX_BD_DN (1 << 4) /* dribble nibble */
155#define RX_BD_IS (1 << 5) /* invalid symbol */
156#define RX_BD_OR (1 << 6) /* receiver overrun */
157#define RX_BD_MISS (1 << 7)
158#define RX_BD_CF (1 << 8) /* control frame */
159#define RX_BD_WRAP (1 << 13)
160#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
161#define RX_BD_EMPTY (1 << 15)
162#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
163
164#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
165 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
166
167#define ETHOC_BUFSIZ 1536
168#define ETHOC_ZLEN 64
169#define ETHOC_BD_BASE 0x400
170#define ETHOC_TIMEOUT (HZ / 2)
171#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
172
173/**
174 * struct ethoc - driver-private device structure
175 * @iobase: pointer to I/O memory region
176 * @membase: pointer to buffer memory region
Thomas Chou0baa0802009-10-04 23:33:20 +0000177 * @dma_alloc: dma allocated buffer size
Thomas Chouee02a4e2010-05-23 16:44:02 +0000178 * @io_region_size: I/O memory region size
Thierry Redinga1702852009-03-27 00:12:24 -0700179 * @num_tx: number of send buffers
180 * @cur_tx: last send buffer written
181 * @dty_tx: last buffer actually sent
182 * @num_rx: number of receive buffers
183 * @cur_rx: current receive buffer
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000184 * @vma: pointer to array of virtual memory addresses for buffers
Thierry Redinga1702852009-03-27 00:12:24 -0700185 * @netdev: pointer to network device structure
186 * @napi: NAPI structure
Thierry Redinga1702852009-03-27 00:12:24 -0700187 * @msg_enable: device state flags
Thierry Redinga1702852009-03-27 00:12:24 -0700188 * @lock: device lock
189 * @phy: attached PHY
190 * @mdio: MDIO bus for PHY access
191 * @phy_id: address of attached PHY
192 */
193struct ethoc {
194 void __iomem *iobase;
195 void __iomem *membase;
Thomas Chou0baa0802009-10-04 23:33:20 +0000196 int dma_alloc;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000197 resource_size_t io_region_size;
Thierry Redinga1702852009-03-27 00:12:24 -0700198
199 unsigned int num_tx;
200 unsigned int cur_tx;
201 unsigned int dty_tx;
202
203 unsigned int num_rx;
204 unsigned int cur_rx;
205
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000206 void** vma;
207
Thierry Redinga1702852009-03-27 00:12:24 -0700208 struct net_device *netdev;
209 struct napi_struct napi;
Thierry Redinga1702852009-03-27 00:12:24 -0700210 u32 msg_enable;
211
Thierry Redinga1702852009-03-27 00:12:24 -0700212 spinlock_t lock;
213
214 struct phy_device *phy;
215 struct mii_bus *mdio;
216 s8 phy_id;
217};
218
219/**
220 * struct ethoc_bd - buffer descriptor
221 * @stat: buffer statistics
222 * @addr: physical memory address
223 */
224struct ethoc_bd {
225 u32 stat;
226 u32 addr;
227};
228
Thomas Chou16dd18b2009-10-07 14:16:42 +0000229static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
Thierry Redinga1702852009-03-27 00:12:24 -0700230{
231 return ioread32(dev->iobase + offset);
232}
233
Thomas Chou16dd18b2009-10-07 14:16:42 +0000234static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
Thierry Redinga1702852009-03-27 00:12:24 -0700235{
236 iowrite32(data, dev->iobase + offset);
237}
238
Thomas Chou16dd18b2009-10-07 14:16:42 +0000239static inline void ethoc_read_bd(struct ethoc *dev, int index,
240 struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700241{
242 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
243 bd->stat = ethoc_read(dev, offset + 0);
244 bd->addr = ethoc_read(dev, offset + 4);
245}
246
Thomas Chou16dd18b2009-10-07 14:16:42 +0000247static inline void ethoc_write_bd(struct ethoc *dev, int index,
Thierry Redinga1702852009-03-27 00:12:24 -0700248 const struct ethoc_bd *bd)
249{
250 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
251 ethoc_write(dev, offset + 0, bd->stat);
252 ethoc_write(dev, offset + 4, bd->addr);
253}
254
Thomas Chou16dd18b2009-10-07 14:16:42 +0000255static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700256{
257 u32 imask = ethoc_read(dev, INT_MASK);
258 imask |= mask;
259 ethoc_write(dev, INT_MASK, imask);
260}
261
Thomas Chou16dd18b2009-10-07 14:16:42 +0000262static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700263{
264 u32 imask = ethoc_read(dev, INT_MASK);
265 imask &= ~mask;
266 ethoc_write(dev, INT_MASK, imask);
267}
268
Thomas Chou16dd18b2009-10-07 14:16:42 +0000269static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700270{
271 ethoc_write(dev, INT_SOURCE, mask);
272}
273
Thomas Chou16dd18b2009-10-07 14:16:42 +0000274static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700275{
276 u32 mode = ethoc_read(dev, MODER);
277 mode |= MODER_RXEN | MODER_TXEN;
278 ethoc_write(dev, MODER, mode);
279}
280
Thomas Chou16dd18b2009-10-07 14:16:42 +0000281static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700282{
283 u32 mode = ethoc_read(dev, MODER);
284 mode &= ~(MODER_RXEN | MODER_TXEN);
285 ethoc_write(dev, MODER, mode);
286}
287
David S. Miller5cf3e032010-07-07 18:23:19 -0700288static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
Thierry Redinga1702852009-03-27 00:12:24 -0700289{
290 struct ethoc_bd bd;
291 int i;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000292 void* vma;
Thierry Redinga1702852009-03-27 00:12:24 -0700293
294 dev->cur_tx = 0;
295 dev->dty_tx = 0;
296 dev->cur_rx = 0;
297
Jonas Bonnee4f56b2010-06-11 02:47:36 +0000298 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
299
Thierry Redinga1702852009-03-27 00:12:24 -0700300 /* setup transmission buffers */
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000301 bd.addr = mem_start;
Thierry Redinga1702852009-03-27 00:12:24 -0700302 bd.stat = TX_BD_IRQ | TX_BD_CRC;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000303 vma = dev->membase;
Thierry Redinga1702852009-03-27 00:12:24 -0700304
305 for (i = 0; i < dev->num_tx; i++) {
306 if (i == dev->num_tx - 1)
307 bd.stat |= TX_BD_WRAP;
308
309 ethoc_write_bd(dev, i, &bd);
310 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000311
312 dev->vma[i] = vma;
313 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700314 }
315
Thierry Redinga1702852009-03-27 00:12:24 -0700316 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
317
318 for (i = 0; i < dev->num_rx; i++) {
319 if (i == dev->num_rx - 1)
320 bd.stat |= RX_BD_WRAP;
321
322 ethoc_write_bd(dev, dev->num_tx + i, &bd);
323 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000324
325 dev->vma[dev->num_tx + i] = vma;
326 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700327 }
328
329 return 0;
330}
331
332static int ethoc_reset(struct ethoc *dev)
333{
334 u32 mode;
335
336 /* TODO: reset controller? */
337
338 ethoc_disable_rx_and_tx(dev);
339
340 /* TODO: setup registers */
341
342 /* enable FCS generation and automatic padding */
343 mode = ethoc_read(dev, MODER);
344 mode |= MODER_CRC | MODER_PAD;
345 ethoc_write(dev, MODER, mode);
346
347 /* set full-duplex mode */
348 mode = ethoc_read(dev, MODER);
349 mode |= MODER_FULLD;
350 ethoc_write(dev, MODER, mode);
351 ethoc_write(dev, IPGT, 0x15);
352
353 ethoc_ack_irq(dev, INT_MASK_ALL);
354 ethoc_enable_irq(dev, INT_MASK_ALL);
355 ethoc_enable_rx_and_tx(dev);
356 return 0;
357}
358
359static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
360 struct ethoc_bd *bd)
361{
362 struct net_device *netdev = dev->netdev;
363 unsigned int ret = 0;
364
365 if (bd->stat & RX_BD_TL) {
366 dev_err(&netdev->dev, "RX: frame too long\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000367 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700368 ret++;
369 }
370
371 if (bd->stat & RX_BD_SF) {
372 dev_err(&netdev->dev, "RX: frame too short\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000373 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700374 ret++;
375 }
376
377 if (bd->stat & RX_BD_DN) {
378 dev_err(&netdev->dev, "RX: dribble nibble\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000379 netdev->stats.rx_frame_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700380 }
381
382 if (bd->stat & RX_BD_CRC) {
383 dev_err(&netdev->dev, "RX: wrong CRC\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000384 netdev->stats.rx_crc_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700385 ret++;
386 }
387
388 if (bd->stat & RX_BD_OR) {
389 dev_err(&netdev->dev, "RX: overrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000390 netdev->stats.rx_over_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700391 ret++;
392 }
393
394 if (bd->stat & RX_BD_MISS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000395 netdev->stats.rx_missed_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700396
397 if (bd->stat & RX_BD_LC) {
398 dev_err(&netdev->dev, "RX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000399 netdev->stats.collisions++;
Thierry Redinga1702852009-03-27 00:12:24 -0700400 ret++;
401 }
402
403 return ret;
404}
405
406static int ethoc_rx(struct net_device *dev, int limit)
407{
408 struct ethoc *priv = netdev_priv(dev);
409 int count;
410
411 for (count = 0; count < limit; ++count) {
412 unsigned int entry;
413 struct ethoc_bd bd;
414
415 entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
416 ethoc_read_bd(priv, entry, &bd);
417 if (bd.stat & RX_BD_EMPTY)
418 break;
419
420 if (ethoc_update_rx_stats(priv, &bd) == 0) {
421 int size = bd.stat >> 16;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000422 struct sk_buff *skb;
Thomas Chou050f91d2009-10-04 23:33:19 +0000423
424 size -= 4; /* strip the CRC */
Eric Dumazet89d71a62009-10-13 05:34:20 +0000425 skb = netdev_alloc_skb_ip_align(dev, size);
Thomas Chou050f91d2009-10-04 23:33:19 +0000426
Thierry Redinga1702852009-03-27 00:12:24 -0700427 if (likely(skb)) {
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000428 void *src = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700429 memcpy_fromio(skb_put(skb, size), src, size);
430 skb->protocol = eth_type_trans(skb, dev);
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000431 dev->stats.rx_packets++;
432 dev->stats.rx_bytes += size;
Thierry Redinga1702852009-03-27 00:12:24 -0700433 netif_receive_skb(skb);
434 } else {
435 if (net_ratelimit())
436 dev_warn(&dev->dev, "low on memory - "
437 "packet dropped\n");
438
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000439 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700440 break;
441 }
442 }
443
444 /* clear the buffer descriptor so it can be reused */
445 bd.stat &= ~RX_BD_STATS;
446 bd.stat |= RX_BD_EMPTY;
447 ethoc_write_bd(priv, entry, &bd);
448 priv->cur_rx++;
449 }
450
451 return count;
452}
453
454static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
455{
456 struct net_device *netdev = dev->netdev;
457
458 if (bd->stat & TX_BD_LC) {
459 dev_err(&netdev->dev, "TX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000460 netdev->stats.tx_window_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700461 }
462
463 if (bd->stat & TX_BD_RL) {
464 dev_err(&netdev->dev, "TX: retransmit limit\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000465 netdev->stats.tx_aborted_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700466 }
467
468 if (bd->stat & TX_BD_UR) {
469 dev_err(&netdev->dev, "TX: underrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000470 netdev->stats.tx_fifo_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700471 }
472
473 if (bd->stat & TX_BD_CS) {
474 dev_err(&netdev->dev, "TX: carrier sense lost\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000475 netdev->stats.tx_carrier_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700476 }
477
478 if (bd->stat & TX_BD_STATS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000479 netdev->stats.tx_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700480
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000481 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
482 netdev->stats.tx_bytes += bd->stat >> 16;
483 netdev->stats.tx_packets++;
Thierry Redinga1702852009-03-27 00:12:24 -0700484 return 0;
485}
486
487static void ethoc_tx(struct net_device *dev)
488{
489 struct ethoc *priv = netdev_priv(dev);
490
491 spin_lock(&priv->lock);
492
493 while (priv->dty_tx != priv->cur_tx) {
494 unsigned int entry = priv->dty_tx % priv->num_tx;
495 struct ethoc_bd bd;
496
497 ethoc_read_bd(priv, entry, &bd);
498 if (bd.stat & TX_BD_READY)
499 break;
500
501 entry = (++priv->dty_tx) % priv->num_tx;
502 (void)ethoc_update_tx_stats(priv, &bd);
503 }
504
505 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
506 netif_wake_queue(dev);
507
508 ethoc_ack_irq(priv, INT_MASK_TX);
509 spin_unlock(&priv->lock);
510}
511
512static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
513{
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000514 struct net_device *dev = dev_id;
Thierry Redinga1702852009-03-27 00:12:24 -0700515 struct ethoc *priv = netdev_priv(dev);
516 u32 pending;
517
518 ethoc_disable_irq(priv, INT_MASK_ALL);
519 pending = ethoc_read(priv, INT_SOURCE);
520 if (unlikely(pending == 0)) {
521 ethoc_enable_irq(priv, INT_MASK_ALL);
522 return IRQ_NONE;
523 }
524
Thomas Chou50c54a52009-10-07 14:16:43 +0000525 ethoc_ack_irq(priv, pending);
Thierry Redinga1702852009-03-27 00:12:24 -0700526
527 if (pending & INT_MASK_BUSY) {
528 dev_err(&dev->dev, "packet dropped\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000529 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700530 }
531
532 if (pending & INT_MASK_RX) {
533 if (napi_schedule_prep(&priv->napi))
534 __napi_schedule(&priv->napi);
535 } else {
536 ethoc_enable_irq(priv, INT_MASK_RX);
537 }
538
539 if (pending & INT_MASK_TX)
540 ethoc_tx(dev);
541
542 ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
543 return IRQ_HANDLED;
544}
545
546static int ethoc_get_mac_address(struct net_device *dev, void *addr)
547{
548 struct ethoc *priv = netdev_priv(dev);
549 u8 *mac = (u8 *)addr;
550 u32 reg;
551
552 reg = ethoc_read(priv, MAC_ADDR0);
553 mac[2] = (reg >> 24) & 0xff;
554 mac[3] = (reg >> 16) & 0xff;
555 mac[4] = (reg >> 8) & 0xff;
556 mac[5] = (reg >> 0) & 0xff;
557
558 reg = ethoc_read(priv, MAC_ADDR1);
559 mac[0] = (reg >> 8) & 0xff;
560 mac[1] = (reg >> 0) & 0xff;
561
562 return 0;
563}
564
565static int ethoc_poll(struct napi_struct *napi, int budget)
566{
567 struct ethoc *priv = container_of(napi, struct ethoc, napi);
568 int work_done = 0;
569
570 work_done = ethoc_rx(priv->netdev, budget);
571 if (work_done < budget) {
Thierry Redinga1702852009-03-27 00:12:24 -0700572 napi_complete(napi);
Adam Edvardsson7438a542010-11-25 02:30:27 +0000573 ethoc_enable_irq(priv, INT_MASK_RX);
Thierry Redinga1702852009-03-27 00:12:24 -0700574 }
575
576 return work_done;
577}
578
579static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
580{
581 unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
582 struct ethoc *priv = bus->priv;
583
584 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
585 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
586
587 while (time_before(jiffies, timeout)) {
588 u32 status = ethoc_read(priv, MIISTATUS);
589 if (!(status & MIISTATUS_BUSY)) {
590 u32 data = ethoc_read(priv, MIIRX_DATA);
591 /* reset MII command register */
592 ethoc_write(priv, MIICOMMAND, 0);
593 return data;
594 }
595
596 schedule();
597 }
598
599 return -EBUSY;
600}
601
602static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
603{
604 unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
605 struct ethoc *priv = bus->priv;
606
607 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
608 ethoc_write(priv, MIITX_DATA, val);
609 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
610
611 while (time_before(jiffies, timeout)) {
612 u32 stat = ethoc_read(priv, MIISTATUS);
Jonas Bonnb46773d2010-06-11 02:47:39 +0000613 if (!(stat & MIISTATUS_BUSY)) {
614 /* reset MII command register */
615 ethoc_write(priv, MIICOMMAND, 0);
Thierry Redinga1702852009-03-27 00:12:24 -0700616 return 0;
Jonas Bonnb46773d2010-06-11 02:47:39 +0000617 }
Thierry Redinga1702852009-03-27 00:12:24 -0700618
619 schedule();
620 }
621
622 return -EBUSY;
623}
624
625static int ethoc_mdio_reset(struct mii_bus *bus)
626{
627 return 0;
628}
629
630static void ethoc_mdio_poll(struct net_device *dev)
631{
632}
633
Jonas Bonnf78f09f2010-07-26 18:45:05 -0700634static int __devinit ethoc_mdio_probe(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700635{
636 struct ethoc *priv = netdev_priv(dev);
637 struct phy_device *phy;
Jonas Bonn637f33b82010-06-11 02:47:37 +0000638 int err;
Thierry Redinga1702852009-03-27 00:12:24 -0700639
Jonas Bonn637f33b82010-06-11 02:47:37 +0000640 if (priv->phy_id != -1) {
641 phy = priv->mdio->phy_map[priv->phy_id];
642 } else {
643 phy = phy_find_first(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -0700644 }
645
646 if (!phy) {
647 dev_err(&dev->dev, "no PHY found\n");
648 return -ENXIO;
649 }
650
Jonas Bonn637f33b82010-06-11 02:47:37 +0000651 err = phy_connect_direct(dev, phy, ethoc_mdio_poll, 0,
Thierry Redinga1702852009-03-27 00:12:24 -0700652 PHY_INTERFACE_MODE_GMII);
Jonas Bonn637f33b82010-06-11 02:47:37 +0000653 if (err) {
Thierry Redinga1702852009-03-27 00:12:24 -0700654 dev_err(&dev->dev, "could not attach to PHY\n");
Jonas Bonn637f33b82010-06-11 02:47:37 +0000655 return err;
Thierry Redinga1702852009-03-27 00:12:24 -0700656 }
657
658 priv->phy = phy;
659 return 0;
660}
661
662static int ethoc_open(struct net_device *dev)
663{
664 struct ethoc *priv = netdev_priv(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700665 int ret;
666
667 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
668 dev->name, dev);
669 if (ret)
670 return ret;
671
David S. Miller5cf3e032010-07-07 18:23:19 -0700672 ethoc_init_ring(priv, dev->mem_start);
Thierry Redinga1702852009-03-27 00:12:24 -0700673 ethoc_reset(priv);
674
675 if (netif_queue_stopped(dev)) {
676 dev_dbg(&dev->dev, " resuming queue\n");
677 netif_wake_queue(dev);
678 } else {
679 dev_dbg(&dev->dev, " starting queue\n");
680 netif_start_queue(dev);
681 }
682
683 phy_start(priv->phy);
684 napi_enable(&priv->napi);
685
686 if (netif_msg_ifup(priv)) {
687 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
688 dev->base_addr, dev->mem_start, dev->mem_end);
689 }
690
691 return 0;
692}
693
694static int ethoc_stop(struct net_device *dev)
695{
696 struct ethoc *priv = netdev_priv(dev);
697
698 napi_disable(&priv->napi);
699
700 if (priv->phy)
701 phy_stop(priv->phy);
702
703 ethoc_disable_rx_and_tx(priv);
704 free_irq(dev->irq, dev);
705
706 if (!netif_queue_stopped(dev))
707 netif_stop_queue(dev);
708
709 return 0;
710}
711
712static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
713{
714 struct ethoc *priv = netdev_priv(dev);
715 struct mii_ioctl_data *mdio = if_mii(ifr);
716 struct phy_device *phy = NULL;
717
718 if (!netif_running(dev))
719 return -EINVAL;
720
721 if (cmd != SIOCGMIIPHY) {
722 if (mdio->phy_id >= PHY_MAX_ADDR)
723 return -ERANGE;
724
725 phy = priv->mdio->phy_map[mdio->phy_id];
726 if (!phy)
727 return -ENODEV;
728 } else {
729 phy = priv->phy;
730 }
731
Richard Cochran28b04112010-07-17 08:48:55 +0000732 return phy_mii_ioctl(phy, ifr, cmd);
Thierry Redinga1702852009-03-27 00:12:24 -0700733}
734
735static int ethoc_config(struct net_device *dev, struct ifmap *map)
736{
737 return -ENOSYS;
738}
739
740static int ethoc_set_mac_address(struct net_device *dev, void *addr)
741{
742 struct ethoc *priv = netdev_priv(dev);
743 u8 *mac = (u8 *)addr;
744
745 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
746 (mac[4] << 8) | (mac[5] << 0));
747 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
748
749 return 0;
750}
751
752static void ethoc_set_multicast_list(struct net_device *dev)
753{
754 struct ethoc *priv = netdev_priv(dev);
755 u32 mode = ethoc_read(priv, MODER);
Jiri Pirko22bedad2010-04-01 21:22:57 +0000756 struct netdev_hw_addr *ha;
Thierry Redinga1702852009-03-27 00:12:24 -0700757 u32 hash[2] = { 0, 0 };
758
759 /* set loopback mode if requested */
760 if (dev->flags & IFF_LOOPBACK)
761 mode |= MODER_LOOP;
762 else
763 mode &= ~MODER_LOOP;
764
765 /* receive broadcast frames if requested */
766 if (dev->flags & IFF_BROADCAST)
767 mode &= ~MODER_BRO;
768 else
769 mode |= MODER_BRO;
770
771 /* enable promiscuous mode if requested */
772 if (dev->flags & IFF_PROMISC)
773 mode |= MODER_PRO;
774 else
775 mode &= ~MODER_PRO;
776
777 ethoc_write(priv, MODER, mode);
778
779 /* receive multicast frames */
780 if (dev->flags & IFF_ALLMULTI) {
781 hash[0] = 0xffffffff;
782 hash[1] = 0xffffffff;
783 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +0000784 netdev_for_each_mc_addr(ha, dev) {
785 u32 crc = ether_crc(ETH_ALEN, ha->addr);
Thierry Redinga1702852009-03-27 00:12:24 -0700786 int bit = (crc >> 26) & 0x3f;
787 hash[bit >> 5] |= 1 << (bit & 0x1f);
788 }
789 }
790
791 ethoc_write(priv, ETH_HASH0, hash[0]);
792 ethoc_write(priv, ETH_HASH1, hash[1]);
793}
794
795static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
796{
797 return -ENOSYS;
798}
799
800static void ethoc_tx_timeout(struct net_device *dev)
801{
802 struct ethoc *priv = netdev_priv(dev);
803 u32 pending = ethoc_read(priv, INT_SOURCE);
804 if (likely(pending))
805 ethoc_interrupt(dev->irq, dev);
806}
807
Stephen Hemminger613573252009-08-31 19:50:58 +0000808static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700809{
810 struct ethoc *priv = netdev_priv(dev);
811 struct ethoc_bd bd;
812 unsigned int entry;
813 void *dest;
814
815 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000816 dev->stats.tx_errors++;
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000817 goto out;
Thierry Redinga1702852009-03-27 00:12:24 -0700818 }
819
820 entry = priv->cur_tx % priv->num_tx;
821 spin_lock_irq(&priv->lock);
822 priv->cur_tx++;
823
824 ethoc_read_bd(priv, entry, &bd);
825 if (unlikely(skb->len < ETHOC_ZLEN))
826 bd.stat |= TX_BD_PAD;
827 else
828 bd.stat &= ~TX_BD_PAD;
829
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000830 dest = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700831 memcpy_toio(dest, skb->data, skb->len);
832
833 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
834 bd.stat |= TX_BD_LEN(skb->len);
835 ethoc_write_bd(priv, entry, &bd);
836
837 bd.stat |= TX_BD_READY;
838 ethoc_write_bd(priv, entry, &bd);
839
840 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
841 dev_dbg(&dev->dev, "stopping queue\n");
842 netif_stop_queue(dev);
843 }
844
Thierry Redinga1702852009-03-27 00:12:24 -0700845 spin_unlock_irq(&priv->lock);
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000846out:
847 dev_kfree_skb(skb);
Thierry Redinga1702852009-03-27 00:12:24 -0700848 return NETDEV_TX_OK;
849}
850
851static const struct net_device_ops ethoc_netdev_ops = {
852 .ndo_open = ethoc_open,
853 .ndo_stop = ethoc_stop,
854 .ndo_do_ioctl = ethoc_ioctl,
855 .ndo_set_config = ethoc_config,
856 .ndo_set_mac_address = ethoc_set_mac_address,
857 .ndo_set_multicast_list = ethoc_set_multicast_list,
858 .ndo_change_mtu = ethoc_change_mtu,
859 .ndo_tx_timeout = ethoc_tx_timeout,
Thierry Redinga1702852009-03-27 00:12:24 -0700860 .ndo_start_xmit = ethoc_start_xmit,
861};
862
863/**
864 * ethoc_probe() - initialize OpenCores ethernet MAC
865 * pdev: platform device
866 */
Jonas Bonnf78f09f2010-07-26 18:45:05 -0700867static int __devinit ethoc_probe(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -0700868{
869 struct net_device *netdev = NULL;
870 struct resource *res = NULL;
871 struct resource *mmio = NULL;
872 struct resource *mem = NULL;
873 struct ethoc *priv = NULL;
874 unsigned int phy;
Jonas Bonnc527f812010-06-11 02:47:34 +0000875 int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700876 int ret = 0;
877
878 /* allocate networking device */
879 netdev = alloc_etherdev(sizeof(struct ethoc));
880 if (!netdev) {
881 dev_err(&pdev->dev, "cannot allocate network device\n");
882 ret = -ENOMEM;
883 goto out;
884 }
885
886 SET_NETDEV_DEV(netdev, &pdev->dev);
887 platform_set_drvdata(pdev, netdev);
888
889 /* obtain I/O memory space */
890 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
891 if (!res) {
892 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
893 ret = -ENXIO;
894 goto free;
895 }
896
897 mmio = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -0800898 resource_size(res), res->name);
Julia Lawall463889e2009-07-27 06:13:30 +0000899 if (!mmio) {
Thierry Redinga1702852009-03-27 00:12:24 -0700900 dev_err(&pdev->dev, "cannot request I/O memory space\n");
901 ret = -ENXIO;
902 goto free;
903 }
904
905 netdev->base_addr = mmio->start;
906
907 /* obtain buffer memory space */
908 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thomas Chou0baa0802009-10-04 23:33:20 +0000909 if (res) {
910 mem = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -0800911 resource_size(res), res->name);
Thomas Chou0baa0802009-10-04 23:33:20 +0000912 if (!mem) {
913 dev_err(&pdev->dev, "cannot request memory space\n");
914 ret = -ENXIO;
915 goto free;
916 }
917
918 netdev->mem_start = mem->start;
919 netdev->mem_end = mem->end;
Thierry Redinga1702852009-03-27 00:12:24 -0700920 }
921
Thierry Redinga1702852009-03-27 00:12:24 -0700922
923 /* obtain device IRQ number */
924 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
925 if (!res) {
926 dev_err(&pdev->dev, "cannot obtain IRQ\n");
927 ret = -ENXIO;
928 goto free;
929 }
930
931 netdev->irq = res->start;
932
933 /* setup driver-private data */
934 priv = netdev_priv(netdev);
935 priv->netdev = netdev;
Thomas Chou0baa0802009-10-04 23:33:20 +0000936 priv->dma_alloc = 0;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000937 priv->io_region_size = mmio->end - mmio->start + 1;
Thierry Redinga1702852009-03-27 00:12:24 -0700938
939 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
Tobias Klauserd8645842010-01-15 01:48:22 -0800940 resource_size(mmio));
Thierry Redinga1702852009-03-27 00:12:24 -0700941 if (!priv->iobase) {
942 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
943 ret = -ENXIO;
944 goto error;
945 }
946
Thomas Chou0baa0802009-10-04 23:33:20 +0000947 if (netdev->mem_end) {
948 priv->membase = devm_ioremap_nocache(&pdev->dev,
Tobias Klauserd8645842010-01-15 01:48:22 -0800949 netdev->mem_start, resource_size(mem));
Thomas Chou0baa0802009-10-04 23:33:20 +0000950 if (!priv->membase) {
951 dev_err(&pdev->dev, "cannot remap memory space\n");
952 ret = -ENXIO;
953 goto error;
954 }
955 } else {
956 /* Allocate buffer memory */
Jonas Bonna71fba92010-06-11 02:47:40 +0000957 priv->membase = dmam_alloc_coherent(&pdev->dev,
Thomas Chou0baa0802009-10-04 23:33:20 +0000958 buffer_size, (void *)&netdev->mem_start,
959 GFP_KERNEL);
960 if (!priv->membase) {
961 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
962 buffer_size);
963 ret = -ENOMEM;
964 goto error;
965 }
966 netdev->mem_end = netdev->mem_start + buffer_size;
967 priv->dma_alloc = buffer_size;
Thierry Redinga1702852009-03-27 00:12:24 -0700968 }
969
Jonas Bonnc527f812010-06-11 02:47:34 +0000970 /* calculate the number of TX/RX buffers, maximum 128 supported */
971 num_bd = min_t(unsigned int,
972 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
973 priv->num_tx = max(2, num_bd / 4);
974 priv->num_rx = num_bd - priv->num_tx;
975
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000976 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void*), GFP_KERNEL);
977 if (!priv->vma) {
978 ret = -ENOMEM;
979 goto error;
980 }
981
Thierry Redinga1702852009-03-27 00:12:24 -0700982 /* Allow the platform setup code to pass in a MAC address. */
983 if (pdev->dev.platform_data) {
Jonas Bonne0f42582010-11-25 02:30:25 +0000984 struct ethoc_platform_data *pdata = pdev->dev.platform_data;
Thierry Redinga1702852009-03-27 00:12:24 -0700985 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
986 priv->phy_id = pdata->phy_id;
Jonas Bonne0f42582010-11-25 02:30:25 +0000987 } else {
988 priv->phy_id = -1;
989
990#ifdef CONFIG_OF
991 {
992 const uint8_t* mac;
993
994 mac = of_get_property(pdev->dev.of_node,
995 "local-mac-address",
996 NULL);
997 if (mac)
998 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
999 }
1000#endif
Thierry Redinga1702852009-03-27 00:12:24 -07001001 }
1002
1003 /* Check that the given MAC address is valid. If it isn't, read the
1004 * current MAC from the controller. */
1005 if (!is_valid_ether_addr(netdev->dev_addr))
1006 ethoc_get_mac_address(netdev, netdev->dev_addr);
1007
1008 /* Check the MAC again for validity, if it still isn't choose and
1009 * program a random one. */
1010 if (!is_valid_ether_addr(netdev->dev_addr))
1011 random_ether_addr(netdev->dev_addr);
1012
1013 ethoc_set_mac_address(netdev, netdev->dev_addr);
1014
1015 /* register MII bus */
1016 priv->mdio = mdiobus_alloc();
1017 if (!priv->mdio) {
1018 ret = -ENOMEM;
1019 goto free;
1020 }
1021
1022 priv->mdio->name = "ethoc-mdio";
1023 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1024 priv->mdio->name, pdev->id);
1025 priv->mdio->read = ethoc_mdio_read;
1026 priv->mdio->write = ethoc_mdio_write;
1027 priv->mdio->reset = ethoc_mdio_reset;
1028 priv->mdio->priv = priv;
1029
1030 priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1031 if (!priv->mdio->irq) {
1032 ret = -ENOMEM;
1033 goto free_mdio;
1034 }
1035
1036 for (phy = 0; phy < PHY_MAX_ADDR; phy++)
1037 priv->mdio->irq[phy] = PHY_POLL;
1038
1039 ret = mdiobus_register(priv->mdio);
1040 if (ret) {
1041 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1042 goto free_mdio;
1043 }
1044
1045 ret = ethoc_mdio_probe(netdev);
1046 if (ret) {
1047 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1048 goto error;
1049 }
1050
1051 ether_setup(netdev);
1052
1053 /* setup the net_device structure */
1054 netdev->netdev_ops = &ethoc_netdev_ops;
1055 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1056 netdev->features |= 0;
1057
1058 /* setup NAPI */
Thierry Redinga1702852009-03-27 00:12:24 -07001059 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1060
Thierry Redinga1702852009-03-27 00:12:24 -07001061 spin_lock_init(&priv->lock);
1062
1063 ret = register_netdev(netdev);
1064 if (ret < 0) {
1065 dev_err(&netdev->dev, "failed to register interface\n");
Thomas Chouee02a4e2010-05-23 16:44:02 +00001066 goto error2;
Thierry Redinga1702852009-03-27 00:12:24 -07001067 }
1068
1069 goto out;
1070
Thomas Chouee02a4e2010-05-23 16:44:02 +00001071error2:
1072 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001073error:
1074 mdiobus_unregister(priv->mdio);
1075free_mdio:
1076 kfree(priv->mdio->irq);
1077 mdiobus_free(priv->mdio);
1078free:
1079 free_netdev(netdev);
1080out:
1081 return ret;
1082}
1083
1084/**
1085 * ethoc_remove() - shutdown OpenCores ethernet MAC
1086 * @pdev: platform device
1087 */
Jonas Bonnf78f09f2010-07-26 18:45:05 -07001088static int __devexit ethoc_remove(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -07001089{
1090 struct net_device *netdev = platform_get_drvdata(pdev);
1091 struct ethoc *priv = netdev_priv(netdev);
1092
1093 platform_set_drvdata(pdev, NULL);
1094
1095 if (netdev) {
Thomas Chouee02a4e2010-05-23 16:44:02 +00001096 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001097 phy_disconnect(priv->phy);
1098 priv->phy = NULL;
1099
1100 if (priv->mdio) {
1101 mdiobus_unregister(priv->mdio);
1102 kfree(priv->mdio->irq);
1103 mdiobus_free(priv->mdio);
1104 }
Thierry Redinga1702852009-03-27 00:12:24 -07001105 unregister_netdev(netdev);
1106 free_netdev(netdev);
1107 }
1108
1109 return 0;
1110}
1111
1112#ifdef CONFIG_PM
1113static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1114{
1115 return -ENOSYS;
1116}
1117
1118static int ethoc_resume(struct platform_device *pdev)
1119{
1120 return -ENOSYS;
1121}
1122#else
1123# define ethoc_suspend NULL
1124# define ethoc_resume NULL
1125#endif
1126
Jonas Bonne0f42582010-11-25 02:30:25 +00001127#ifdef CONFIG_OF
1128static struct of_device_id ethoc_match[] = {
1129 {
1130 .compatible = "opencores,ethoc",
1131 },
1132 {},
1133};
1134MODULE_DEVICE_TABLE(of, ethoc_match);
1135#endif
1136
Thierry Redinga1702852009-03-27 00:12:24 -07001137static struct platform_driver ethoc_driver = {
1138 .probe = ethoc_probe,
Jonas Bonnf78f09f2010-07-26 18:45:05 -07001139 .remove = __devexit_p(ethoc_remove),
Thierry Redinga1702852009-03-27 00:12:24 -07001140 .suspend = ethoc_suspend,
1141 .resume = ethoc_resume,
1142 .driver = {
1143 .name = "ethoc",
Jonas Bonne0f42582010-11-25 02:30:25 +00001144 .owner = THIS_MODULE,
1145#ifdef CONFIG_OF
1146 .of_match_table = ethoc_match,
1147#endif
Thierry Redinga1702852009-03-27 00:12:24 -07001148 },
1149};
1150
1151static int __init ethoc_init(void)
1152{
1153 return platform_driver_register(&ethoc_driver);
1154}
1155
1156static void __exit ethoc_exit(void)
1157{
1158 platform_driver_unregister(&ethoc_driver);
1159}
1160
1161module_init(ethoc_init);
1162module_exit(ethoc_exit);
1163
1164MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1165MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1166MODULE_LICENSE("GPL v2");
1167