blob: da50b1af7568ea2bd3081b59f9acc9e7cfd39a2c [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090016#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090017
18#include <plat/cpu-freq.h>
19#include <plat/clock.h>
20#include <plat/cpu.h>
21#include <plat/pll.h>
22#include <plat/s5p-clock.h>
23#include <plat/clock-clksrc.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090024#include <plat/exynos4.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090025#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090026
27#include <mach/map.h>
28#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090029#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090030#include <mach/exynos4-clock.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090031
Jonghwan Choiacd35612011-08-24 21:52:45 +090032static struct sleep_save exynos4_clock_save[] = {
33 SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
34 SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
35 SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
36 SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
37 SAVE_ITEM(S5P_CLKSRC_TOP0),
38 SAVE_ITEM(S5P_CLKSRC_TOP1),
39 SAVE_ITEM(S5P_CLKSRC_CAM),
40 SAVE_ITEM(S5P_CLKSRC_TV),
41 SAVE_ITEM(S5P_CLKSRC_MFC),
42 SAVE_ITEM(S5P_CLKSRC_G3D),
43 SAVE_ITEM(S5P_CLKSRC_LCD0),
44 SAVE_ITEM(S5P_CLKSRC_MAUDIO),
45 SAVE_ITEM(S5P_CLKSRC_FSYS),
46 SAVE_ITEM(S5P_CLKSRC_PERIL0),
47 SAVE_ITEM(S5P_CLKSRC_PERIL1),
48 SAVE_ITEM(S5P_CLKDIV_CAM),
49 SAVE_ITEM(S5P_CLKDIV_TV),
50 SAVE_ITEM(S5P_CLKDIV_MFC),
51 SAVE_ITEM(S5P_CLKDIV_G3D),
52 SAVE_ITEM(S5P_CLKDIV_LCD0),
53 SAVE_ITEM(S5P_CLKDIV_MAUDIO),
54 SAVE_ITEM(S5P_CLKDIV_FSYS0),
55 SAVE_ITEM(S5P_CLKDIV_FSYS1),
56 SAVE_ITEM(S5P_CLKDIV_FSYS2),
57 SAVE_ITEM(S5P_CLKDIV_FSYS3),
58 SAVE_ITEM(S5P_CLKDIV_PERIL0),
59 SAVE_ITEM(S5P_CLKDIV_PERIL1),
60 SAVE_ITEM(S5P_CLKDIV_PERIL2),
61 SAVE_ITEM(S5P_CLKDIV_PERIL3),
62 SAVE_ITEM(S5P_CLKDIV_PERIL4),
63 SAVE_ITEM(S5P_CLKDIV_PERIL5),
64 SAVE_ITEM(S5P_CLKDIV_TOP),
65 SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
66 SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
67 SAVE_ITEM(S5P_CLKSRC_MASK_TV),
68 SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
69 SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
70 SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
71 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
72 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
73 SAVE_ITEM(S5P_CLKDIV2_RATIO),
74 SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
75 SAVE_ITEM(S5P_CLKGATE_IP_CAM),
76 SAVE_ITEM(S5P_CLKGATE_IP_TV),
77 SAVE_ITEM(S5P_CLKGATE_IP_MFC),
78 SAVE_ITEM(S5P_CLKGATE_IP_G3D),
79 SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
80 SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
81 SAVE_ITEM(S5P_CLKGATE_IP_GPS),
82 SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
83 SAVE_ITEM(S5P_CLKGATE_BLOCK),
84 SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
85 SAVE_ITEM(S5P_CLKSRC_DMC),
86 SAVE_ITEM(S5P_CLKDIV_DMC0),
87 SAVE_ITEM(S5P_CLKDIV_DMC1),
88 SAVE_ITEM(S5P_CLKGATE_IP_DMC),
89 SAVE_ITEM(S5P_CLKSRC_CPU),
90 SAVE_ITEM(S5P_CLKDIV_CPU),
91 SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
92 SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
93 SAVE_ITEM(S5P_CLKGATE_IP_CPU),
94};
95
Kukjin Kim2bc02c02011-08-24 17:25:09 +090096struct clk clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090097 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090098 .rate = 27000000,
99};
100
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900101struct clk clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900102 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900103};
104
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900105struct clk clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900106 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900107 .rate = 27000000,
108};
109
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900110struct clk clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900111 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900112};
113
Boojin Kimbf856fb2011-09-02 09:44:36 +0900114static struct clk dummy_apb_pclk = {
115 .name = "apb_pclk",
116 .id = -1,
117};
118
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900119static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900120{
121 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
122}
123
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900124static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900125{
126 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
127}
128
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900129static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900130{
131 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
132}
133
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900134int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900135{
136 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
137}
138
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900139static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900140{
141 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
142}
143
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900144static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900145{
146 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
147}
148
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900149static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
150{
151 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
152}
153
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900154static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
155{
156 return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
157}
158
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900159static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900160{
161 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
162}
163
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900164static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
165{
166 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
167}
168
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900169static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900170{
171 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
172}
173
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900174static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900175{
176 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
177}
178
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900179int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900180{
181 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
182}
183
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900184int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900185{
186 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
187}
188
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900189static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900190{
191 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
192}
193
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900194static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900195{
196 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
197}
198
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900199static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
200{
201 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
202}
203
204static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
205{
206 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
207}
208
Changhwan Younc8bef142010-07-27 17:52:39 +0900209/* Core list of CMU_CPU side */
210
211static struct clksrc_clk clk_mout_apll = {
212 .clk = {
213 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900214 },
215 .sources = &clk_src_apll,
216 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900217};
218
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900219struct clksrc_clk clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900220 .clk = {
221 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900222 .parent = &clk_mout_apll.clk,
223 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900224 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
225};
226
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900227struct clksrc_clk clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900228 .clk = {
229 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900230 },
231 .sources = &clk_src_epll,
232 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
233};
234
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900235struct clksrc_clk clk_mout_mpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900236 .clk = {
237 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900238 },
239 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900240
241 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900242};
243
244static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900245 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900246 [1] = &clk_mout_mpll.clk,
247};
248
249static struct clksrc_sources clkset_moutcore = {
250 .sources = clkset_moutcore_list,
251 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
252};
253
254static struct clksrc_clk clk_moutcore = {
255 .clk = {
256 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900257 },
258 .sources = &clkset_moutcore,
259 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
260};
261
262static struct clksrc_clk clk_coreclk = {
263 .clk = {
264 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900265 .parent = &clk_moutcore.clk,
266 },
267 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
268};
269
270static struct clksrc_clk clk_armclk = {
271 .clk = {
272 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 .parent = &clk_coreclk.clk,
274 },
275};
276
277static struct clksrc_clk clk_aclk_corem0 = {
278 .clk = {
279 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900280 .parent = &clk_coreclk.clk,
281 },
282 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
283};
284
285static struct clksrc_clk clk_aclk_cores = {
286 .clk = {
287 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 .parent = &clk_coreclk.clk,
289 },
290 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
291};
292
293static struct clksrc_clk clk_aclk_corem1 = {
294 .clk = {
295 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 .parent = &clk_coreclk.clk,
297 },
298 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
299};
300
301static struct clksrc_clk clk_periphclk = {
302 .clk = {
303 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 .parent = &clk_coreclk.clk,
305 },
306 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
307};
308
Changhwan Younc8bef142010-07-27 17:52:39 +0900309/* Core list of CMU_CORE side */
310
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900311struct clk *clkset_corebus_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900313 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900316struct clksrc_sources clkset_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900317 .sources = clkset_corebus_list,
318 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
319};
320
321static struct clksrc_clk clk_mout_corebus = {
322 .clk = {
323 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900324 },
325 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900326 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900327};
328
329static struct clksrc_clk clk_sclk_dmc = {
330 .clk = {
331 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900332 .parent = &clk_mout_corebus.clk,
333 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900334 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900335};
336
337static struct clksrc_clk clk_aclk_cored = {
338 .clk = {
339 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 .parent = &clk_sclk_dmc.clk,
341 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900342 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900343};
344
345static struct clksrc_clk clk_aclk_corep = {
346 .clk = {
347 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 .parent = &clk_aclk_cored.clk,
349 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900350 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900351};
352
353static struct clksrc_clk clk_aclk_acp = {
354 .clk = {
355 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 .parent = &clk_mout_corebus.clk,
357 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900358 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900359};
360
361static struct clksrc_clk clk_pclk_acp = {
362 .clk = {
363 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 .parent = &clk_aclk_acp.clk,
365 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900366 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900367};
368
369/* Core list of CMU_TOP side */
370
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900371struct clk *clkset_aclk_top_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900373 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900376struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900377 .sources = clkset_aclk_top_list,
378 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
379};
380
381static struct clksrc_clk clk_aclk_200 = {
382 .clk = {
383 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900384 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900385 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900386 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
387 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
388};
389
Changhwan Younc8bef142010-07-27 17:52:39 +0900390static struct clksrc_clk clk_aclk_100 = {
391 .clk = {
392 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900393 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900394 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900395 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
396 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
397};
398
Changhwan Younc8bef142010-07-27 17:52:39 +0900399static struct clksrc_clk clk_aclk_160 = {
400 .clk = {
401 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900402 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900403 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900404 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
405 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
406};
407
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900408struct clksrc_clk clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 .clk = {
410 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900411 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900412 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900413 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
414 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
415};
416
417static struct clk *clkset_vpllsrc_list[] = {
418 [0] = &clk_fin_vpll,
419 [1] = &clk_sclk_hdmi27m,
420};
421
422static struct clksrc_sources clkset_vpllsrc = {
423 .sources = clkset_vpllsrc_list,
424 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
425};
426
427static struct clksrc_clk clk_vpllsrc = {
428 .clk = {
429 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900430 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900431 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432 },
433 .sources = &clkset_vpllsrc,
434 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
435};
436
437static struct clk *clkset_sclk_vpll_list[] = {
438 [0] = &clk_vpllsrc.clk,
439 [1] = &clk_fout_vpll,
440};
441
442static struct clksrc_sources clkset_sclk_vpll = {
443 .sources = clkset_sclk_vpll_list,
444 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
445};
446
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900447struct clksrc_clk clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900448 .clk = {
449 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900450 },
451 .sources = &clkset_sclk_vpll,
452 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
453};
454
Kukjin Kim957c4612011-01-04 17:58:22 +0900455static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900456 {
457 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900458 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900459 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900460 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900461 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900462 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900463 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900464 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900465 .ctrlbit = (1 << 4),
466 }, {
467 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900468 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900469 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900470 .ctrlbit = (1 << 5),
471 }, {
472 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900473 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900474 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900475 .ctrlbit = (1 << 0),
476 }, {
477 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900478 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900479 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900480 .ctrlbit = (1 << 1),
481 }, {
482 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900483 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900484 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900485 .ctrlbit = (1 << 2),
486 }, {
487 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900488 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900489 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900490 .ctrlbit = (1 << 3),
491 }, {
492 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900493 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900494 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900495 .ctrlbit = (1 << 0),
496 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900497 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900498 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900499 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900500 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900501 .ctrlbit = (1 << 5),
502 }, {
503 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900504 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900505 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900506 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900507 .ctrlbit = (1 << 6),
508 }, {
509 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900510 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900511 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900512 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900513 .ctrlbit = (1 << 7),
514 }, {
515 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900516 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900517 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900518 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900519 .ctrlbit = (1 << 8),
520 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900521 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900522 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900523 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900524 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900525 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900526 .name = "dac",
527 .devname = "s5p-sdo",
528 .enable = exynos4_clk_ip_tv_ctrl,
529 .ctrlbit = (1 << 2),
530 }, {
531 .name = "mixer",
532 .devname = "s5p-mixer",
533 .enable = exynos4_clk_ip_tv_ctrl,
534 .ctrlbit = (1 << 1),
535 }, {
536 .name = "vp",
537 .devname = "s5p-mixer",
538 .enable = exynos4_clk_ip_tv_ctrl,
539 .ctrlbit = (1 << 0),
540 }, {
541 .name = "hdmi",
542 .devname = "exynos4-hdmi",
543 .enable = exynos4_clk_ip_tv_ctrl,
544 .ctrlbit = (1 << 3),
545 }, {
546 .name = "hdmiphy",
547 .devname = "exynos4-hdmi",
548 .enable = exynos4_clk_hdmiphy_ctrl,
549 .ctrlbit = (1 << 0),
550 }, {
551 .name = "dacphy",
552 .devname = "s5p-sdo",
553 .enable = exynos4_clk_dac_ctrl,
554 .ctrlbit = (1 << 0),
555 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900556 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900557 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900558 .ctrlbit = (1 << 15),
559 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900560 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900561 .enable = exynos4_clk_ip_perir_ctrl,
562 .ctrlbit = (1 << 16),
563 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900564 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900565 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900566 .ctrlbit = (1 << 15),
567 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900568 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900569 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900570 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900571 .ctrlbit = (1 << 14),
572 }, {
573 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900574 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .ctrlbit = (1 << 12),
576 }, {
577 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900578 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900579 .ctrlbit = (1 << 13),
580 }, {
581 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900582 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900583 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900584 .ctrlbit = (1 << 16),
585 }, {
586 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900587 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900588 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900589 .ctrlbit = (1 << 17),
590 }, {
591 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900592 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900593 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900594 .ctrlbit = (1 << 18),
595 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900596 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900597 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900598 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900599 .ctrlbit = (1 << 19),
600 }, {
601 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900602 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900603 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900604 .ctrlbit = (1 << 20),
605 }, {
606 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900607 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900608 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900609 .ctrlbit = (1 << 21),
610 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900611 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900612 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900613 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900614 .ctrlbit = (1 << 27),
615 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900616 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900617 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900618 .ctrlbit = (1 << 0),
619 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900620 .name = "mfc",
621 .devname = "s5p-mfc",
622 .enable = exynos4_clk_ip_mfc_ctrl,
623 .ctrlbit = (1 << 0),
624 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900625 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900626 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900627 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900628 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900629 .ctrlbit = (1 << 6),
630 }, {
631 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900632 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900633 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900634 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900635 .ctrlbit = (1 << 7),
636 }, {
637 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900638 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900639 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900640 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900641 .ctrlbit = (1 << 8),
642 }, {
643 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900644 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900645 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900646 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900647 .ctrlbit = (1 << 9),
648 }, {
649 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900650 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900651 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900652 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900653 .ctrlbit = (1 << 10),
654 }, {
655 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900656 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900657 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900658 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900659 .ctrlbit = (1 << 11),
660 }, {
661 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900662 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900663 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900664 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900665 .ctrlbit = (1 << 12),
666 }, {
667 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900668 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900669 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900670 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900671 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900672 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900673 .name = "i2c",
674 .devname = "s3c2440-hdmiphy-i2c",
675 .parent = &clk_aclk_100.clk,
676 .enable = exynos4_clk_ip_peril_ctrl,
677 .ctrlbit = (1 << 14),
678 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900679 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900680 .enable = exynos4_clk_ip_image_ctrl,
681 .ctrlbit = (1 << 5),
682 }, {
683 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900684 .enable = exynos4_clk_ip_cam_ctrl,
685 .ctrlbit = (1 << 7),
686 }, {
687 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900688 .enable = exynos4_clk_ip_cam_ctrl,
689 .ctrlbit = (1 << 8),
690 }, {
691 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900692 .enable = exynos4_clk_ip_cam_ctrl,
693 .ctrlbit = (1 << 9),
694 }, {
695 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900696 .enable = exynos4_clk_ip_cam_ctrl,
697 .ctrlbit = (1 << 10),
698 }, {
699 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900700 .enable = exynos4_clk_ip_cam_ctrl,
701 .ctrlbit = (1 << 11),
702 }, {
703 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900704 .enable = exynos4_clk_ip_lcd0_ctrl,
705 .ctrlbit = (1 << 4),
706 }, {
707 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900708 .enable = exynos4_clk_ip_lcd1_ctrl,
709 .ctrlbit = (1 << 4),
710 }, {
711 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900712 .enable = exynos4_clk_ip_fsys_ctrl,
713 .ctrlbit = (1 << 18),
714 }, {
715 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900716 .enable = exynos4_clk_ip_image_ctrl,
717 .ctrlbit = (1 << 3),
718 }, {
719 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900720 .enable = exynos4_clk_ip_image_ctrl,
721 .ctrlbit = (1 << 4),
722 }, {
723 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900724 .enable = exynos4_clk_ip_tv_ctrl,
725 .ctrlbit = (1 << 4),
726 }, {
727 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900728 .enable = exynos4_clk_ip_mfc_ctrl,
729 .ctrlbit = (1 << 1),
730 }, {
731 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900732 .enable = exynos4_clk_ip_mfc_ctrl,
733 .ctrlbit = (1 << 2),
734 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900735};
736
737static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900738 {
739 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900740 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900741 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900742 .ctrlbit = (1 << 0),
743 }, {
744 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900745 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900746 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900747 .ctrlbit = (1 << 1),
748 }, {
749 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900750 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900751 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900752 .ctrlbit = (1 << 2),
753 }, {
754 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900755 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900756 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900757 .ctrlbit = (1 << 3),
758 }, {
759 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900760 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900761 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900762 .ctrlbit = (1 << 4),
763 }, {
764 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900765 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900766 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900767 .ctrlbit = (1 << 5),
768 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900769};
770
Thomas Abraham66fdb292011-10-24 14:01:03 +0200771static struct clk clk_pdma0 = {
772 .name = "dma",
773 .devname = "dma-pl330.0",
774 .enable = exynos4_clk_ip_fsys_ctrl,
775 .ctrlbit = (1 << 0),
776};
777
778static struct clk clk_pdma1 = {
779 .name = "dma",
780 .devname = "dma-pl330.1",
781 .enable = exynos4_clk_ip_fsys_ctrl,
782 .ctrlbit = (1 << 1),
783};
784
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900785struct clk *clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900786 [0] = &clk_ext_xtal_mux,
787 [1] = &clk_xusbxti,
788 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900789 [3] = &clk_sclk_usbphy0,
790 [4] = &clk_sclk_usbphy1,
791 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900792 [6] = &clk_mout_mpll.clk,
793 [7] = &clk_mout_epll.clk,
794 [8] = &clk_sclk_vpll.clk,
795};
796
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900797struct clksrc_sources clkset_group = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900798 .sources = clkset_group_list,
799 .nr_sources = ARRAY_SIZE(clkset_group_list),
800};
801
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900802static struct clk *clkset_mout_g2d0_list[] = {
803 [0] = &clk_mout_mpll.clk,
804 [1] = &clk_sclk_apll.clk,
805};
806
807static struct clksrc_sources clkset_mout_g2d0 = {
808 .sources = clkset_mout_g2d0_list,
809 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
810};
811
812static struct clksrc_clk clk_mout_g2d0 = {
813 .clk = {
814 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900815 },
816 .sources = &clkset_mout_g2d0,
817 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
818};
819
820static struct clk *clkset_mout_g2d1_list[] = {
821 [0] = &clk_mout_epll.clk,
822 [1] = &clk_sclk_vpll.clk,
823};
824
825static struct clksrc_sources clkset_mout_g2d1 = {
826 .sources = clkset_mout_g2d1_list,
827 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
828};
829
830static struct clksrc_clk clk_mout_g2d1 = {
831 .clk = {
832 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900833 },
834 .sources = &clkset_mout_g2d1,
835 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
836};
837
838static struct clk *clkset_mout_g2d_list[] = {
839 [0] = &clk_mout_g2d0.clk,
840 [1] = &clk_mout_g2d1.clk,
841};
842
843static struct clksrc_sources clkset_mout_g2d = {
844 .sources = clkset_mout_g2d_list,
845 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
846};
847
Kamil Debski0f75a962011-07-21 16:42:30 +0900848static struct clk *clkset_mout_mfc0_list[] = {
849 [0] = &clk_mout_mpll.clk,
850 [1] = &clk_sclk_apll.clk,
851};
852
853static struct clksrc_sources clkset_mout_mfc0 = {
854 .sources = clkset_mout_mfc0_list,
855 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
856};
857
858static struct clksrc_clk clk_mout_mfc0 = {
859 .clk = {
860 .name = "mout_mfc0",
861 },
862 .sources = &clkset_mout_mfc0,
863 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
864};
865
866static struct clk *clkset_mout_mfc1_list[] = {
867 [0] = &clk_mout_epll.clk,
868 [1] = &clk_sclk_vpll.clk,
869};
870
871static struct clksrc_sources clkset_mout_mfc1 = {
872 .sources = clkset_mout_mfc1_list,
873 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
874};
875
876static struct clksrc_clk clk_mout_mfc1 = {
877 .clk = {
878 .name = "mout_mfc1",
879 },
880 .sources = &clkset_mout_mfc1,
881 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
882};
883
884static struct clk *clkset_mout_mfc_list[] = {
885 [0] = &clk_mout_mfc0.clk,
886 [1] = &clk_mout_mfc1.clk,
887};
888
889static struct clksrc_sources clkset_mout_mfc = {
890 .sources = clkset_mout_mfc_list,
891 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
892};
893
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900894static struct clk *clkset_sclk_dac_list[] = {
895 [0] = &clk_sclk_vpll.clk,
896 [1] = &clk_sclk_hdmiphy,
897};
898
899static struct clksrc_sources clkset_sclk_dac = {
900 .sources = clkset_sclk_dac_list,
901 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
902};
903
904static struct clksrc_clk clk_sclk_dac = {
905 .clk = {
906 .name = "sclk_dac",
907 .enable = exynos4_clksrc_mask_tv_ctrl,
908 .ctrlbit = (1 << 8),
909 },
910 .sources = &clkset_sclk_dac,
911 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
912};
913
914static struct clksrc_clk clk_sclk_pixel = {
915 .clk = {
916 .name = "sclk_pixel",
917 .parent = &clk_sclk_vpll.clk,
918 },
919 .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
920};
921
922static struct clk *clkset_sclk_hdmi_list[] = {
923 [0] = &clk_sclk_pixel.clk,
924 [1] = &clk_sclk_hdmiphy,
925};
926
927static struct clksrc_sources clkset_sclk_hdmi = {
928 .sources = clkset_sclk_hdmi_list,
929 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
930};
931
932static struct clksrc_clk clk_sclk_hdmi = {
933 .clk = {
934 .name = "sclk_hdmi",
935 .enable = exynos4_clksrc_mask_tv_ctrl,
936 .ctrlbit = (1 << 0),
937 },
938 .sources = &clkset_sclk_hdmi,
939 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
940};
941
942static struct clk *clkset_sclk_mixer_list[] = {
943 [0] = &clk_sclk_dac.clk,
944 [1] = &clk_sclk_hdmi.clk,
945};
946
947static struct clksrc_sources clkset_sclk_mixer = {
948 .sources = clkset_sclk_mixer_list,
949 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
950};
951
952static struct clksrc_clk clk_sclk_mixer = {
953 .clk = {
954 .name = "sclk_mixer",
955 .enable = exynos4_clksrc_mask_tv_ctrl,
956 .ctrlbit = (1 << 4),
957 },
958 .sources = &clkset_sclk_mixer,
959 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
960};
961
962static struct clksrc_clk *sclk_tv[] = {
963 &clk_sclk_dac,
964 &clk_sclk_pixel,
965 &clk_sclk_hdmi,
966 &clk_sclk_mixer,
967};
968
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900969static struct clksrc_clk clk_dout_mmc0 = {
970 .clk = {
971 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900972 },
973 .sources = &clkset_group,
974 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
975 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
976};
977
978static struct clksrc_clk clk_dout_mmc1 = {
979 .clk = {
980 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900981 },
982 .sources = &clkset_group,
983 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
984 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
985};
986
987static struct clksrc_clk clk_dout_mmc2 = {
988 .clk = {
989 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900990 },
991 .sources = &clkset_group,
992 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
993 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
994};
995
996static struct clksrc_clk clk_dout_mmc3 = {
997 .clk = {
998 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900999 },
1000 .sources = &clkset_group,
1001 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
1002 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
1003};
1004
1005static struct clksrc_clk clk_dout_mmc4 = {
1006 .clk = {
1007 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001008 },
1009 .sources = &clkset_group,
1010 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
1011 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1012};
1013
Changhwan Younc8bef142010-07-27 17:52:39 +09001014static struct clksrc_clk clksrcs[] = {
1015 {
Changhwan Younc8bef142010-07-27 17:52:39 +09001016 .clk = {
1017 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001018 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001019 .ctrlbit = (1 << 24),
1020 },
1021 .sources = &clkset_group,
1022 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1023 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001024 }, {
1025 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001026 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001027 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001028 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001029 .ctrlbit = (1 << 24),
1030 },
1031 .sources = &clkset_group,
1032 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
1033 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
1034 }, {
1035 .clk = {
1036 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001037 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001038 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001039 .ctrlbit = (1 << 28),
1040 },
1041 .sources = &clkset_group,
1042 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
1043 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
1044 }, {
1045 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001046 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001047 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001048 .ctrlbit = (1 << 16),
1049 },
1050 .sources = &clkset_group,
1051 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
1052 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
1053 }, {
1054 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001055 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001056 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001057 .ctrlbit = (1 << 20),
1058 },
1059 .sources = &clkset_group,
1060 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
1061 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
1062 }, {
1063 .clk = {
1064 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001065 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001066 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001067 .ctrlbit = (1 << 0),
1068 },
1069 .sources = &clkset_group,
1070 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
1071 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
1072 }, {
1073 .clk = {
1074 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001075 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001076 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001077 .ctrlbit = (1 << 4),
1078 },
1079 .sources = &clkset_group,
1080 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
1081 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
1082 }, {
1083 .clk = {
1084 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001085 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001086 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001087 .ctrlbit = (1 << 8),
1088 },
1089 .sources = &clkset_group,
1090 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
1091 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
1092 }, {
1093 .clk = {
1094 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001095 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001096 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001097 .ctrlbit = (1 << 12),
1098 },
1099 .sources = &clkset_group,
1100 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
1101 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
1102 }, {
1103 .clk = {
1104 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001105 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001106 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001107 .ctrlbit = (1 << 0),
1108 },
1109 .sources = &clkset_group,
1110 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
1111 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
1112 }, {
1113 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001114 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001115 },
1116 .sources = &clkset_mout_g2d,
1117 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1118 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1119 }, {
1120 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001121 .name = "sclk_mfc",
1122 .devname = "s5p-mfc",
1123 },
1124 .sources = &clkset_mout_mfc,
1125 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1126 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1127 }, {
1128 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001129 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001130 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001131 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001132 .ctrlbit = (1 << 16),
1133 },
1134 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1135 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001136};
1137
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001138static struct clksrc_clk clk_sclk_uart0 = {
1139 .clk = {
1140 .name = "uclk1",
1141 .devname = "exynos4210-uart.0",
1142 .enable = exynos4_clksrc_mask_peril0_ctrl,
1143 .ctrlbit = (1 << 0),
1144 },
1145 .sources = &clkset_group,
1146 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1147 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
1148};
1149
1150static struct clksrc_clk clk_sclk_uart1 = {
1151 .clk = {
1152 .name = "uclk1",
1153 .devname = "exynos4210-uart.1",
1154 .enable = exynos4_clksrc_mask_peril0_ctrl,
1155 .ctrlbit = (1 << 4),
1156 },
1157 .sources = &clkset_group,
1158 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1159 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
1160};
1161
1162static struct clksrc_clk clk_sclk_uart2 = {
1163 .clk = {
1164 .name = "uclk1",
1165 .devname = "exynos4210-uart.2",
1166 .enable = exynos4_clksrc_mask_peril0_ctrl,
1167 .ctrlbit = (1 << 8),
1168 },
1169 .sources = &clkset_group,
1170 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1171 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
1172};
1173
1174static struct clksrc_clk clk_sclk_uart3 = {
1175 .clk = {
1176 .name = "uclk1",
1177 .devname = "exynos4210-uart.3",
1178 .enable = exynos4_clksrc_mask_peril0_ctrl,
1179 .ctrlbit = (1 << 12),
1180 },
1181 .sources = &clkset_group,
1182 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1183 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
1184};
1185
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001186static struct clksrc_clk clk_sclk_mmc0 = {
1187 .clk = {
1188 .name = "sclk_mmc",
1189 .devname = "s3c-sdhci.0",
1190 .parent = &clk_dout_mmc0.clk,
1191 .enable = exynos4_clksrc_mask_fsys_ctrl,
1192 .ctrlbit = (1 << 0),
1193 },
1194 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1195};
1196
1197static struct clksrc_clk clk_sclk_mmc1 = {
1198 .clk = {
1199 .name = "sclk_mmc",
1200 .devname = "s3c-sdhci.1",
1201 .parent = &clk_dout_mmc1.clk,
1202 .enable = exynos4_clksrc_mask_fsys_ctrl,
1203 .ctrlbit = (1 << 4),
1204 },
1205 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1206};
1207
1208static struct clksrc_clk clk_sclk_mmc2 = {
1209 .clk = {
1210 .name = "sclk_mmc",
1211 .devname = "s3c-sdhci.2",
1212 .parent = &clk_dout_mmc2.clk,
1213 .enable = exynos4_clksrc_mask_fsys_ctrl,
1214 .ctrlbit = (1 << 8),
1215 },
1216 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1217};
1218
1219static struct clksrc_clk clk_sclk_mmc3 = {
1220 .clk = {
1221 .name = "sclk_mmc",
1222 .devname = "s3c-sdhci.3",
1223 .parent = &clk_dout_mmc3.clk,
1224 .enable = exynos4_clksrc_mask_fsys_ctrl,
1225 .ctrlbit = (1 << 12),
1226 },
1227 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1228};
1229
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001230static struct clksrc_clk clk_sclk_spi0 = {
1231 .clk = {
1232 .name = "sclk_spi",
1233 .devname = "s3c64xx-spi.0",
1234 .enable = exynos4_clksrc_mask_peril1_ctrl,
1235 .ctrlbit = (1 << 16),
1236 },
1237 .sources = &clkset_group,
1238 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1239 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1240};
1241
1242static struct clksrc_clk clk_sclk_spi1 = {
1243 .clk = {
1244 .name = "sclk_spi",
1245 .devname = "s3c64xx-spi.1",
1246 .enable = exynos4_clksrc_mask_peril1_ctrl,
1247 .ctrlbit = (1 << 20),
1248 },
1249 .sources = &clkset_group,
1250 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1251 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1252};
1253
1254static struct clksrc_clk clk_sclk_spi2 = {
1255 .clk = {
1256 .name = "sclk_spi",
1257 .devname = "s3c64xx-spi.2",
1258 .enable = exynos4_clksrc_mask_peril1_ctrl,
1259 .ctrlbit = (1 << 24),
1260 },
1261 .sources = &clkset_group,
1262 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1263 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1264};
1265
Changhwan Younc8bef142010-07-27 17:52:39 +09001266/* Clock initialization code */
1267static struct clksrc_clk *sysclks[] = {
1268 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001269 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001270 &clk_mout_epll,
1271 &clk_mout_mpll,
1272 &clk_moutcore,
1273 &clk_coreclk,
1274 &clk_armclk,
1275 &clk_aclk_corem0,
1276 &clk_aclk_cores,
1277 &clk_aclk_corem1,
1278 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001279 &clk_mout_corebus,
1280 &clk_sclk_dmc,
1281 &clk_aclk_cored,
1282 &clk_aclk_corep,
1283 &clk_aclk_acp,
1284 &clk_pclk_acp,
1285 &clk_vpllsrc,
1286 &clk_sclk_vpll,
1287 &clk_aclk_200,
1288 &clk_aclk_100,
1289 &clk_aclk_160,
1290 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001291 &clk_dout_mmc0,
1292 &clk_dout_mmc1,
1293 &clk_dout_mmc2,
1294 &clk_dout_mmc3,
1295 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001296 &clk_mout_mfc0,
1297 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001298};
1299
Thomas Abraham66fdb292011-10-24 14:01:03 +02001300static struct clk *clk_cdev[] = {
1301 &clk_pdma0,
1302 &clk_pdma1,
1303};
1304
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001305static struct clksrc_clk *clksrc_cdev[] = {
1306 &clk_sclk_uart0,
1307 &clk_sclk_uart1,
1308 &clk_sclk_uart2,
1309 &clk_sclk_uart3,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001310 &clk_sclk_mmc0,
1311 &clk_sclk_mmc1,
1312 &clk_sclk_mmc2,
1313 &clk_sclk_mmc3,
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001314 &clk_sclk_spi0,
1315 &clk_sclk_spi1,
1316 &clk_sclk_spi2,
1317
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001318};
1319
1320static struct clk_lookup exynos4_clk_lookup[] = {
1321 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &clk_sclk_uart0.clk),
1322 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &clk_sclk_uart1.clk),
1323 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &clk_sclk_uart2.clk),
1324 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &clk_sclk_uart3.clk),
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001325 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
1326 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
1327 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
1328 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &clk_sclk_mmc3.clk),
Thomas Abraham66fdb292011-10-24 14:01:03 +02001329 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &clk_pdma0),
1330 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &clk_pdma1),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001331 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &clk_sclk_spi0.clk),
1332 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &clk_sclk_spi1.clk),
1333 CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001334};
1335
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001336static int xtal_rate;
1337
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001338static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001339{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001340 if (soc_is_exynos4210())
1341 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
1342 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001343 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001344 return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
1345 else
1346 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001347}
1348
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001349static struct clk_ops exynos4_fout_apll_ops = {
1350 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001351};
1352
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001353static u32 vpll_div[][8] = {
1354 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1355 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1356};
1357
1358static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1359{
1360 return clk->rate;
1361}
1362
1363static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1364{
1365 unsigned int vpll_con0, vpll_con1 = 0;
1366 unsigned int i;
1367
1368 /* Return if nothing changed */
1369 if (clk->rate == rate)
1370 return 0;
1371
1372 vpll_con0 = __raw_readl(S5P_VPLL_CON0);
1373 vpll_con0 &= ~(0x1 << 27 | \
1374 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1375 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1376 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1377
1378 vpll_con1 = __raw_readl(S5P_VPLL_CON1);
1379 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1380 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1381 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1382
1383 for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
1384 if (vpll_div[i][0] == rate) {
1385 vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1386 vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1387 vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1388 vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1389 vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1390 vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1391 vpll_con0 |= vpll_div[i][7] << 27;
1392 break;
1393 }
1394 }
1395
1396 if (i == ARRAY_SIZE(vpll_div)) {
1397 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1398 __func__);
1399 return -EINVAL;
1400 }
1401
1402 __raw_writel(vpll_con0, S5P_VPLL_CON0);
1403 __raw_writel(vpll_con1, S5P_VPLL_CON1);
1404
1405 /* Wait for VPLL lock */
1406 while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
1407 continue;
1408
1409 clk->rate = rate;
1410 return 0;
1411}
1412
1413static struct clk_ops exynos4_vpll_ops = {
1414 .get_rate = exynos4_vpll_get_rate,
1415 .set_rate = exynos4_vpll_set_rate,
1416};
1417
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001418void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001419{
1420 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001421 unsigned long apll = 0;
1422 unsigned long mpll = 0;
1423 unsigned long epll = 0;
1424 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001425 unsigned long vpllsrc;
1426 unsigned long xtal;
1427 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001428 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001429 unsigned long aclk_200;
1430 unsigned long aclk_100;
1431 unsigned long aclk_160;
1432 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001433 unsigned int ptr;
1434
1435 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1436
1437 xtal_clk = clk_get(NULL, "xtal");
1438 BUG_ON(IS_ERR(xtal_clk));
1439
1440 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001441
1442 xtal_rate = xtal;
1443
Changhwan Younc8bef142010-07-27 17:52:39 +09001444 clk_put(xtal_clk);
1445
1446 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1447
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001448 if (soc_is_exynos4210()) {
1449 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
1450 pll_4508);
1451 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
1452 pll_4508);
1453 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1454 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001455
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001456 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1457 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1458 __raw_readl(S5P_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001459 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001460 apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
1461 mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
1462 epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
1463 __raw_readl(S5P_EPLL_CON1));
1464
1465 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1466 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1467 __raw_readl(S5P_VPLL_CON1));
1468 } else {
1469 /* nothing */
1470 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001471
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001472 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001473 clk_fout_mpll.rate = mpll;
1474 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001475 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001476 clk_fout_vpll.rate = vpll;
1477
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001478 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001479 apll, mpll, epll, vpll);
1480
1481 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001482 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001483
Jongpill Lee228ef982010-08-18 22:24:53 +09001484 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1485 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1486 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1487 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1488
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001489 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001490 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1491 armclk, sclk_dmc, aclk_200,
1492 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001493
1494 clk_f.rate = armclk;
1495 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001496 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001497
1498 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1499 s3c_set_clksrc(&clksrcs[ptr], true);
1500}
1501
1502static struct clk *clks[] __initdata = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001503 &clk_sclk_hdmi27m,
1504 &clk_sclk_hdmiphy,
1505 &clk_sclk_usbphy0,
1506 &clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001507};
1508
Jonghwan Choiacd35612011-08-24 21:52:45 +09001509#ifdef CONFIG_PM_SLEEP
1510static int exynos4_clock_suspend(void)
1511{
1512 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1513 return 0;
1514}
1515
1516static void exynos4_clock_resume(void)
1517{
1518 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1519}
1520
1521#else
1522#define exynos4_clock_suspend NULL
1523#define exynos4_clock_resume NULL
1524#endif
1525
1526struct syscore_ops exynos4_clock_syscore_ops = {
1527 .suspend = exynos4_clock_suspend,
1528 .resume = exynos4_clock_resume,
1529};
1530
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001531void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001532{
Changhwan Younc8bef142010-07-27 17:52:39 +09001533 int ptr;
1534
Kukjin Kim957c4612011-01-04 17:58:22 +09001535 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001536
1537 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1538 s3c_register_clksrc(sysclks[ptr], 1);
1539
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001540 for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
1541 s3c_register_clksrc(sclk_tv[ptr], 1);
1542
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001543 for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
1544 s3c_register_clksrc(clksrc_cdev[ptr], 1);
1545
Changhwan Younc8bef142010-07-27 17:52:39 +09001546 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1547 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1548
Thomas Abraham66fdb292011-10-24 14:01:03 +02001549 s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
1550 for (ptr = 0; ptr < ARRAY_SIZE(clk_cdev); ptr++)
1551 s3c_disable_clocks(clk_cdev[ptr], 1);
1552
Kukjin Kim957c4612011-01-04 17:58:22 +09001553 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1554 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001555 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001556
Jonghwan Choiacd35612011-08-24 21:52:45 +09001557 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001558 s3c24xx_register_clock(&dummy_apb_pclk);
1559
Changhwan Younc8bef142010-07-27 17:52:39 +09001560 s3c_pwmclk_init();
1561}