blob: 82e569d5b02c3adc7e04ffe65f067defbd409265 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * IRQ vector handles
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1995, 1996, 1997, 2003 by Ralf Baechle
9 */
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/irq.h>
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000013#include <linux/interrupt.h>
14#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <asm/i8259.h>
17#include <asm/irq_cpu.h>
18#include <asm/gt64120.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Ralf Baechle11ed6d52006-01-18 23:26:43 +000020#include <asm/mach-cobalt/cobalt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/*
23 * We have two types of interrupts that we handle, ones that come in through
24 * the CPU interrupt lines, and ones that come in on the via chip. The CPU
25 * mappings are:
26 *
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000027 * 16 - Software interrupt 0 (unused) IE_SW0
28 * 17 - Software interrupt 1 (unused) IE_SW1
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * 18 - Galileo chip (timer) IE_IRQ0
30 * 19 - Tulip 0 + NCR SCSI IE_IRQ1
31 * 20 - Tulip 1 IE_IRQ2
32 * 21 - 16550 UART IE_IRQ3
33 * 22 - VIA southbridge PIC IE_IRQ4
34 * 23 - unused IE_IRQ5
35 *
36 * The VIA chip is a master/slave 8259 setup and has the following interrupts:
37 *
38 * 8 - RTC
39 * 9 - PCI
40 * 14 - IDE0
41 * 15 - IDE1
42 */
43
Ralf Baechle937a8012006-10-07 19:44:33 +010044static inline void galileo_irq(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045{
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000046 unsigned int mask, pending, devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000048 mask = GALILEO_INL(GT_INTRMASK_OFS);
49 pending = GALILEO_INL(GT_INTRCAUSE_OFS) & mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000051 if (pending & GALILEO_INTR_T0EXP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000053 GALILEO_OUTL(~GALILEO_INTR_T0EXP, GT_INTRCAUSE_OFS);
Ralf Baechle937a8012006-10-07 19:44:33 +010054 do_IRQ(COBALT_GALILEO_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000056 } else if (pending & GALILEO_INTR_RETRY_CTR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000058 devfn = GALILEO_INL(GT_PCI0_CFGADDR_OFS) >> 8;
59 GALILEO_OUTL(~GALILEO_INTR_RETRY_CTR, GT_INTRCAUSE_OFS);
60 printk(KERN_WARNING "Galileo: PCI retry count exceeded (%02x.%u)\n",
61 PCI_SLOT(devfn), PCI_FUNC(devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000063 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000065 GALILEO_OUTL(mask & ~pending, GT_INTRMASK_OFS);
66 printk(KERN_WARNING "Galileo: masking unexpected interrupt %08x\n", pending);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 }
68}
69
Ralf Baechle937a8012006-10-07 19:44:33 +010070static inline void via_pic_irq(void)
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000071{
72 int irq;
73
74 irq = i8259_irq();
75 if (irq >= 0)
Ralf Baechle937a8012006-10-07 19:44:33 +010076 do_IRQ(irq);
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000077}
78
Ralf Baechle937a8012006-10-07 19:44:33 +010079asmlinkage void plat_irq_dispatch(void)
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000080{
Ralf Baechle937a8012006-10-07 19:44:33 +010081 unsigned pending = read_c0_status() & read_c0_cause();
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000082
Ralf Baechle937a8012006-10-07 19:44:33 +010083 if (pending & CAUSEF_IP2) /* COBALT_GALILEO_IRQ (18) */
84 galileo_irq();
85 else if (pending & CAUSEF_IP6) /* COBALT_VIA_IRQ (22) */
86 via_pic_irq();
87 else if (pending & CAUSEF_IP3) /* COBALT_ETH0_IRQ (19) */
88 do_IRQ(COBALT_CPU_IRQ + 3);
89 else if (pending & CAUSEF_IP4) /* COBALT_ETH1_IRQ (20) */
90 do_IRQ(COBALT_CPU_IRQ + 4);
91 else if (pending & CAUSEF_IP5) /* COBALT_SERIAL_IRQ (21) */
92 do_IRQ(COBALT_CPU_IRQ + 5);
93 else if (pending & CAUSEF_IP7) /* IRQ 23 */
94 do_IRQ(COBALT_CPU_IRQ + 7);
Ralf Baechlec4ed38a2005-02-21 16:18:36 +000095}
96
97static struct irqaction irq_via = {
98 no_action, 0, { { 0, } }, "cascade", NULL, NULL
99};
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101void __init arch_init_irq(void)
102{
Ralf Baechlec4ed38a2005-02-21 16:18:36 +0000103 /*
104 * Mask all Galileo interrupts. The Galileo
105 * handler is set in cobalt_timer_setup()
106 */
107 GALILEO_OUTL(0, GT_INTRMASK_OFS);
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 init_i8259_irqs(); /* 0 ... 15 */
Ralf Baechlec4ed38a2005-02-21 16:18:36 +0000110 mips_cpu_irq_init(COBALT_CPU_IRQ); /* 16 ... 23 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112 /*
113 * Mask all cpu interrupts
114 * (except IE4, we already masked those at VIA level)
115 */
116 change_c0_status(ST0_IM, IE_IRQ4);
Ralf Baechlec4ed38a2005-02-21 16:18:36 +0000117
118 setup_irq(COBALT_VIA_IRQ, &irq_via);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119}