blob: efe47744b491a61da9b7a9604f19a9a94fad88f9 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Axel Lin869dec12011-11-02 09:49:46 +080039#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010040#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053041#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053043#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050044#include <linux/of.h>
45#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053046
Tony Lindgrence491cf2009-10-20 09:40:47 -070047#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080048
Jon Hunterb7b4ff72012-06-05 12:34:51 -050049static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053050static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053051static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010052
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053/**
54 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
55 * @timer: timer pointer over which read operation to perform
56 * @reg: lowest byte holds the register offset
57 *
58 * The posted mode bit is encoded in reg. Note that in posted mode write
59 * pending bit must be checked. Otherwise a read of a non completed write
60 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030061 */
62static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010063{
Tony Lindgrenee17f112011-09-16 15:44:20 -070064 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
65 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070066}
67
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053068/**
69 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
70 * @timer: timer pointer over which write operation is to perform
71 * @reg: lowest byte holds the register offset
72 * @value: data to write into the register
73 *
74 * The posted mode bit is encoded in reg. Note that in posted mode the write
75 * pending bit must be checked. Otherwise a write on a register which has a
76 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030077 */
78static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
79 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070080{
Tony Lindgrenee17f112011-09-16 15:44:20 -070081 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
82 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010083}
84
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053085static void omap_timer_restore_context(struct omap_dm_timer *timer)
86{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
88 timer->context.twer);
89 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
90 timer->context.tcrr);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
92 timer->context.tldr);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
94 timer->context.tmar);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
96 timer->context.tsicr);
97 __raw_writel(timer->context.tier, timer->irq_ena);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
99 timer->context.tclr);
100}
101
Jon Hunterae6672c2012-07-11 13:47:38 -0500102static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103{
Jon Hunterae6672c2012-07-11 13:47:38 -0500104 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700105
Jon Hunterae6672c2012-07-11 13:47:38 -0500106 if (timer->revision != 1)
107 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700108
Jon Hunterffc957b2012-07-06 16:46:35 -0500109 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500110
111 do {
112 l = __omap_dm_timer_read(timer,
113 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
114 } while (!l && timeout--);
115
116 if (!timeout) {
117 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
118 return -ETIMEDOUT;
119 }
120
121 /* Configure timer for smart-idle mode */
122 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
123 l |= 0x2 << 0x3;
124 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
125
126 timer->posted = 0;
127
128 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700129}
130
Jon Hunterb0cadb32012-09-28 12:21:09 -0500131static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700132{
Jon Hunterae6672c2012-07-11 13:47:38 -0500133 int rc;
134
Jon Hunterbca45802012-06-05 12:34:58 -0500135 /*
136 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
137 * do not call clk_get() for these devices.
138 */
139 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
140 timer->fclk = clk_get(&timer->pdev->dev, "fck");
141 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
142 timer->fclk = NULL;
143 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
144 return -EINVAL;
145 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530146 }
147
Jon Hunter7b44cf22012-07-06 16:45:04 -0500148 omap_dm_timer_enable(timer);
149
Jon Hunterae6672c2012-07-11 13:47:38 -0500150 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
151 rc = omap_dm_timer_reset(timer);
152 if (rc) {
153 omap_dm_timer_disable(timer);
154 return rc;
155 }
156 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530157
Jon Hunter7b44cf22012-07-06 16:45:04 -0500158 __omap_dm_timer_enable_posted(timer);
159 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530160
Jon Hunter7b44cf22012-07-06 16:45:04 -0500161 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700162}
163
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500164static inline u32 omap_dm_timer_reserved_systimer(int id)
165{
166 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
167}
168
169int omap_dm_timer_reserve_systimer(int id)
170{
171 if (omap_dm_timer_reserved_systimer(id))
172 return -ENODEV;
173
174 omap_reserved_systimers |= (1 << (id - 1));
175
176 return 0;
177}
178
Timo Teras77900a22006-06-26 16:16:12 -0700179struct omap_dm_timer *omap_dm_timer_request(void)
180{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700182 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700184
185 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530186 list_for_each_entry(t, &omap_timer_list, node) {
187 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700188 continue;
189
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530190 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700191 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700192 break;
193 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300194 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530195
196 if (timer) {
197 ret = omap_dm_timer_prepare(timer);
198 if (ret) {
199 timer->reserved = 0;
200 timer = NULL;
201 }
202 }
Timo Teras77900a22006-06-26 16:16:12 -0700203
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530204 if (!timer)
205 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700206
Timo Teras77900a22006-06-26 16:16:12 -0700207 return timer;
208}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700209EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700210
211struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100212{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700214 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530215 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100216
Jon Hunter9725f442012-05-14 10:41:37 -0500217 /* Requesting timer by ID is not supported when device tree is used */
218 if (of_have_populated_dt()) {
219 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
220 __func__);
221 return NULL;
222 }
223
Timo Teras77900a22006-06-26 16:16:12 -0700224 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 list_for_each_entry(t, &omap_timer_list, node) {
226 if (t->pdev->id == id && !t->reserved) {
227 timer = t;
228 timer->reserved = 1;
229 break;
230 }
Timo Teras77900a22006-06-26 16:16:12 -0700231 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300232 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530234 if (timer) {
235 ret = omap_dm_timer_prepare(timer);
236 if (ret) {
237 timer->reserved = 0;
238 timer = NULL;
239 }
240 }
Timo Teras77900a22006-06-26 16:16:12 -0700241
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530242 if (!timer)
243 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700244
Timo Teras77900a22006-06-26 16:16:12 -0700245 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700247EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248
Jon Hunter373fe0b2012-09-06 15:28:00 -0500249/**
250 * omap_dm_timer_request_by_cap - Request a timer by capability
251 * @cap: Bit mask of capabilities to match
252 *
253 * Find a timer based upon capabilities bit mask. Callers of this function
254 * should use the definitions found in the plat/dmtimer.h file under the
255 * comment "timer capabilities used in hwmod database". Returns pointer to
256 * timer handle on success and a NULL pointer on failure.
257 */
258struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
259{
260 struct omap_dm_timer *timer = NULL, *t;
261 unsigned long flags;
262
263 if (!cap)
264 return NULL;
265
266 spin_lock_irqsave(&dm_timer_lock, flags);
267 list_for_each_entry(t, &omap_timer_list, node) {
268 if ((!t->reserved) && ((t->capability & cap) == cap)) {
269 /*
270 * If timer is not NULL, we have already found one timer
271 * but it was not an exact match because it had more
272 * capabilites that what was required. Therefore,
273 * unreserve the last timer found and see if this one
274 * is a better match.
275 */
276 if (timer)
277 timer->reserved = 0;
278
279 timer = t;
280 timer->reserved = 1;
281
282 /* Exit loop early if we find an exact match */
283 if (t->capability == cap)
284 break;
285 }
286 }
287 spin_unlock_irqrestore(&dm_timer_lock, flags);
288
289 if (timer && omap_dm_timer_prepare(timer)) {
290 timer->reserved = 0;
291 timer = NULL;
292 }
293
294 if (!timer)
295 pr_debug("%s: timer request failed!\n", __func__);
296
297 return timer;
298}
299EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
300
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530301int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700302{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530303 if (unlikely(!timer))
304 return -EINVAL;
305
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530306 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300307
Timo Teras77900a22006-06-26 16:16:12 -0700308 WARN_ON(!timer->reserved);
309 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530310 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700311}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700312EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700313
Timo Teras12583a72006-09-25 12:41:42 +0300314void omap_dm_timer_enable(struct omap_dm_timer *timer)
315{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530316 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300317}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700318EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300319
320void omap_dm_timer_disable(struct omap_dm_timer *timer)
321{
Jon Hunter54f32a32012-07-13 15:12:03 -0500322 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300323}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700324EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300325
Timo Teras77900a22006-06-26 16:16:12 -0700326int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
327{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530328 if (timer)
329 return timer->irq;
330 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700331}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700332EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700333
334#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700335#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100336/**
337 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
338 * @inputmask: current value of idlect mask
339 */
340__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
341{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530342 int i = 0;
343 struct omap_dm_timer *timer = NULL;
344 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100345
346 /* If ARMXOR cannot be idled this function call is unnecessary */
347 if (!(inputmask & (1 << 1)))
348 return inputmask;
349
350 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530351 spin_lock_irqsave(&dm_timer_lock, flags);
352 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700353 u32 l;
354
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530355 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700356 if (l & OMAP_TIMER_CTRL_ST) {
357 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100358 inputmask &= ~(1 << 1);
359 else
360 inputmask &= ~(1 << 2);
361 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530362 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700363 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530364 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100365
366 return inputmask;
367}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700368EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100369
Tony Lindgren140455f2010-02-12 12:26:48 -0800370#else
Timo Teras77900a22006-06-26 16:16:12 -0700371
372struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
373{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530374 if (timer)
375 return timer->fclk;
376 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700377}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700378EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700379
380__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
381{
382 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800383
384 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700385}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700386EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700387
388#endif
389
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530390int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700391{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530392 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
393 pr_err("%s: timer not available or enabled.\n", __func__);
394 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530395 }
396
Timo Teras77900a22006-06-26 16:16:12 -0700397 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530398 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700399}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700400EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700401
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530402int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700403{
404 u32 l;
405
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530406 if (unlikely(!timer))
407 return -EINVAL;
408
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530409 omap_dm_timer_enable(timer);
410
Jon Hunter1c2d0762012-06-05 12:34:55 -0500411 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700412 if (timer->get_context_loss_count &&
413 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500414 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530415 omap_timer_restore_context(timer);
416 }
417
Timo Teras77900a22006-06-26 16:16:12 -0700418 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
419 if (!(l & OMAP_TIMER_CTRL_ST)) {
420 l |= OMAP_TIMER_CTRL_ST;
421 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
422 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530423
424 /* Save the context */
425 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530426 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700427}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700428EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700429
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530430int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700431{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700432 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700433
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530434 if (unlikely(!timer))
435 return -EINVAL;
436
Jon Hunter66159752012-06-05 12:34:57 -0500437 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530438 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700439
Tony Lindgrenee17f112011-09-16 15:44:20 -0700440 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530441
Tony Lindgren6e740f92012-10-29 15:20:45 -0700442 if (!(timer->capability & OMAP_TIMER_ALWON)) {
443 if (timer->get_context_loss_count)
444 timer->ctx_loss_count =
445 timer->get_context_loss_count(&timer->pdev->dev);
446 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800447
448 /*
449 * Since the register values are computed and written within
450 * __omap_dm_timer_stop, we need to use read to retrieve the
451 * context.
452 */
453 timer->context.tclr =
454 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800455 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530456 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700457}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700458EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700459
Paul Walmsleyf2480762009-04-23 21:11:10 -0600460int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100461{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530462 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500463 char *parent_name = NULL;
Jon Hunterd7aba552012-07-18 20:10:12 -0500464 struct clk *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530465 struct dmtimer_platform_data *pdata;
466
467 if (unlikely(!timer))
468 return -EINVAL;
469
470 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530471
Timo Teras77900a22006-06-26 16:16:12 -0700472 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600473 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700474
Jon Hunter2b2d3522012-06-05 12:34:59 -0500475 /*
476 * FIXME: Used for OMAP1 devices only because they do not currently
477 * use the clock framework to set the parent clock. To be removed
478 * once OMAP1 migrated to using clock framework for dmtimers
479 */
Jon Hunter9725f442012-05-14 10:41:37 -0500480 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500481 return pdata->set_timer_src(timer->pdev, source);
482
Jon Hunterd7aba552012-07-18 20:10:12 -0500483 if (!timer->fclk)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500484 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485
486 switch (source) {
487 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500488 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500489 break;
490
491 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500492 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500493 break;
494
495 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500496 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500497 break;
498 }
499
500 parent = clk_get(&timer->pdev->dev, parent_name);
501 if (IS_ERR_OR_NULL(parent)) {
502 pr_err("%s: %s not found\n", __func__, parent_name);
Jon Hunterd7aba552012-07-18 20:10:12 -0500503 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500504 }
505
Jon Hunterd7aba552012-07-18 20:10:12 -0500506 ret = clk_set_parent(timer->fclk, parent);
Jon Hunter2b2d3522012-06-05 12:34:59 -0500507 if (IS_ERR_VALUE(ret))
508 pr_err("%s: failed to set %s as parent\n", __func__,
509 parent_name);
510
511 clk_put(parent);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530512
513 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700514}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700515EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700516
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530517int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700518 unsigned int load)
519{
520 u32 l;
521
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530522 if (unlikely(!timer))
523 return -EINVAL;
524
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530525 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700526 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
527 if (autoreload)
528 l |= OMAP_TIMER_CTRL_AR;
529 else
530 l &= ~OMAP_TIMER_CTRL_AR;
531 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
532 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300533
Timo Teras77900a22006-06-26 16:16:12 -0700534 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530535 /* Save the context */
536 timer->context.tclr = l;
537 timer->context.tldr = load;
538 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530539 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700540}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700541EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700542
Richard Woodruff3fddd092008-07-03 12:24:30 +0300543/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530544int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300545 unsigned int load)
546{
547 u32 l;
548
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530549 if (unlikely(!timer))
550 return -EINVAL;
551
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530552 omap_dm_timer_enable(timer);
553
Jon Hunter1c2d0762012-06-05 12:34:55 -0500554 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700555 if (timer->get_context_loss_count &&
556 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500557 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530558 omap_timer_restore_context(timer);
559 }
560
Richard Woodruff3fddd092008-07-03 12:24:30 +0300561 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800562 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300563 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800564 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
565 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300566 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800567 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300568 l |= OMAP_TIMER_CTRL_ST;
569
Tony Lindgrenee17f112011-09-16 15:44:20 -0700570 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530571
572 /* Save the context */
573 timer->context.tclr = l;
574 timer->context.tldr = load;
575 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530576 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300577}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700578EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300579
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530580int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700581 unsigned int match)
582{
583 u32 l;
584
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530585 if (unlikely(!timer))
586 return -EINVAL;
587
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530588 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700589 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700590 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700591 l |= OMAP_TIMER_CTRL_CE;
592 else
593 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700594 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500595 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530596
597 /* Save the context */
598 timer->context.tclr = l;
599 timer->context.tmar = match;
600 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530601 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100602}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700603EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530605int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700606 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100607{
Timo Teras77900a22006-06-26 16:16:12 -0700608 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530610 if (unlikely(!timer))
611 return -EINVAL;
612
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530613 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700614 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
615 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
616 OMAP_TIMER_CTRL_PT | (0x03 << 10));
617 if (def_on)
618 l |= OMAP_TIMER_CTRL_SCPWM;
619 if (toggle)
620 l |= OMAP_TIMER_CTRL_PT;
621 l |= trigger << 10;
622 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530623
624 /* Save the context */
625 timer->context.tclr = l;
626 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530627 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700628}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700629EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700630
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530631int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700632{
633 u32 l;
634
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530635 if (unlikely(!timer))
636 return -EINVAL;
637
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530638 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700639 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
640 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
641 if (prescaler >= 0x00 && prescaler <= 0x07) {
642 l |= OMAP_TIMER_CTRL_PRE;
643 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100644 }
Timo Teras77900a22006-06-26 16:16:12 -0700645 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530646
647 /* Save the context */
648 timer->context.tclr = l;
649 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530650 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100651}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700652EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100653
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530654int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700655 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100656{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530657 if (unlikely(!timer))
658 return -EINVAL;
659
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530660 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700661 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530662
663 /* Save the context */
664 timer->context.tier = value;
665 timer->context.twer = value;
666 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530667 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100668}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700669EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100670
Jon Hunter4249d962012-07-13 14:03:18 -0500671/**
672 * omap_dm_timer_set_int_disable - disable timer interrupts
673 * @timer: pointer to timer handle
674 * @mask: bit mask of interrupts to be disabled
675 *
676 * Disables the specified timer interrupts for a timer.
677 */
678int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
679{
680 u32 l = mask;
681
682 if (unlikely(!timer))
683 return -EINVAL;
684
685 omap_dm_timer_enable(timer);
686
687 if (timer->revision == 1)
688 l = __raw_readl(timer->irq_ena) & ~mask;
689
690 __raw_writel(l, timer->irq_dis);
691 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
692 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
693
694 /* Save the context */
695 timer->context.tier &= ~mask;
696 timer->context.twer &= ~mask;
697 omap_dm_timer_disable(timer);
698 return 0;
699}
700EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
701
Tony Lindgren92105bb2005-09-07 17:20:26 +0100702unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
703{
Timo Terasfa4bb622006-09-25 12:41:35 +0300704 unsigned int l;
705
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530706 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
707 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530708 return 0;
709 }
710
Tony Lindgrenee17f112011-09-16 15:44:20 -0700711 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300712
713 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100714}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700715EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100716
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530717int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100718{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530719 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
720 return -EINVAL;
721
Tony Lindgrenee17f112011-09-16 15:44:20 -0700722 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500723
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530724 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100725}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700726EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100727
Tony Lindgren92105bb2005-09-07 17:20:26 +0100728unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
729{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530730 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
731 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530732 return 0;
733 }
734
Tony Lindgrenee17f112011-09-16 15:44:20 -0700735 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100736}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700737EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530739int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700740{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530741 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
742 pr_err("%s: timer not available or enabled.\n", __func__);
743 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530744 }
745
Timo Terasfa4bb622006-09-25 12:41:35 +0300746 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530747
748 /* Save the context */
749 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530750 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700751}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700752EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700753
Timo Teras77900a22006-06-26 16:16:12 -0700754int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100755{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530756 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100757
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530758 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530759 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300760 continue;
761
Timo Teras77900a22006-06-26 16:16:12 -0700762 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300763 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700764 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300765 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100766 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100767 return 0;
768}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700769EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100770
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530771/**
772 * omap_dm_timer_probe - probe function called for every registered device
773 * @pdev: pointer to current timer platform device
774 *
775 * Called by driver framework at the end of device registration for all
776 * timer devices.
777 */
778static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
779{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530780 unsigned long flags;
781 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530782 struct resource *mem, *irq;
783 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530784 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
785
Jon Hunter9725f442012-05-14 10:41:37 -0500786 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530787 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530788 return -ENODEV;
789 }
790
791 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
792 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530793 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530794 return -ENODEV;
795 }
796
797 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
798 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530799 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530800 return -ENODEV;
801 }
802
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530803 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530804 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530805 dev_err(dev, "%s: memory alloc failed!\n", __func__);
806 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530807 }
808
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530809 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530810 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530811 dev_err(dev, "%s: region already claimed.\n", __func__);
812 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530813 }
814
Jon Hunter9725f442012-05-14 10:41:37 -0500815 if (dev->of_node) {
816 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
817 timer->capability |= OMAP_TIMER_ALWON;
818 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
819 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
820 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
821 timer->capability |= OMAP_TIMER_HAS_PWM;
822 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
823 timer->capability |= OMAP_TIMER_SECURE;
824 } else {
825 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500826 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500827 timer->capability = pdata->timer_capability;
828 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800829 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500830 }
831
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530832 timer->irq = irq->start;
833 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530834
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530835 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500836 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530837 pm_runtime_enable(dev);
838 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530839 }
840
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700841 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530842 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700843 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530844 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700845 }
846
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530847 /* add the timer element to the list */
848 spin_lock_irqsave(&dm_timer_lock, flags);
849 list_add_tail(&timer->node, &omap_timer_list);
850 spin_unlock_irqrestore(&dm_timer_lock, flags);
851
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530852 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530853
854 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530855}
856
857/**
858 * omap_dm_timer_remove - cleanup a registered timer device
859 * @pdev: pointer to current timer platform device
860 *
861 * Called by driver framework whenever a timer device is unregistered.
862 * In addition to freeing platform resources it also deletes the timer
863 * entry from the local list.
864 */
865static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
866{
867 struct omap_dm_timer *timer;
868 unsigned long flags;
869 int ret = -EINVAL;
870
871 spin_lock_irqsave(&dm_timer_lock, flags);
872 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500873 if (!strcmp(dev_name(&timer->pdev->dev),
874 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530875 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530876 ret = 0;
877 break;
878 }
879 spin_unlock_irqrestore(&dm_timer_lock, flags);
880
881 return ret;
882}
883
Jon Hunter9725f442012-05-14 10:41:37 -0500884static const struct of_device_id omap_timer_match[] = {
885 { .compatible = "ti,omap2-timer", },
886 {},
887};
888MODULE_DEVICE_TABLE(of, omap_timer_match);
889
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530890static struct platform_driver omap_dm_timer_driver = {
891 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200892 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530893 .driver = {
894 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500895 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530896 },
897};
898
899static int __init omap_dm_timer_driver_init(void)
900{
901 return platform_driver_register(&omap_dm_timer_driver);
902}
903
904static void __exit omap_dm_timer_driver_exit(void)
905{
906 platform_driver_unregister(&omap_dm_timer_driver);
907}
908
909early_platform_init("earlytimer", &omap_dm_timer_driver);
910module_init(omap_dm_timer_driver_init);
911module_exit(omap_dm_timer_driver_exit);
912
913MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
914MODULE_LICENSE("GPL");
915MODULE_ALIAS("platform:" DRIVER_NAME);
916MODULE_AUTHOR("Texas Instruments Inc");