blob: a5999a74496af218c540959ee757b7c1ad3f1365 [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010030#include <linux/i2c/tps65010.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032
33#include <asm/io.h>
34#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010035
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/board.h>
37#include <plat/mmc.h>
Russell King1bc857f2011-07-26 10:54:55 +010038#include <asm/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/dma.h>
40#include <plat/mux.h>
41#include <plat/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010042
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010043#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa2010-05-26 14:41:49 -070044#define OMAP_MMC_REG_ARGL 0x01
45#define OMAP_MMC_REG_ARGH 0x02
46#define OMAP_MMC_REG_CON 0x03
47#define OMAP_MMC_REG_STAT 0x04
48#define OMAP_MMC_REG_IE 0x05
49#define OMAP_MMC_REG_CTO 0x06
50#define OMAP_MMC_REG_DTO 0x07
51#define OMAP_MMC_REG_DATA 0x08
52#define OMAP_MMC_REG_BLEN 0x09
53#define OMAP_MMC_REG_NBLK 0x0a
54#define OMAP_MMC_REG_BUF 0x0b
55#define OMAP_MMC_REG_SDIO 0x0d
56#define OMAP_MMC_REG_REV 0x0f
57#define OMAP_MMC_REG_RSP0 0x10
58#define OMAP_MMC_REG_RSP1 0x11
59#define OMAP_MMC_REG_RSP2 0x12
60#define OMAP_MMC_REG_RSP3 0x13
61#define OMAP_MMC_REG_RSP4 0x14
62#define OMAP_MMC_REG_RSP5 0x15
63#define OMAP_MMC_REG_RSP6 0x16
64#define OMAP_MMC_REG_RSP7 0x17
65#define OMAP_MMC_REG_IOSR 0x18
66#define OMAP_MMC_REG_SYSC 0x19
67#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010068
69#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
70#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
71#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
72#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
73#define OMAP_MMC_STAT_A_FULL (1 << 10)
74#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
75#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
76#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
77#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
78#define OMAP_MMC_STAT_END_BUSY (1 << 4)
79#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
80#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
81#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
82
Marek Belisko0e950fa2010-05-26 14:41:49 -070083#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
84#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
85#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010086
87/*
88 * Command types
89 */
90#define OMAP_MMC_CMDTYPE_BC 0
91#define OMAP_MMC_CMDTYPE_BCR 1
92#define OMAP_MMC_CMDTYPE_AC 2
93#define OMAP_MMC_CMDTYPE_ADTC 3
94
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010097
98/* Specifies how often in millisecs to poll for card status changes
99 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400100#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100101
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400102struct mmc_omap_host;
103
104struct mmc_omap_slot {
105 int id;
106 unsigned int vdd;
107 u16 saved_con;
108 u16 bus_mode;
109 unsigned int fclk_freq;
110 unsigned powered:1;
111
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400112 struct tasklet_struct cover_tasklet;
113 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400114 unsigned cover_open;
115
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400116 struct mmc_request *mrq;
117 struct mmc_omap_host *host;
118 struct mmc_host *mmc;
119 struct omap_mmc_slot_data *pdata;
120};
121
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100122struct mmc_omap_host {
123 int initialized;
124 int suspended;
125 struct mmc_request * mrq;
126 struct mmc_command * cmd;
127 struct mmc_data * data;
128 struct mmc_host * mmc;
129 struct device * dev;
130 unsigned char id; /* 16xx chips have 2 MMC blocks */
131 struct clk * iclk;
132 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100133 struct dma_chan *dma_rx;
134 u32 dma_rx_burst;
135 struct dma_chan *dma_tx;
136 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100137 struct resource *mem_res;
138 void __iomem *virt_base;
139 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100140 int irq;
141 unsigned char bus_mode;
142 unsigned char hw_bus_mode;
Marek Belisko0e950fa2010-05-26 14:41:49 -0700143 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100144
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400145 struct work_struct cmd_abort_work;
146 unsigned abort:1;
147 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400148
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400149 struct work_struct slot_release_work;
150 struct mmc_omap_slot *next_slot;
151 struct work_struct send_stop_work;
152 struct mmc_data *stop_data;
153
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100154 unsigned int sg_len;
155 int sg_idx;
156 u16 * buffer;
157 u32 buffer_bytes_left;
158 u32 total_bytes_left;
159
160 unsigned use_dma:1;
161 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100162 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100163 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100164
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400165 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
166 struct mmc_omap_slot *current_slot;
167 spinlock_t slot_lock;
168 wait_queue_head_t slot_wq;
169 int nr_slots;
170
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400171 struct timer_list clk_timer;
172 spinlock_t clk_lock; /* for changing enabled state */
173 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530174 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400175
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400176 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100177};
178
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100179
Russell King7c8ad982008-09-05 15:13:24 +0100180static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400181{
182 unsigned long tick_ns;
183
184 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
185 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
186 ndelay(8 * tick_ns);
187 }
188}
189
Russell King7c8ad982008-09-05 15:13:24 +0100190static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400191{
192 unsigned long flags;
193
194 spin_lock_irqsave(&host->clk_lock, flags);
195 if (host->fclk_enabled != enable) {
196 host->fclk_enabled = enable;
197 if (enable)
198 clk_enable(host->fclk);
199 else
200 clk_disable(host->fclk);
201 }
202 spin_unlock_irqrestore(&host->clk_lock, flags);
203}
204
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400205static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
206{
207 struct mmc_omap_host *host = slot->host;
208 unsigned long flags;
209
210 if (claimed)
211 goto no_claim;
212 spin_lock_irqsave(&host->slot_lock, flags);
213 while (host->mmc != NULL) {
214 spin_unlock_irqrestore(&host->slot_lock, flags);
215 wait_event(host->slot_wq, host->mmc == NULL);
216 spin_lock_irqsave(&host->slot_lock, flags);
217 }
218 host->mmc = slot->mmc;
219 spin_unlock_irqrestore(&host->slot_lock, flags);
220no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400221 del_timer(&host->clk_timer);
222 if (host->current_slot != slot || !claimed)
223 mmc_omap_fclk_offdelay(host->current_slot);
224
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400225 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400226 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400227 if (host->pdata->switch_slot != NULL)
228 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
229 host->current_slot = slot;
230 }
231
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400232 if (claimed) {
233 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400234
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400235 /* Doing the dummy read here seems to work around some bug
236 * at least in OMAP24xx silicon where the command would not
237 * start after writing the CMD register. Sigh. */
238 OMAP_MMC_READ(host, CON);
239
240 OMAP_MMC_WRITE(host, CON, slot->saved_con);
241 } else
242 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400243}
244
245static void mmc_omap_start_request(struct mmc_omap_host *host,
246 struct mmc_request *req);
247
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400248static void mmc_omap_slot_release_work(struct work_struct *work)
249{
250 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
251 slot_release_work);
252 struct mmc_omap_slot *next_slot = host->next_slot;
253 struct mmc_request *rq;
254
255 host->next_slot = NULL;
256 mmc_omap_select_slot(next_slot, 1);
257
258 rq = next_slot->mrq;
259 next_slot->mrq = NULL;
260 mmc_omap_start_request(host, rq);
261}
262
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400263static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400264{
265 struct mmc_omap_host *host = slot->host;
266 unsigned long flags;
267 int i;
268
269 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400270
271 if (clk_enabled)
272 /* Keeps clock running for at least 8 cycles on valid freq */
273 mod_timer(&host->clk_timer, jiffies + HZ/10);
274 else {
275 del_timer(&host->clk_timer);
276 mmc_omap_fclk_offdelay(slot);
277 mmc_omap_fclk_enable(host, 0);
278 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400279
280 spin_lock_irqsave(&host->slot_lock, flags);
281 /* Check for any pending requests */
282 for (i = 0; i < host->nr_slots; i++) {
283 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400284
285 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
286 continue;
287
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400288 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400289 new_slot = host->slots[i];
290 /* The current slot should not have a request in queue */
291 BUG_ON(new_slot == host->current_slot);
292
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400293 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400294 host->mmc = new_slot->mmc;
295 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530296 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400297 return;
298 }
299
300 host->mmc = NULL;
301 wake_up(&host->slot_wq);
302 spin_unlock_irqrestore(&host->slot_lock, flags);
303}
304
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400305static inline
306int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
307{
Kyungmin Park8348f002008-03-26 16:09:38 -0400308 if (slot->pdata->get_cover_state)
309 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
310 slot->id);
311 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400312}
313
314static ssize_t
315mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
316 char *buf)
317{
318 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
319 struct mmc_omap_slot *slot = mmc_priv(mmc);
320
321 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
322 "closed");
323}
324
325static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
326
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400327static ssize_t
328mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
329 char *buf)
330{
331 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
332 struct mmc_omap_slot *slot = mmc_priv(mmc);
333
334 return sprintf(buf, "%s\n", slot->pdata->name);
335}
336
337static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
338
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100339static void
340mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
341{
342 u32 cmdreg;
343 u32 resptype;
344 u32 cmdtype;
345
346 host->cmd = cmd;
347
348 resptype = 0;
349 cmdtype = 0;
350
351 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100352 switch (mmc_resp_type(cmd)) {
353 case MMC_RSP_NONE:
354 break;
355 case MMC_RSP_R1:
356 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800357 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100358 resptype = 1;
359 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100360 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100361 resptype = 2;
362 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100363 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100364 resptype = 3;
365 break;
366 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100367 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100368 break;
369 }
370
371 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
372 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
373 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
374 cmdtype = OMAP_MMC_CMDTYPE_BC;
375 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
376 cmdtype = OMAP_MMC_CMDTYPE_BCR;
377 } else {
378 cmdtype = OMAP_MMC_CMDTYPE_AC;
379 }
380
381 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
382
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400383 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100384 cmdreg |= 1 << 6;
385
386 if (cmd->flags & MMC_RSP_BUSY)
387 cmdreg |= 1 << 11;
388
389 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
390 cmdreg |= 1 << 15;
391
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400392 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400393
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100394 OMAP_MMC_WRITE(host, CTO, 200);
395 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
396 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
397 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100398 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
399 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
400 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
401 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
402 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100403 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100404}
405
406static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400407mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
408 int abort)
409{
410 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100411 struct device *dev = mmc_dev(host->mmc);
412 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400413
Russell King3451c062012-04-21 22:35:42 +0100414 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400415 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100416 c = host->dma_tx;
417 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400418 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100419 c = host->dma_rx;
420 }
421 if (c) {
422 if (data->error) {
423 dmaengine_terminate_all(c);
424 /* Claim nothing transferred on error... */
425 data->bytes_xfered = 0;
426 }
427 dev = c->device->dev;
428 }
429 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400430}
431
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400432static void mmc_omap_send_stop_work(struct work_struct *work)
433{
434 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
435 send_stop_work);
436 struct mmc_omap_slot *slot = host->current_slot;
437 struct mmc_data *data = host->stop_data;
438 unsigned long tick_ns;
439
440 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
441 ndelay(8*tick_ns);
442
443 mmc_omap_start_command(host, data->stop);
444}
445
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400446static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100447mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
448{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400449 if (host->dma_in_use)
450 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100451
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100452 host->data = NULL;
453 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100454
455 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
456 * dozens of requests until the card finishes writing data.
457 * It'd be cheaper to just wait till an EOFB interrupt arrives...
458 */
459
460 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400461 struct mmc_host *mmc;
462
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100463 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400464 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400465 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400466 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100467 return;
468 }
469
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400470 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530471 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100472}
473
474static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400475mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400476{
477 struct mmc_omap_slot *slot = host->current_slot;
478 unsigned int restarts, passes, timeout;
479 u16 stat = 0;
480
481 /* Sending abort takes 80 clocks. Have some extra and round up */
482 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
483 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400484 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400485 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
486 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
487
488 passes = 0;
489 while (passes < timeout) {
490 stat = OMAP_MMC_READ(host, STAT);
491 if (stat & OMAP_MMC_STAT_END_OF_CMD)
492 goto out;
493 udelay(1);
494 passes++;
495 }
496
497 restarts++;
498 }
499out:
500 OMAP_MMC_WRITE(host, STAT, stat);
501}
502
503static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400504mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
505{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400506 if (host->dma_in_use)
507 mmc_omap_release_dma(host, data, 1);
508
509 host->data = NULL;
510 host->sg_len = 0;
511
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400512 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400513}
514
515static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100516mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
517{
518 unsigned long flags;
519 int done;
520
521 if (!host->dma_in_use) {
522 mmc_omap_xfer_done(host, data);
523 return;
524 }
525 done = 0;
526 spin_lock_irqsave(&host->dma_lock, flags);
527 if (host->dma_done)
528 done = 1;
529 else
530 host->brs_received = 1;
531 spin_unlock_irqrestore(&host->dma_lock, flags);
532 if (done)
533 mmc_omap_xfer_done(host, data);
534}
535
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100536static void
537mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
538{
539 unsigned long flags;
540 int done;
541
542 done = 0;
543 spin_lock_irqsave(&host->dma_lock, flags);
544 if (host->brs_received)
545 done = 1;
546 else
547 host->dma_done = 1;
548 spin_unlock_irqrestore(&host->dma_lock, flags);
549 if (done)
550 mmc_omap_xfer_done(host, data);
551}
552
553static void
554mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
555{
556 host->cmd = NULL;
557
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400558 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400559
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100560 if (cmd->flags & MMC_RSP_PRESENT) {
561 if (cmd->flags & MMC_RSP_136) {
562 /* response type 2 */
563 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100564 OMAP_MMC_READ(host, RSP0) |
565 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100566 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100567 OMAP_MMC_READ(host, RSP2) |
568 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100569 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100570 OMAP_MMC_READ(host, RSP4) |
571 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100572 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100573 OMAP_MMC_READ(host, RSP6) |
574 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100575 } else {
576 /* response types 1, 1b, 3, 4, 5, 6 */
577 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100578 OMAP_MMC_READ(host, RSP6) |
579 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100580 }
581 }
582
Pierre Ossman17b04292007-07-22 22:18:46 +0200583 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400584 struct mmc_host *mmc;
585
586 if (host->data != NULL)
587 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100588 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400589 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400590 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400591 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100592 }
593}
594
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400595/*
596 * Abort stuck command. Can occur when card is removed while it is being
597 * read.
598 */
599static void mmc_omap_abort_command(struct work_struct *work)
600{
601 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400602 cmd_abort_work);
603 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400604
605 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
606 host->cmd->opcode);
607
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400608 if (host->cmd->error == 0)
609 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400610
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400611 if (host->data == NULL) {
612 struct mmc_command *cmd;
613 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400614
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400615 cmd = host->cmd;
616 host->cmd = NULL;
617 mmc_omap_send_abort(host, 10000);
618
619 host->mrq = NULL;
620 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400621 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400622 mmc_request_done(mmc, cmd->mrq);
623 } else
624 mmc_omap_cmd_done(host, host->cmd);
625
626 host->abort = 0;
627 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400628}
629
630static void
631mmc_omap_cmd_timer(unsigned long data)
632{
633 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400634 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400635
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400636 spin_lock_irqsave(&host->slot_lock, flags);
637 if (host->cmd != NULL && !host->abort) {
638 OMAP_MMC_WRITE(host, IE, 0);
639 disable_irq(host->irq);
640 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530641 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400642 }
643 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400644}
645
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100646/* PIO only */
647static void
648mmc_omap_sg_to_buf(struct mmc_omap_host *host)
649{
650 struct scatterlist *sg;
651
652 sg = host->data->sg + host->sg_idx;
653 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200654 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100655 if (host->buffer_bytes_left > host->total_bytes_left)
656 host->buffer_bytes_left = host->total_bytes_left;
657}
658
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400659static void
660mmc_omap_clk_timer(unsigned long data)
661{
662 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
663
664 mmc_omap_fclk_enable(host, 0);
665}
666
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100667/* PIO only */
668static void
669mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
670{
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000671 int n, nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100672
673 if (host->buffer_bytes_left == 0) {
674 host->sg_idx++;
675 BUG_ON(host->sg_idx == host->sg_len);
676 mmc_omap_sg_to_buf(host);
677 }
678 n = 64;
679 if (n > host->buffer_bytes_left)
680 n = host->buffer_bytes_left;
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000681
682 nwords = n / 2;
683 nwords += n & 1; /* handle odd number of bytes to transfer */
684
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100685 host->buffer_bytes_left -= n;
686 host->total_bytes_left -= n;
687 host->data->bytes_xfered += n;
688
689 if (write) {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000690 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
691 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100692 } else {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000693 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
694 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100695 }
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000696
697 host->buffer += nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100698}
699
700static inline void mmc_omap_report_irq(u16 status)
701{
702 static const char *mmc_omap_status_bits[] = {
703 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
704 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
705 };
706 int i, c = 0;
707
708 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
709 if (status & (1 << i)) {
710 if (c)
711 printk(" ");
712 printk("%s", mmc_omap_status_bits[i]);
713 c++;
714 }
715}
716
David Howells7d12e782006-10-05 14:55:46 +0100717static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100718{
719 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
720 u16 status;
721 int end_command;
722 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400723 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100724
725 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100726 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400727 dev_info(mmc_dev(host->slots[0]->mmc),
728 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100729 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100730 OMAP_MMC_WRITE(host, STAT, status);
731 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100732 }
733 return IRQ_HANDLED;
734 }
735
736 end_command = 0;
737 end_transfer = 0;
738 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400739 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100740
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100741 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400742 int cmd;
743
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100744 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400745 if (host->cmd != NULL)
746 cmd = host->cmd->opcode;
747 else
748 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100749#ifdef CONFIG_MMC_DEBUG
750 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400751 status, cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100752 mmc_omap_report_irq(status);
753 printk("\n");
754#endif
755 if (host->total_bytes_left) {
756 if ((status & OMAP_MMC_STAT_A_FULL) ||
757 (status & OMAP_MMC_STAT_END_OF_DATA))
758 mmc_omap_xfer_data(host, 0);
759 if (status & OMAP_MMC_STAT_A_EMPTY)
760 mmc_omap_xfer_data(host, 1);
761 }
762
Juha Yrjola2a50b882008-03-26 16:09:26 -0400763 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100764 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100765
766 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400767 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
768 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100769 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200770 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100771 transfer_error = 1;
772 }
773 }
774
775 if (status & OMAP_MMC_STAT_DATA_CRC) {
776 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200777 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100778 dev_dbg(mmc_dev(host->mmc),
779 "data CRC error, bytes left %d\n",
780 host->total_bytes_left);
781 transfer_error = 1;
782 } else {
783 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
784 }
785 }
786
787 if (status & OMAP_MMC_STAT_CMD_TOUT) {
788 /* Timeouts are routine with some commands */
789 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400790 struct mmc_omap_slot *slot =
791 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400792 if (slot == NULL ||
793 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400794 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400795 "command timeout (CMD%d)\n",
796 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200797 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100798 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400799 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100800 }
801 }
802
803 if (status & OMAP_MMC_STAT_CMD_CRC) {
804 if (host->cmd) {
805 dev_err(mmc_dev(host->mmc),
806 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400807 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200808 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100809 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400810 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100811 } else
812 dev_err(mmc_dev(host->mmc),
813 "command CRC error without cmd?\n");
814 }
815
816 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200817 dev_dbg(mmc_dev(host->mmc),
818 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400819 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200820 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100821 }
822
823 /*
824 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400825 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100826 */
827 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
828 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
829 end_command = 1;
830 }
831 }
832
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400833 if (cmd_error && host->data) {
834 del_timer(&host->cmd_abort_timer);
835 host->abort = 1;
836 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000837 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530838 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400839 return IRQ_HANDLED;
840 }
841
Michael Bueschf6947512011-04-11 17:00:44 -0400842 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100843 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400844 if (host->data != NULL) {
845 if (transfer_error)
846 mmc_omap_xfer_done(host, host->data);
847 else if (end_transfer)
848 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100849 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100850
851 return IRQ_HANDLED;
852}
853
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400854void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400855{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400856 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400857 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400858 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400859
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400860 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400861
862 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400863 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400864 return;
865
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400866 cover_open = mmc_omap_cover_is_open(slot);
867 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400868 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400869 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400870 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400871
872 tasklet_hi_schedule(&slot->cover_tasklet);
873}
874
875static void mmc_omap_cover_timer(unsigned long arg)
876{
877 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
878 tasklet_schedule(&slot->cover_tasklet);
879}
880
881static void mmc_omap_cover_handler(unsigned long param)
882{
883 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
884 int cover_open = mmc_omap_cover_is_open(slot);
885
886 mmc_detect_change(slot->mmc, 0);
887 if (!cover_open)
888 return;
889
890 /*
891 * If no card is inserted, we postpone polling until
892 * the cover has been closed.
893 */
894 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
895 return;
896
897 mod_timer(&slot->cover_timer,
898 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400899}
900
Russell King3451c062012-04-21 22:35:42 +0100901static void mmc_omap_dma_callback(void *priv)
902{
903 struct mmc_omap_host *host = priv;
904 struct mmc_data *data = host->data;
905
906 /* If we got to the end of DMA, assume everything went well */
907 data->bytes_xfered += data->blocks * data->blksz;
908
909 mmc_omap_dma_done(host, data);
910}
911
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100912static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
913{
914 u16 reg;
915
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100916 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100917 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100918 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100919 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100920 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100921}
922
923static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
924{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400925 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100926 u16 reg;
927
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400928 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
929 timeout = req->data->timeout_ns / cycle_ns;
930 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100931
932 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100933 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100934 if (timeout > 0xffff) {
935 reg |= (1 << 5);
936 timeout /= 1024;
937 } else
938 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100939 OMAP_MMC_WRITE(host, SDIO, reg);
940 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100941}
942
943static void
944mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
945{
946 struct mmc_data *data = req->data;
947 int i, use_dma, block_size;
948 unsigned sg_len;
949
950 host->data = data;
951 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100952 OMAP_MMC_WRITE(host, BLEN, 0);
953 OMAP_MMC_WRITE(host, NBLK, 0);
954 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100955 host->dma_in_use = 0;
956 set_cmd_timeout(host, req);
957 return;
958 }
959
Russell Kinga3fd4a12006-06-04 17:51:15 +0100960 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100961
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100962 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
963 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100964 set_data_timeout(host, req);
965
966 /* cope with calling layer confusion; it issues "single
967 * block" writes using multi-block scatterlists.
968 */
969 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
970
971 /* Only do DMA for entire blocks */
972 use_dma = host->use_dma;
973 if (use_dma) {
974 for (i = 0; i < sg_len; i++) {
975 if ((data->sg[i].length % block_size) != 0) {
976 use_dma = 0;
977 break;
978 }
979 }
980 }
981
982 host->sg_idx = 0;
983 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100984 enum dma_data_direction dma_data_dir;
985 struct dma_async_tx_descriptor *tx;
986 struct dma_chan *c;
987 u32 burst, *bp;
988 u16 buf;
989
990 /*
991 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
992 * and 24xx. Use 16 or 32 word frames when the
993 * blocksize is at least that large. Blocksize is
994 * usually 512 bytes; but not for some SD reads.
995 */
996 burst = cpu_is_omap15xx() ? 32 : 64;
997 if (burst > data->blksz)
998 burst = data->blksz;
999
1000 burst >>= 1;
1001
1002 if (data->flags & MMC_DATA_WRITE) {
1003 c = host->dma_tx;
1004 bp = &host->dma_tx_burst;
1005 buf = 0x0f80 | (burst - 1) << 0;
1006 dma_data_dir = DMA_TO_DEVICE;
1007 } else {
1008 c = host->dma_rx;
1009 bp = &host->dma_rx_burst;
1010 buf = 0x800f | (burst - 1) << 8;
1011 dma_data_dir = DMA_FROM_DEVICE;
1012 }
1013
1014 if (!c)
1015 goto use_pio;
1016
1017 /* Only reconfigure if we have a different burst size */
1018 if (*bp != burst) {
1019 struct dma_slave_config cfg;
1020
1021 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1022 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1023 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1024 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1025 cfg.src_maxburst = burst;
1026 cfg.dst_maxburst = burst;
1027
1028 if (dmaengine_slave_config(c, &cfg))
1029 goto use_pio;
1030
1031 *bp = burst;
1032 }
1033
1034 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1035 dma_data_dir);
1036 if (host->sg_len == 0)
1037 goto use_pio;
1038
1039 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1040 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1041 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1042 if (!tx)
1043 goto use_pio;
1044
1045 OMAP_MMC_WRITE(host, BUF, buf);
1046
1047 tx->callback = mmc_omap_dma_callback;
1048 tx->callback_param = host;
1049 dmaengine_submit(tx);
1050 host->brs_received = 0;
1051 host->dma_done = 0;
1052 host->dma_in_use = 1;
1053 return;
1054 }
1055 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001056
1057 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001058 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1059 host->total_bytes_left = data->blocks * block_size;
1060 host->sg_len = sg_len;
1061 mmc_omap_sg_to_buf(host);
1062 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001063}
1064
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001065static void mmc_omap_start_request(struct mmc_omap_host *host,
1066 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001067{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001068 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001069
1070 host->mrq = req;
1071
1072 /* only touch fifo AFTER the controller readies it */
1073 mmc_omap_prepare_data(host, req);
1074 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001075 if (host->dma_in_use) {
1076 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1077 host->dma_tx : host->dma_rx;
1078
Russell King4e078fb2012-04-21 22:41:10 +01001079 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001080 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001081}
1082
1083static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1084{
1085 struct mmc_omap_slot *slot = mmc_priv(mmc);
1086 struct mmc_omap_host *host = slot->host;
1087 unsigned long flags;
1088
1089 spin_lock_irqsave(&host->slot_lock, flags);
1090 if (host->mmc != NULL) {
1091 BUG_ON(slot->mrq != NULL);
1092 slot->mrq = req;
1093 spin_unlock_irqrestore(&host->slot_lock, flags);
1094 return;
1095 } else
1096 host->mmc = mmc;
1097 spin_unlock_irqrestore(&host->slot_lock, flags);
1098 mmc_omap_select_slot(slot, 1);
1099 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001100}
1101
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001102static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1103 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001104{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001105 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001106
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001107 host = slot->host;
1108
1109 if (slot->pdata->set_power != NULL)
1110 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1111 vdd);
1112
1113 if (cpu_is_omap24xx()) {
1114 u16 w;
1115
1116 if (power_on) {
1117 w = OMAP_MMC_READ(host, CON);
1118 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1119 } else {
1120 w = OMAP_MMC_READ(host, CON);
1121 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1122 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001123 }
1124}
1125
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001126static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1127{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001128 struct mmc_omap_slot *slot = mmc_priv(mmc);
1129 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001130 int func_clk_rate = clk_get_rate(host->fclk);
1131 int dsor;
1132
1133 if (ios->clock == 0)
1134 return 0;
1135
1136 dsor = func_clk_rate / ios->clock;
1137 if (dsor < 1)
1138 dsor = 1;
1139
1140 if (func_clk_rate / dsor > ios->clock)
1141 dsor++;
1142
1143 if (dsor > 250)
1144 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001145
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001146 slot->fclk_freq = func_clk_rate / dsor;
1147
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001148 if (ios->bus_width == MMC_BUS_WIDTH_4)
1149 dsor |= 1 << 15;
1150
1151 return dsor;
1152}
1153
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001154static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1155{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001156 struct mmc_omap_slot *slot = mmc_priv(mmc);
1157 struct mmc_omap_host *host = slot->host;
1158 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001159 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001160
1161 mmc_omap_select_slot(slot, 0);
1162
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001163 dsor = mmc_omap_calc_divisor(mmc, ios);
1164
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001165 if (ios->vdd != slot->vdd)
1166 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001167
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001168 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001169 switch (ios->power_mode) {
1170 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001171 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001172 break;
1173 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001174 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001175 mmc_omap_set_power(slot, 1, ios->vdd);
1176 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001177 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001178 mmc_omap_fclk_enable(host, 1);
1179 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001180 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001181 break;
1182 }
1183
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001184 if (slot->bus_mode != ios->bus_mode) {
1185 if (slot->pdata->set_bus_mode != NULL)
1186 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1187 ios->bus_mode);
1188 slot->bus_mode = ios->bus_mode;
1189 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001190
1191 /* On insanely high arm_per frequencies something sometimes
1192 * goes somehow out of sync, and the POW bit is not being set,
1193 * which results in the while loop below getting stuck.
1194 * Writing to the CON register twice seems to do the trick. */
1195 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001196 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001197 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001198 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001199 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1200 int usecs = 250;
1201
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001202 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001203 OMAP_MMC_WRITE(host, IE, 0);
1204 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001205 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001206 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1207 udelay(1);
1208 usecs--;
1209 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001210 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001211 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001212
1213exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001214 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001215}
1216
David Brownellab7aefd2006-11-12 17:55:30 -08001217static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001218 .request = mmc_omap_request,
1219 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001220};
1221
Tony Lindgren4f837792012-06-06 09:44:09 -04001222static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001223{
1224 struct mmc_omap_slot *slot = NULL;
1225 struct mmc_host *mmc;
1226 int r;
1227
1228 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1229 if (mmc == NULL)
1230 return -ENOMEM;
1231
1232 slot = mmc_priv(mmc);
1233 slot->host = host;
1234 slot->mmc = mmc;
1235 slot->id = id;
1236 slot->pdata = &host->pdata->slots[id];
1237
1238 host->slots[id] = slot;
1239
Pierre Ossman23af6032008-07-06 01:10:27 +02001240 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001241 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001242 mmc->caps |= MMC_CAP_4_BIT_DATA;
1243
1244 mmc->ops = &mmc_omap_ops;
1245 mmc->f_min = 400000;
1246
1247 if (cpu_class_is_omap2())
1248 mmc->f_max = 48000000;
1249 else
1250 mmc->f_max = 24000000;
1251 if (host->pdata->max_freq)
1252 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1253 mmc->ocr_avail = slot->pdata->ocr_mask;
1254
1255 /* Use scatterlist DMA to reduce per-transfer costs.
1256 * NOTE max_seg_size assumption that small blocks aren't
1257 * normally used (except e.g. for reading SD registers).
1258 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001259 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001260 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1261 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1262 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1263 mmc->max_seg_size = mmc->max_req_size;
1264
1265 r = mmc_add_host(mmc);
1266 if (r < 0)
1267 goto err_remove_host;
1268
1269 if (slot->pdata->name != NULL) {
1270 r = device_create_file(&mmc->class_dev,
1271 &dev_attr_slot_name);
1272 if (r < 0)
1273 goto err_remove_host;
1274 }
1275
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001276 if (slot->pdata->get_cover_state != NULL) {
1277 r = device_create_file(&mmc->class_dev,
1278 &dev_attr_cover_switch);
1279 if (r < 0)
1280 goto err_remove_slot_name;
1281
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001282 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1283 (unsigned long)slot);
1284 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1285 (unsigned long)slot);
1286 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001287 }
1288
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001289 return 0;
1290
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001291err_remove_slot_name:
1292 if (slot->pdata->name != NULL)
1293 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001294err_remove_host:
1295 mmc_remove_host(mmc);
1296 mmc_free_host(mmc);
1297 return r;
1298}
1299
1300static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1301{
1302 struct mmc_host *mmc = slot->mmc;
1303
1304 if (slot->pdata->name != NULL)
1305 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001306 if (slot->pdata->get_cover_state != NULL)
1307 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1308
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001309 tasklet_kill(&slot->cover_tasklet);
1310 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301311 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001312
1313 mmc_remove_host(mmc);
1314 mmc_free_host(mmc);
1315}
1316
Venkatraman Sb6e07032012-05-08 17:05:34 +05301317static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001318{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001319 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001320 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001321 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001322 dma_cap_mask_t mask;
1323 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001324 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001325 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001326
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001327 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001328 dev_err(&pdev->dev, "platform data missing\n");
1329 return -ENXIO;
1330 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001331 if (pdata->nr_slots == 0) {
1332 dev_err(&pdev->dev, "no slots\n");
1333 return -ENXIO;
1334 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001335
1336 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001337 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001338 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001339 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001340
Chris Ball20920142011-03-22 16:34:41 -07001341 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001342 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001343 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001344 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001345
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001346 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1347 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001348 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001349 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001350 }
1351
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001352 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1353 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1354
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001355 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1356 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1357 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001358
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001359 spin_lock_init(&host->clk_lock);
1360 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1361
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001362 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001363 spin_lock_init(&host->slot_lock);
1364 init_waitqueue_head(&host->slot_wq);
1365
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001366 host->pdata = pdata;
1367 host->dev = &pdev->dev;
1368 platform_set_drvdata(pdev, host);
1369
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001370 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001371 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001372 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001373 host->use_dma = 1;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001374 host->irq = irq;
1375 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001376 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001377 if (!host->virt_base)
1378 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001379
Russell Kingd4a36645a2009-01-23 19:03:37 +00001380 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001381 if (IS_ERR(host->iclk)) {
1382 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001383 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001384 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001385 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001386
Russell King5c9e02b2009-01-19 20:53:30 +00001387 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001388 if (IS_ERR(host->fclk)) {
1389 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001390 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001391 }
1392
Russell King3451c062012-04-21 22:35:42 +01001393 dma_cap_zero(mask);
1394 dma_cap_set(DMA_SLAVE, mask);
1395
1396 host->dma_tx_burst = -1;
1397 host->dma_rx_burst = -1;
1398
1399 if (cpu_is_omap24xx())
1400 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1401 else
1402 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1403 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1404#if 0
1405 if (!host->dma_tx) {
1406 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1407 sig);
1408 goto err_dma;
1409 }
1410#else
1411 if (!host->dma_tx)
1412 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1413 sig);
1414#endif
1415 if (cpu_is_omap24xx())
1416 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1417 else
1418 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1419 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1420#if 0
1421 if (!host->dma_rx) {
1422 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1423 sig);
1424 goto err_dma;
1425 }
1426#else
1427 if (!host->dma_rx)
1428 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1429 sig);
1430#endif
1431
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001432 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1433 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001434 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001435
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001436 if (pdata->init != NULL) {
1437 ret = pdata->init(&pdev->dev);
1438 if (ret < 0)
1439 goto err_free_irq;
1440 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001441
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001442 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001443 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001444
1445 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1446 if (!host->mmc_omap_wq)
1447 goto err_plat_cleanup;
1448
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001449 for (i = 0; i < pdata->nr_slots; i++) {
1450 ret = mmc_omap_new_slot(host, i);
1451 if (ret < 0) {
1452 while (--i >= 0)
1453 mmc_omap_remove_slot(host->slots[i]);
1454
Tony Lindgren3caf4142012-06-06 09:45:50 -04001455 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001456 }
1457 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001458
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001459 return 0;
1460
Tony Lindgren3caf4142012-06-06 09:45:50 -04001461err_destroy_wq:
1462 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001463err_plat_cleanup:
1464 if (pdata->cleanup)
1465 pdata->cleanup(&pdev->dev);
1466err_free_irq:
1467 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001468err_free_dma:
1469 if (host->dma_tx)
1470 dma_release_channel(host->dma_tx);
1471 if (host->dma_rx)
1472 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001473 clk_put(host->fclk);
1474err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001475 clk_disable(host->iclk);
1476 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001477err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001478 iounmap(host->virt_base);
1479err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001480 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001481err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001482 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001483 return ret;
1484}
1485
Venkatraman Sb6e07032012-05-08 17:05:34 +05301486static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001487{
1488 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001489 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001490
1491 platform_set_drvdata(pdev, NULL);
1492
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001493 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001494
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001495 for (i = 0; i < host->nr_slots; i++)
1496 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001497
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001498 if (host->pdata->cleanup)
1499 host->pdata->cleanup(&pdev->dev);
1500
Russell Kingd4a36645a2009-01-23 19:03:37 +00001501 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001502 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001503 clk_put(host->fclk);
1504 clk_disable(host->iclk);
1505 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001506
Russell King3451c062012-04-21 22:35:42 +01001507 if (host->dma_tx)
1508 dma_release_channel(host->dma_tx);
1509 if (host->dma_rx)
1510 dma_release_channel(host->dma_rx);
1511
Russell King55c381e2008-09-04 14:07:22 +01001512 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001513 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001514 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301515 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001516
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001517 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001518
1519 return 0;
1520}
1521
1522#ifdef CONFIG_PM
1523static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1524{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001525 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001526 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1527
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001528 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001529 return 0;
1530
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001531 for (i = 0; i < host->nr_slots; i++) {
1532 struct mmc_omap_slot *slot;
1533
1534 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001535 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001536 if (ret < 0) {
1537 while (--i >= 0) {
1538 slot = host->slots[i];
1539 mmc_resume_host(slot->mmc);
1540 }
1541 return ret;
1542 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001543 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001544 host->suspended = 1;
1545 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001546}
1547
1548static int mmc_omap_resume(struct platform_device *pdev)
1549{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001550 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001551 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1552
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001553 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001554 return 0;
1555
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001556 for (i = 0; i < host->nr_slots; i++) {
1557 struct mmc_omap_slot *slot;
1558 slot = host->slots[i];
1559 ret = mmc_resume_host(slot->mmc);
1560 if (ret < 0)
1561 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001562
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001563 host->suspended = 0;
1564 }
1565 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001566}
1567#else
1568#define mmc_omap_suspend NULL
1569#define mmc_omap_resume NULL
1570#endif
1571
1572static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301573 .probe = mmc_omap_probe,
1574 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001575 .suspend = mmc_omap_suspend,
1576 .resume = mmc_omap_resume,
1577 .driver = {
1578 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001579 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001580 },
1581};
1582
Venkatraman S680f1b52012-05-08 17:05:35 +05301583module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001584MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1585MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001586MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001587MODULE_AUTHOR("Juha Yrjölä");