blob: 46817e7fdaf491c9e09605f9dd9c2fc5aa39ffe1 [file] [log] [blame]
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001/*
2 * linux/drivers/video/omap2/dss/rfbi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "RFBI"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/delay.h>
31#include <linux/kfifo.h>
32#include <linux/ktime.h>
33#include <linux/hrtimer.h>
34#include <linux/seq_file.h>
Tomi Valkeinen773139f2011-04-21 19:50:31 +030035#include <linux/semaphore.h>
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030036
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030037#include <video/omapdss.h>
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030038#include "dss.h"
39
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030040struct rfbi_reg { u16 idx; };
41
42#define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
43
44#define RFBI_REVISION RFBI_REG(0x0000)
45#define RFBI_SYSCONFIG RFBI_REG(0x0010)
46#define RFBI_SYSSTATUS RFBI_REG(0x0014)
47#define RFBI_CONTROL RFBI_REG(0x0040)
48#define RFBI_PIXEL_CNT RFBI_REG(0x0044)
49#define RFBI_LINE_NUMBER RFBI_REG(0x0048)
50#define RFBI_CMD RFBI_REG(0x004c)
51#define RFBI_PARAM RFBI_REG(0x0050)
52#define RFBI_DATA RFBI_REG(0x0054)
53#define RFBI_READ RFBI_REG(0x0058)
54#define RFBI_STATUS RFBI_REG(0x005c)
55
56#define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
57#define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
58#define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
59#define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
60#define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
61#define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
62
63#define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
64#define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
65
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030066#define REG_FLD_MOD(idx, val, start, end) \
67 rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
68
69/* To work around an RFBI transfer rate limitation */
70#define OMAP_RFBI_RATE_LIMIT 1
71
72enum omap_rfbi_cycleformat {
73 OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
74 OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
75 OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
76 OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
77};
78
79enum omap_rfbi_datatype {
80 OMAP_DSS_RFBI_DATATYPE_12 = 0,
81 OMAP_DSS_RFBI_DATATYPE_16 = 1,
82 OMAP_DSS_RFBI_DATATYPE_18 = 2,
83 OMAP_DSS_RFBI_DATATYPE_24 = 3,
84};
85
86enum omap_rfbi_parallelmode {
87 OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
88 OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
89 OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
90 OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
91};
92
93enum update_cmd {
94 RFBI_CMD_UPDATE = 0,
95 RFBI_CMD_SYNC = 1,
96};
97
98static int rfbi_convert_timings(struct rfbi_timings *t);
99static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300100
101static struct {
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000102 struct platform_device *pdev;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300103 void __iomem *base;
104
105 unsigned long l4_khz;
106
107 enum omap_rfbi_datatype datatype;
108 enum omap_rfbi_parallelmode parallelmode;
109
110 enum omap_rfbi_te_mode te_mode;
111 int te_enabled;
112
113 void (*framedone_callback)(void *data);
114 void *framedone_callback_data;
115
116 struct omap_dss_device *dssdev[2];
117
Tomi Valkeinenfc248a42010-01-04 15:23:50 +0200118 struct kfifo cmd_fifo;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300119 spinlock_t cmd_lock;
120 struct completion cmd_done;
121 atomic_t cmd_fifo_full;
122 atomic_t cmd_pending;
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300123
124 struct semaphore bus_lock;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300125} rfbi;
126
127struct update_region {
128 u16 x;
129 u16 y;
130 u16 w;
131 u16 h;
132};
133
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300134static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
135{
136 __raw_writel(val, rfbi.base + idx.idx);
137}
138
139static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
140{
141 return __raw_readl(rfbi.base + idx.idx);
142}
143
144static void rfbi_enable_clocks(bool enable)
145{
146 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000147 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300148 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000149 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300150}
151
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300152void rfbi_bus_lock(void)
153{
154 down(&rfbi.bus_lock);
155}
156EXPORT_SYMBOL(rfbi_bus_lock);
157
158void rfbi_bus_unlock(void)
159{
160 up(&rfbi.bus_lock);
161}
162EXPORT_SYMBOL(rfbi_bus_unlock);
163
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300164void omap_rfbi_write_command(const void *buf, u32 len)
165{
166 rfbi_enable_clocks(1);
167 switch (rfbi.parallelmode) {
168 case OMAP_DSS_RFBI_PARALLELMODE_8:
169 {
170 const u8 *b = buf;
171 for (; len; len--)
172 rfbi_write_reg(RFBI_CMD, *b++);
173 break;
174 }
175
176 case OMAP_DSS_RFBI_PARALLELMODE_16:
177 {
178 const u16 *w = buf;
179 BUG_ON(len & 1);
180 for (; len; len -= 2)
181 rfbi_write_reg(RFBI_CMD, *w++);
182 break;
183 }
184
185 case OMAP_DSS_RFBI_PARALLELMODE_9:
186 case OMAP_DSS_RFBI_PARALLELMODE_12:
187 default:
188 BUG();
189 }
190 rfbi_enable_clocks(0);
191}
192EXPORT_SYMBOL(omap_rfbi_write_command);
193
194void omap_rfbi_read_data(void *buf, u32 len)
195{
196 rfbi_enable_clocks(1);
197 switch (rfbi.parallelmode) {
198 case OMAP_DSS_RFBI_PARALLELMODE_8:
199 {
200 u8 *b = buf;
201 for (; len; len--) {
202 rfbi_write_reg(RFBI_READ, 0);
203 *b++ = rfbi_read_reg(RFBI_READ);
204 }
205 break;
206 }
207
208 case OMAP_DSS_RFBI_PARALLELMODE_16:
209 {
210 u16 *w = buf;
211 BUG_ON(len & ~1);
212 for (; len; len -= 2) {
213 rfbi_write_reg(RFBI_READ, 0);
214 *w++ = rfbi_read_reg(RFBI_READ);
215 }
216 break;
217 }
218
219 case OMAP_DSS_RFBI_PARALLELMODE_9:
220 case OMAP_DSS_RFBI_PARALLELMODE_12:
221 default:
222 BUG();
223 }
224 rfbi_enable_clocks(0);
225}
226EXPORT_SYMBOL(omap_rfbi_read_data);
227
228void omap_rfbi_write_data(const void *buf, u32 len)
229{
230 rfbi_enable_clocks(1);
231 switch (rfbi.parallelmode) {
232 case OMAP_DSS_RFBI_PARALLELMODE_8:
233 {
234 const u8 *b = buf;
235 for (; len; len--)
236 rfbi_write_reg(RFBI_PARAM, *b++);
237 break;
238 }
239
240 case OMAP_DSS_RFBI_PARALLELMODE_16:
241 {
242 const u16 *w = buf;
243 BUG_ON(len & 1);
244 for (; len; len -= 2)
245 rfbi_write_reg(RFBI_PARAM, *w++);
246 break;
247 }
248
249 case OMAP_DSS_RFBI_PARALLELMODE_9:
250 case OMAP_DSS_RFBI_PARALLELMODE_12:
251 default:
252 BUG();
253
254 }
255 rfbi_enable_clocks(0);
256}
257EXPORT_SYMBOL(omap_rfbi_write_data);
258
259void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
260 u16 x, u16 y,
261 u16 w, u16 h)
262{
263 int start_offset = scr_width * y + x;
264 int horiz_offset = scr_width - w;
265 int i;
266
267 rfbi_enable_clocks(1);
268
269 if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
270 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
271 const u16 __iomem *pd = buf;
272 pd += start_offset;
273
274 for (; h; --h) {
275 for (i = 0; i < w; ++i) {
276 const u8 __iomem *b = (const u8 __iomem *)pd;
277 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
278 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
279 ++pd;
280 }
281 pd += horiz_offset;
282 }
283 } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
284 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
285 const u32 __iomem *pd = buf;
286 pd += start_offset;
287
288 for (; h; --h) {
289 for (i = 0; i < w; ++i) {
290 const u8 __iomem *b = (const u8 __iomem *)pd;
291 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
292 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
293 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
294 ++pd;
295 }
296 pd += horiz_offset;
297 }
298 } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
299 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
300 const u16 __iomem *pd = buf;
301 pd += start_offset;
302
303 for (; h; --h) {
304 for (i = 0; i < w; ++i) {
305 rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
306 ++pd;
307 }
308 pd += horiz_offset;
309 }
310 } else {
311 BUG();
312 }
313
314 rfbi_enable_clocks(0);
315}
316EXPORT_SYMBOL(omap_rfbi_write_pixels);
317
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000318void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
319 u16 height, void (*callback)(void *data), void *data)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300320{
321 u32 l;
322
323 /*BUG_ON(callback == 0);*/
324 BUG_ON(rfbi.framedone_callback != NULL);
325
326 DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
327
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000328 dispc_set_lcd_size(dssdev->manager->id, width, height);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300329
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000330 dispc_enable_channel(dssdev->manager->id, true);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300331
332 rfbi.framedone_callback = callback;
333 rfbi.framedone_callback_data = data;
334
335 rfbi_enable_clocks(1);
336
337 rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
338
339 l = rfbi_read_reg(RFBI_CONTROL);
340 l = FLD_MOD(l, 1, 0, 0); /* enable */
341 if (!rfbi.te_enabled)
342 l = FLD_MOD(l, 1, 4, 4); /* ITE */
343
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300344 rfbi_write_reg(RFBI_CONTROL, l);
345}
346
347static void framedone_callback(void *data, u32 mask)
348{
349 void (*callback)(void *data);
350
351 DSSDBG("FRAMEDONE\n");
352
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300353 REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
354
355 rfbi_enable_clocks(0);
356
357 callback = rfbi.framedone_callback;
358 rfbi.framedone_callback = NULL;
359
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200360 if (callback != NULL)
361 callback(rfbi.framedone_callback_data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300362
363 atomic_set(&rfbi.cmd_pending, 0);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300364}
365
366#if 1 /* VERBOSE */
367static void rfbi_print_timings(void)
368{
369 u32 l;
370 u32 time;
371
372 l = rfbi_read_reg(RFBI_CONFIG(0));
373 time = 1000000000 / rfbi.l4_khz;
374 if (l & (1 << 4))
375 time *= 2;
376
377 DSSDBG("Tick time %u ps\n", time);
378 l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
379 DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
380 "REONTIME %d, REOFFTIME %d\n",
381 l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
382 (l >> 20) & 0x0f, (l >> 24) & 0x3f);
383
384 l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
385 DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
386 "ACCESSTIME %d\n",
387 (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
388 (l >> 22) & 0x3f);
389}
390#else
391static void rfbi_print_timings(void) {}
392#endif
393
394
395
396
397static u32 extif_clk_period;
398
399static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
400{
401 int bus_tick = extif_clk_period * div;
402 return (ps + bus_tick - 1) / bus_tick * bus_tick;
403}
404
405static int calc_reg_timing(struct rfbi_timings *t, int div)
406{
407 t->clk_div = div;
408
409 t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
410
411 t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
412 t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
413 t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
414
415 t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
416 t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
417 t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
418
419 t->access_time = round_to_extif_ticks(t->access_time, div);
420 t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
421 t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
422
423 DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
424 t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
425 DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
426 t->we_on_time, t->we_off_time, t->re_cycle_time,
427 t->we_cycle_time);
428 DSSDBG("[reg]rdaccess %d cspulse %d\n",
429 t->access_time, t->cs_pulse_width);
430
431 return rfbi_convert_timings(t);
432}
433
434static int calc_extif_timings(struct rfbi_timings *t)
435{
436 u32 max_clk_div;
437 int div;
438
439 rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
440 for (div = 1; div <= max_clk_div; div++) {
441 if (calc_reg_timing(t, div) == 0)
442 break;
443 }
444
445 if (div <= max_clk_div)
446 return 0;
447
448 DSSERR("can't setup timings\n");
449 return -1;
450}
451
452
453void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
454{
455 int r;
456
457 if (!t->converted) {
458 r = calc_extif_timings(t);
459 if (r < 0)
460 DSSERR("Failed to calc timings\n");
461 }
462
463 BUG_ON(!t->converted);
464
465 rfbi_enable_clocks(1);
466 rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
467 rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
468
469 /* TIMEGRANULARITY */
470 REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
471 (t->tim[2] ? 1 : 0), 4, 4);
472
473 rfbi_print_timings();
474 rfbi_enable_clocks(0);
475}
476
477static int ps_to_rfbi_ticks(int time, int div)
478{
479 unsigned long tick_ps;
480 int ret;
481
482 /* Calculate in picosecs to yield more exact results */
483 tick_ps = 1000000000 / (rfbi.l4_khz) * div;
484
485 ret = (time + tick_ps - 1) / tick_ps;
486
487 return ret;
488}
489
490#ifdef OMAP_RFBI_RATE_LIMIT
491unsigned long rfbi_get_max_tx_rate(void)
492{
493 unsigned long l4_rate, dss1_rate;
494 int min_l4_ticks = 0;
495 int i;
496
497 /* According to TI this can't be calculated so make the
498 * adjustments for a couple of known frequencies and warn for
499 * others.
500 */
501 static const struct {
502 unsigned long l4_clk; /* HZ */
503 unsigned long dss1_clk; /* HZ */
504 unsigned long min_l4_ticks;
505 } ftab[] = {
506 { 55, 132, 7, }, /* 7.86 MPix/s */
507 { 110, 110, 12, }, /* 9.16 MPix/s */
508 { 110, 132, 10, }, /* 11 Mpix/s */
509 { 120, 120, 10, }, /* 12 Mpix/s */
510 { 133, 133, 10, }, /* 13.3 Mpix/s */
511 };
512
513 l4_rate = rfbi.l4_khz / 1000;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000514 dss1_rate = dss_clk_get_rate(DSS_CLK_FCK) / 1000000;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300515
516 for (i = 0; i < ARRAY_SIZE(ftab); i++) {
517 /* Use a window instead of an exact match, to account
518 * for different DPLL multiplier / divider pairs.
519 */
520 if (abs(ftab[i].l4_clk - l4_rate) < 3 &&
521 abs(ftab[i].dss1_clk - dss1_rate) < 3) {
522 min_l4_ticks = ftab[i].min_l4_ticks;
523 break;
524 }
525 }
526 if (i == ARRAY_SIZE(ftab)) {
527 /* Can't be sure, return anyway the maximum not
528 * rate-limited. This might cause a problem only for the
529 * tearing synchronisation.
530 */
531 DSSERR("can't determine maximum RFBI transfer rate\n");
532 return rfbi.l4_khz * 1000;
533 }
534 return rfbi.l4_khz * 1000 / min_l4_ticks;
535}
536#else
537int rfbi_get_max_tx_rate(void)
538{
539 return rfbi.l4_khz * 1000;
540}
541#endif
542
543static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
544{
545 *clk_period = 1000000000 / rfbi.l4_khz;
546 *max_clk_div = 2;
547}
548
549static int rfbi_convert_timings(struct rfbi_timings *t)
550{
551 u32 l;
552 int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
553 int actim, recyc, wecyc;
554 int div = t->clk_div;
555
556 if (div <= 0 || div > 2)
557 return -1;
558
559 /* Make sure that after conversion it still holds that:
560 * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
561 * csoff > cson, csoff >= max(weoff, reoff), actim > reon
562 */
563 weon = ps_to_rfbi_ticks(t->we_on_time, div);
564 weoff = ps_to_rfbi_ticks(t->we_off_time, div);
565 if (weoff <= weon)
566 weoff = weon + 1;
567 if (weon > 0x0f)
568 return -1;
569 if (weoff > 0x3f)
570 return -1;
571
572 reon = ps_to_rfbi_ticks(t->re_on_time, div);
573 reoff = ps_to_rfbi_ticks(t->re_off_time, div);
574 if (reoff <= reon)
575 reoff = reon + 1;
576 if (reon > 0x0f)
577 return -1;
578 if (reoff > 0x3f)
579 return -1;
580
581 cson = ps_to_rfbi_ticks(t->cs_on_time, div);
582 csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
583 if (csoff <= cson)
584 csoff = cson + 1;
585 if (csoff < max(weoff, reoff))
586 csoff = max(weoff, reoff);
587 if (cson > 0x0f)
588 return -1;
589 if (csoff > 0x3f)
590 return -1;
591
592 l = cson;
593 l |= csoff << 4;
594 l |= weon << 10;
595 l |= weoff << 14;
596 l |= reon << 20;
597 l |= reoff << 24;
598
599 t->tim[0] = l;
600
601 actim = ps_to_rfbi_ticks(t->access_time, div);
602 if (actim <= reon)
603 actim = reon + 1;
604 if (actim > 0x3f)
605 return -1;
606
607 wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
608 if (wecyc < weoff)
609 wecyc = weoff;
610 if (wecyc > 0x3f)
611 return -1;
612
613 recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
614 if (recyc < reoff)
615 recyc = reoff;
616 if (recyc > 0x3f)
617 return -1;
618
619 cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
620 if (cs_pulse > 0x3f)
621 return -1;
622
623 l = wecyc;
624 l |= recyc << 6;
625 l |= cs_pulse << 12;
626 l |= actim << 22;
627
628 t->tim[1] = l;
629
630 t->tim[2] = div - 1;
631
632 t->converted = 1;
633
634 return 0;
635}
636
637/* xxx FIX module selection missing */
638int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
639 unsigned hs_pulse_time, unsigned vs_pulse_time,
640 int hs_pol_inv, int vs_pol_inv, int extif_div)
641{
642 int hs, vs;
643 int min;
644 u32 l;
645
646 hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
647 vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
648 if (hs < 2)
649 return -EDOM;
650 if (mode == OMAP_DSS_RFBI_TE_MODE_2)
651 min = 2;
652 else /* OMAP_DSS_RFBI_TE_MODE_1 */
653 min = 4;
654 if (vs < min)
655 return -EDOM;
656 if (vs == hs)
657 return -EINVAL;
658 rfbi.te_mode = mode;
659 DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
660 mode, hs, vs, hs_pol_inv, vs_pol_inv);
661
662 rfbi_enable_clocks(1);
663 rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
664 rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
665
666 l = rfbi_read_reg(RFBI_CONFIG(0));
667 if (hs_pol_inv)
668 l &= ~(1 << 21);
669 else
670 l |= 1 << 21;
671 if (vs_pol_inv)
672 l &= ~(1 << 20);
673 else
674 l |= 1 << 20;
675 rfbi_enable_clocks(0);
676
677 return 0;
678}
679EXPORT_SYMBOL(omap_rfbi_setup_te);
680
681/* xxx FIX module selection missing */
682int omap_rfbi_enable_te(bool enable, unsigned line)
683{
684 u32 l;
685
686 DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
687 if (line > (1 << 11) - 1)
688 return -EINVAL;
689
690 rfbi_enable_clocks(1);
691 l = rfbi_read_reg(RFBI_CONFIG(0));
692 l &= ~(0x3 << 2);
693 if (enable) {
694 rfbi.te_enabled = 1;
695 l |= rfbi.te_mode << 2;
696 } else
697 rfbi.te_enabled = 0;
698 rfbi_write_reg(RFBI_CONFIG(0), l);
699 rfbi_write_reg(RFBI_LINE_NUMBER, line);
700 rfbi_enable_clocks(0);
701
702 return 0;
703}
704EXPORT_SYMBOL(omap_rfbi_enable_te);
705
706#if 0
707static void rfbi_enable_config(int enable1, int enable2)
708{
709 u32 l;
710 int cs = 0;
711
712 if (enable1)
713 cs |= 1<<0;
714 if (enable2)
715 cs |= 1<<1;
716
717 rfbi_enable_clocks(1);
718
719 l = rfbi_read_reg(RFBI_CONTROL);
720
721 l = FLD_MOD(l, cs, 3, 2);
722 l = FLD_MOD(l, 0, 1, 1);
723
724 rfbi_write_reg(RFBI_CONTROL, l);
725
726
727 l = rfbi_read_reg(RFBI_CONFIG(0));
728 l = FLD_MOD(l, 0, 3, 2); /* TRIGGERMODE: ITE */
729 /*l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
730 /*l |= FLD_VAL(0, 8, 7); */ /* L4FORMAT, 1pix/L4 */
731
732 l = FLD_MOD(l, 0, 16, 16); /* A0POLARITY */
733 l = FLD_MOD(l, 1, 20, 20); /* TE_VSYNC_POLARITY */
734 l = FLD_MOD(l, 1, 21, 21); /* HSYNCPOLARITY */
735
736 l = FLD_MOD(l, OMAP_DSS_RFBI_PARALLELMODE_8, 1, 0);
737 rfbi_write_reg(RFBI_CONFIG(0), l);
738
739 rfbi_enable_clocks(0);
740}
741#endif
742
743int rfbi_configure(int rfbi_module, int bpp, int lines)
744{
745 u32 l;
746 int cycle1 = 0, cycle2 = 0, cycle3 = 0;
747 enum omap_rfbi_cycleformat cycleformat;
748 enum omap_rfbi_datatype datatype;
749 enum omap_rfbi_parallelmode parallelmode;
750
751 switch (bpp) {
752 case 12:
753 datatype = OMAP_DSS_RFBI_DATATYPE_12;
754 break;
755 case 16:
756 datatype = OMAP_DSS_RFBI_DATATYPE_16;
757 break;
758 case 18:
759 datatype = OMAP_DSS_RFBI_DATATYPE_18;
760 break;
761 case 24:
762 datatype = OMAP_DSS_RFBI_DATATYPE_24;
763 break;
764 default:
765 BUG();
766 return 1;
767 }
768 rfbi.datatype = datatype;
769
770 switch (lines) {
771 case 8:
772 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
773 break;
774 case 9:
775 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
776 break;
777 case 12:
778 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
779 break;
780 case 16:
781 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
782 break;
783 default:
784 BUG();
785 return 1;
786 }
787 rfbi.parallelmode = parallelmode;
788
789 if ((bpp % lines) == 0) {
790 switch (bpp / lines) {
791 case 1:
792 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
793 break;
794 case 2:
795 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
796 break;
797 case 3:
798 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
799 break;
800 default:
801 BUG();
802 return 1;
803 }
804 } else if ((2 * bpp % lines) == 0) {
805 if ((2 * bpp / lines) == 3)
806 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
807 else {
808 BUG();
809 return 1;
810 }
811 } else {
812 BUG();
813 return 1;
814 }
815
816 switch (cycleformat) {
817 case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
818 cycle1 = lines;
819 break;
820
821 case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
822 cycle1 = lines;
823 cycle2 = lines;
824 break;
825
826 case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
827 cycle1 = lines;
828 cycle2 = lines;
829 cycle3 = lines;
830 break;
831
832 case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
833 cycle1 = lines;
834 cycle2 = (lines / 2) | ((lines / 2) << 16);
835 cycle3 = (lines << 16);
836 break;
837 }
838
839 rfbi_enable_clocks(1);
840
841 REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
842
843 l = 0;
844 l |= FLD_VAL(parallelmode, 1, 0);
845 l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
846 l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
847 l |= FLD_VAL(datatype, 6, 5);
848 /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
849 l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
850 l |= FLD_VAL(cycleformat, 10, 9);
851 l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
852 l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
853 l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
854 l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
855 l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
856 l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
857 l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
858 rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
859
860 rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
861 rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
862 rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
863
864
865 l = rfbi_read_reg(RFBI_CONTROL);
866 l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
867 l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
868 rfbi_write_reg(RFBI_CONTROL, l);
869
870
871 DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
872 bpp, lines, cycle1, cycle2, cycle3);
873
874 rfbi_enable_clocks(0);
875
876 return 0;
877}
878EXPORT_SYMBOL(rfbi_configure);
879
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200880int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
881 u16 *x, u16 *y, u16 *w, u16 *h)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300882{
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200883 u16 dw, dh;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300884
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200885 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300886
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200887 if (*x > dw || *y > dh)
888 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300889
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200890 if (*x + *w > dw)
891 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300892
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200893 if (*y + *h > dh)
894 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300895
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200896 if (*w == 1)
897 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300898
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200899 if (*w == 0 || *h == 0)
900 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300901
902 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300903 dss_setup_partial_planes(dssdev, x, y, w, h, true);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000904 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300905 }
906
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200907 return 0;
908}
909EXPORT_SYMBOL(omap_rfbi_prepare_update);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300910
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200911int omap_rfbi_update(struct omap_dss_device *dssdev,
912 u16 x, u16 y, u16 w, u16 h,
913 void (*callback)(void *), void *data)
914{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300915 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000916 rfbi_transfer_area(dssdev, w, h, callback, data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300917 } else {
918 struct omap_overlay *ovl;
919 void __iomem *addr;
920 int scr_width;
921
922 ovl = dssdev->manager->overlays[0];
923 scr_width = ovl->info.screen_width;
924 addr = ovl->info.vaddr;
925
926 omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
927
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200928 callback(data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300929 }
930
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200931 return 0;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300932}
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200933EXPORT_SYMBOL(omap_rfbi_update);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300934
935void rfbi_dump_regs(struct seq_file *s)
936{
937#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
938
Archit Taneja6af9cd12011-01-31 16:27:44 +0000939 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300940
941 DUMPREG(RFBI_REVISION);
942 DUMPREG(RFBI_SYSCONFIG);
943 DUMPREG(RFBI_SYSSTATUS);
944 DUMPREG(RFBI_CONTROL);
945 DUMPREG(RFBI_PIXEL_CNT);
946 DUMPREG(RFBI_LINE_NUMBER);
947 DUMPREG(RFBI_CMD);
948 DUMPREG(RFBI_PARAM);
949 DUMPREG(RFBI_DATA);
950 DUMPREG(RFBI_READ);
951 DUMPREG(RFBI_STATUS);
952
953 DUMPREG(RFBI_CONFIG(0));
954 DUMPREG(RFBI_ONOFF_TIME(0));
955 DUMPREG(RFBI_CYCLE_TIME(0));
956 DUMPREG(RFBI_DATA_CYCLE1(0));
957 DUMPREG(RFBI_DATA_CYCLE2(0));
958 DUMPREG(RFBI_DATA_CYCLE3(0));
959
960 DUMPREG(RFBI_CONFIG(1));
961 DUMPREG(RFBI_ONOFF_TIME(1));
962 DUMPREG(RFBI_CYCLE_TIME(1));
963 DUMPREG(RFBI_DATA_CYCLE1(1));
964 DUMPREG(RFBI_DATA_CYCLE2(1));
965 DUMPREG(RFBI_DATA_CYCLE3(1));
966
967 DUMPREG(RFBI_VSYNC_WIDTH);
968 DUMPREG(RFBI_HSYNC_WIDTH);
969
Archit Taneja6af9cd12011-01-31 16:27:44 +0000970 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300971#undef DUMPREG
972}
973
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200974int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300975{
976 int r;
977
978 r = omap_dss_start_device(dssdev);
979 if (r) {
980 DSSERR("failed to start device\n");
981 goto err0;
982 }
983
984 r = omap_dispc_register_isr(framedone_callback, NULL,
985 DISPC_IRQ_FRAMEDONE);
986 if (r) {
987 DSSERR("can't get FRAMEDONE irq\n");
988 goto err1;
989 }
990
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000991 dispc_set_lcd_display_type(dssdev->manager->id,
992 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300993
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000994 dispc_set_parallel_interface_mode(dssdev->manager->id,
995 OMAP_DSS_PARALLELMODE_RFBI);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300996
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000997 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300998
999 rfbi_configure(dssdev->phy.rfbi.channel,
1000 dssdev->ctrl.pixel_size,
1001 dssdev->phy.rfbi.data_lines);
1002
1003 rfbi_set_timings(dssdev->phy.rfbi.channel,
1004 &dssdev->ctrl.rfbi_timings);
1005
1006
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001007 return 0;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001008err1:
1009 omap_dss_stop_device(dssdev);
1010err0:
1011 return r;
1012}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001013EXPORT_SYMBOL(omapdss_rfbi_display_enable);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001014
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001015void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001016{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001017 omap_dispc_unregister_isr(framedone_callback, NULL,
1018 DISPC_IRQ_FRAMEDONE);
1019 omap_dss_stop_device(dssdev);
1020}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001021EXPORT_SYMBOL(omapdss_rfbi_display_disable);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001022
1023int rfbi_init_display(struct omap_dss_device *dssdev)
1024{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001025 rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001026 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001027 return 0;
1028}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001029
1030/* RFBI HW IP initialisation */
1031static int omap_rfbihw_probe(struct platform_device *pdev)
1032{
1033 u32 rev;
1034 u32 l;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00001035 struct resource *rfbi_mem;
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001036
1037 rfbi.pdev = pdev;
1038
1039 spin_lock_init(&rfbi.cmd_lock);
Tomi Valkeinen773139f2011-04-21 19:50:31 +03001040 sema_init(&rfbi.bus_lock, 1);
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001041
1042 init_completion(&rfbi.cmd_done);
1043 atomic_set(&rfbi.cmd_fifo_full, 0);
1044 atomic_set(&rfbi.cmd_pending, 0);
1045
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00001046 rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
1047 if (!rfbi_mem) {
1048 DSSERR("can't get IORESOURCE_MEM RFBI\n");
1049 return -EINVAL;
1050 }
1051 rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001052 if (!rfbi.base) {
1053 DSSERR("can't ioremap RFBI\n");
1054 return -ENOMEM;
1055 }
1056
1057 rfbi_enable_clocks(1);
1058
1059 msleep(10);
1060
1061 rfbi.l4_khz = dss_clk_get_rate(DSS_CLK_ICK) / 1000;
1062
1063 /* Enable autoidle and smart-idle */
1064 l = rfbi_read_reg(RFBI_SYSCONFIG);
1065 l |= (1 << 0) | (2 << 3);
1066 rfbi_write_reg(RFBI_SYSCONFIG, l);
1067
1068 rev = rfbi_read_reg(RFBI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00001069 dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001070 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1071
1072 rfbi_enable_clocks(0);
1073
1074 return 0;
1075}
1076
1077static int omap_rfbihw_remove(struct platform_device *pdev)
1078{
1079 iounmap(rfbi.base);
1080 return 0;
1081}
1082
1083static struct platform_driver omap_rfbihw_driver = {
1084 .probe = omap_rfbihw_probe,
1085 .remove = omap_rfbihw_remove,
1086 .driver = {
1087 .name = "omapdss_rfbi",
1088 .owner = THIS_MODULE,
1089 },
1090};
1091
1092int rfbi_init_platform_driver(void)
1093{
1094 return platform_driver_register(&omap_rfbihw_driver);
1095}
1096
1097void rfbi_uninit_platform_driver(void)
1098{
1099 return platform_driver_unregister(&omap_rfbihw_driver);
1100}