blob: 9f61f2b51681648c2ff714d13a891f69ccbb24be [file] [log] [blame]
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001TI SoC Ethernet Switch Controller Device Tree Bindings
2------------------------------------------------------
3
4Required properties:
5- compatible : Should be "ti,cpsw"
6- reg : physical base address and size of the cpsw
7 registers map
8- interrupts : property with a value describing the interrupt
9 number
10- interrupt-parent : The parent interrupt controller
11- cpdma_channels : Specifies number of channels in CPDMA
12- host_port_no : Specifies host port shift
13- cpdma_reg_ofs : Specifies CPDMA submodule register offset
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000014- cpdma_sram_ofs : Specifies CPDMA SRAM offset
Mugunthan V N2eb32b02012-07-30 10:17:14 +000015- ale_reg_ofs : Specifies ALE submodule register offset
16- ale_entries : Specifies No of entries ALE can hold
17- host_port_reg_ofs : Specifies host port register offset
18- hw_stats_reg_ofs : Specifies hardware statistics register offset
Richard Cochran6b603932012-10-29 08:45:17 +000019- cpts_reg_ofs : Specifies the offset of the CPTS registers
Mugunthan V N2eb32b02012-07-30 10:17:14 +000020- bd_ram_ofs : Specifies internal desciptor RAM offset
21- bd_ram_size : Specifies internal descriptor RAM size
22- rx_descs : Specifies number of Rx descriptors
23- mac_control : Specifies Default MAC control register content
24 for the specific platform
25- slaves : Specifies number for slaves
Richard Cochran78ca0b22012-10-29 08:45:18 +000026- cpts_active_slave : Specifies the slave to use for time stamping
Mugunthan V N2eb32b02012-07-30 10:17:14 +000027- slave_reg_ofs : Specifies slave register offset
28- sliver_reg_ofs : Specifies slave sliver register offset
29- phy_id : Specifies slave phy id
30- mac-address : Specifies slave MAC address
31
32Optional properties:
33- ti,hwmods : Must be "cpgmac0"
34- no_bd_ram : Must be 0 or 1
35
36Note: "ti,hwmods" field is used to fetch the base address and irq
37resources from TI, omap hwmod data base during device registration.
38Future plan is to migrate hwmod data base contents into device tree
39blob so that, all the required data will be used from device tree dts
40file.
41
42Examples:
43
44 mac: ethernet@4A100000 {
45 compatible = "ti,cpsw";
46 reg = <0x4A100000 0x1000>;
47 interrupts = <55 0x4>;
48 interrupt-parent = <&intc>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000049 cpdma_channels = <8>;
50 host_port_no = <0>;
51 cpdma_reg_ofs = <0x800>;
52 cpdma_sram_ofs = <0xa00>;
53 ale_reg_ofs = <0xd00>;
54 ale_entries = <1024>;
55 host_port_reg_ofs = <0x108>;
56 hw_stats_reg_ofs = <0x900>;
Richard Cochran6b603932012-10-29 08:45:17 +000057 cpts_reg_ofs = <0xc00>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000058 bd_ram_ofs = <0x2000>;
59 bd_ram_size = <0x2000>;
60 no_bd_ram = <0>;
61 rx_descs = <64>;
62 mac_control = <0x20>;
63 slaves = <2>;
Richard Cochran78ca0b22012-10-29 08:45:18 +000064 cpts_active_slave = <0>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000065 cpsw_emac0: slave@0 {
Richard Cochran9750a3a2012-10-29 08:45:15 +000066 slave_reg_ofs = <0x200>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000067 sliver_reg_ofs = <0xd80>;
68 phy_id = "davinci_mdio.16:00";
69 /* Filled in by U-Boot */
70 mac-address = [ 00 00 00 00 00 00 ];
Mugunthan V N2eb32b02012-07-30 10:17:14 +000071 };
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000072 cpsw_emac1: slave@1 {
Richard Cochran9750a3a2012-10-29 08:45:15 +000073 slave_reg_ofs = <0x300>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000074 sliver_reg_ofs = <0xdc0>;
75 phy_id = "davinci_mdio.16:01";
76 /* Filled in by U-Boot */
77 mac-address = [ 00 00 00 00 00 00 ];
Mugunthan V N2eb32b02012-07-30 10:17:14 +000078 };
79 };
80
81(or)
Mugunthan V N2eb32b02012-07-30 10:17:14 +000082 mac: ethernet@4A100000 {
83 compatible = "ti,cpsw";
84 ti,hwmods = "cpgmac0";
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000085 cpdma_channels = <8>;
86 host_port_no = <0>;
87 cpdma_reg_ofs = <0x800>;
88 cpdma_sram_ofs = <0xa00>;
89 ale_reg_ofs = <0xd00>;
90 ale_entries = <1024>;
91 host_port_reg_ofs = <0x108>;
92 hw_stats_reg_ofs = <0x900>;
Richard Cochran6b603932012-10-29 08:45:17 +000093 cpts_reg_ofs = <0xc00>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +000094 bd_ram_ofs = <0x2000>;
95 bd_ram_size = <0x2000>;
96 no_bd_ram = <0>;
97 rx_descs = <64>;
98 mac_control = <0x20>;
99 slaves = <2>;
Richard Cochran78ca0b22012-10-29 08:45:18 +0000100 cpts_active_slave = <0>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +0000101 cpsw_emac0: slave@0 {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000102 slave_reg_ofs = <0x200>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +0000103 sliver_reg_ofs = <0xd80>;
104 phy_id = "davinci_mdio.16:00";
105 /* Filled in by U-Boot */
106 mac-address = [ 00 00 00 00 00 00 ];
Mugunthan V N2eb32b02012-07-30 10:17:14 +0000107 };
Mugunthan V Ne07b94f2012-08-06 05:05:58 +0000108 cpsw_emac1: slave@1 {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000109 slave_reg_ofs = <0x300>;
Mugunthan V Ne07b94f2012-08-06 05:05:58 +0000110 sliver_reg_ofs = <0xdc0>;
111 phy_id = "davinci_mdio.16:01";
112 /* Filled in by U-Boot */
113 mac-address = [ 00 00 00 00 00 00 ];
Mugunthan V N2eb32b02012-07-30 10:17:14 +0000114 };
Mugunthan V N2eb32b02012-07-30 10:17:14 +0000115 };