blob: 825f117744910e3c950f5a96dcf12a55ffcb711b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040044#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010045
Dave Airlie551ebd82009-09-01 15:25:57 +100046#include "r100_reg_safe.h"
47#include "rn50_reg_safe.h"
48
Ben Hutchings70967ab2009-08-29 14:53:51 +010049/* Firmware Names */
50#define FIRMWARE_R100 "radeon/R100_cp.bin"
51#define FIRMWARE_R200 "radeon/R200_cp.bin"
52#define FIRMWARE_R300 "radeon/R300_cp.bin"
53#define FIRMWARE_R420 "radeon/R420_cp.bin"
54#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
55#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
56#define FIRMWARE_R520 "radeon/R520_cp.bin"
57
58MODULE_FIRMWARE(FIRMWARE_R100);
59MODULE_FIRMWARE(FIRMWARE_R200);
60MODULE_FIRMWARE(FIRMWARE_R300);
61MODULE_FIRMWARE(FIRMWARE_R420);
62MODULE_FIRMWARE(FIRMWARE_RS690);
63MODULE_FIRMWARE(FIRMWARE_RS600);
64MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020065
Dave Airlie551ebd82009-09-01 15:25:57 +100066#include "r100_track.h"
67
Alex Deucher3ae19b72012-02-23 17:53:37 -050068void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
69{
70 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
71 int i;
72
73 if (radeon_crtc->crtc_id == 0) {
74 if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
75 for (i = 0; i < rdev->usec_timeout; i++) {
76 if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
77 break;
78 udelay(1);
79 }
80 for (i = 0; i < rdev->usec_timeout; i++) {
81 if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
82 break;
83 udelay(1);
84 }
85 }
86 } else {
87 if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
88 for (i = 0; i < rdev->usec_timeout; i++) {
89 if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
90 break;
91 udelay(1);
92 }
93 for (i = 0; i < rdev->usec_timeout; i++) {
94 if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
95 break;
96 udelay(1);
97 }
98 }
99 }
100}
101
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102/* This files gather functions specifics to:
103 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Andi Kleencbdd4502011-10-13 16:08:46 -0700106int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
107 struct radeon_cs_packet *pkt,
108 unsigned idx,
109 unsigned reg)
110{
111 int r;
112 u32 tile_flags = 0;
113 u32 tmp;
114 struct radeon_cs_reloc *reloc;
115 u32 value;
116
117 r = r100_cs_packet_next_reloc(p, &reloc);
118 if (r) {
119 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
120 idx, reg);
121 r100_cs_dump_packet(p, pkt);
122 return r;
123 }
Alex Deucherc9068eb2012-02-02 10:11:11 -0500124
Andi Kleencbdd4502011-10-13 16:08:46 -0700125 value = radeon_get_ib_value(p, idx);
126 tmp = value & 0x003fffff;
127 tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
128
Alex Deucherc9068eb2012-02-02 10:11:11 -0500129 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
130 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
131 tile_flags |= RADEON_DST_TILE_MACRO;
132 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
133 if (reg == RADEON_SRC_PITCH_OFFSET) {
134 DRM_ERROR("Cannot src blit from microtiled surface\n");
135 r100_cs_dump_packet(p, pkt);
136 return -EINVAL;
137 }
138 tile_flags |= RADEON_DST_TILE_MICRO;
Andi Kleencbdd4502011-10-13 16:08:46 -0700139 }
Andi Kleencbdd4502011-10-13 16:08:46 -0700140
Alex Deucherc9068eb2012-02-02 10:11:11 -0500141 tmp |= tile_flags;
142 p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
143 } else
144 p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
Andi Kleencbdd4502011-10-13 16:08:46 -0700145 return 0;
146}
147
148int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
149 struct radeon_cs_packet *pkt,
150 int idx)
151{
152 unsigned c, i;
153 struct radeon_cs_reloc *reloc;
154 struct r100_cs_track *track;
155 int r = 0;
156 volatile uint32_t *ib;
157 u32 idx_value;
158
159 ib = p->ib->ptr;
160 track = (struct r100_cs_track *)p->track;
161 c = radeon_get_ib_value(p, idx++) & 0x1F;
162 if (c > 16) {
163 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
164 pkt->opcode);
165 r100_cs_dump_packet(p, pkt);
166 return -EINVAL;
167 }
168 track->num_arrays = c;
169 for (i = 0; i < (c - 1); i+=2, idx+=3) {
170 r = r100_cs_packet_next_reloc(p, &reloc);
171 if (r) {
172 DRM_ERROR("No reloc for packet3 %d\n",
173 pkt->opcode);
174 r100_cs_dump_packet(p, pkt);
175 return r;
176 }
177 idx_value = radeon_get_ib_value(p, idx);
178 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
179
180 track->arrays[i + 0].esize = idx_value >> 8;
181 track->arrays[i + 0].robj = reloc->robj;
182 track->arrays[i + 0].esize &= 0x7F;
183 r = r100_cs_packet_next_reloc(p, &reloc);
184 if (r) {
185 DRM_ERROR("No reloc for packet3 %d\n",
186 pkt->opcode);
187 r100_cs_dump_packet(p, pkt);
188 return r;
189 }
190 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
191 track->arrays[i + 1].robj = reloc->robj;
192 track->arrays[i + 1].esize = idx_value >> 24;
193 track->arrays[i + 1].esize &= 0x7F;
194 }
195 if (c & 1) {
196 r = r100_cs_packet_next_reloc(p, &reloc);
197 if (r) {
198 DRM_ERROR("No reloc for packet3 %d\n",
199 pkt->opcode);
200 r100_cs_dump_packet(p, pkt);
201 return r;
202 }
203 idx_value = radeon_get_ib_value(p, idx);
204 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
205 track->arrays[i + 0].robj = reloc->robj;
206 track->arrays[i + 0].esize = idx_value >> 8;
207 track->arrays[i + 0].esize &= 0x7F;
208 }
209 return r;
210}
211
Alex Deucher6f34be52010-11-21 10:59:01 -0500212void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
213{
Alex Deucher6f34be52010-11-21 10:59:01 -0500214 /* enable the pflip int */
215 radeon_irq_kms_pflip_irq_get(rdev, crtc);
216}
217
218void r100_post_page_flip(struct radeon_device *rdev, int crtc)
219{
220 /* disable the pflip int */
221 radeon_irq_kms_pflip_irq_put(rdev, crtc);
222}
223
224u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
225{
226 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
227 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500228 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500229
230 /* Lock the graphics update lock */
231 /* update the scanout addresses */
232 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
233
Alex Deucheracb32502010-11-23 00:41:00 -0500234 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500235 for (i = 0; i < rdev->usec_timeout; i++) {
236 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
237 break;
238 udelay(1);
239 }
Alex Deucheracb32502010-11-23 00:41:00 -0500240 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500241
242 /* Unlock the lock, so double-buffering can take place inside vblank */
243 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
244 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
245
246 /* Return current update_pending status: */
247 return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
248}
249
Alex Deucherce8f5372010-05-07 15:10:16 -0400250void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251{
252 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_upclock = true;
254 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 switch (rdev->pm.dynpm_planned_action) {
257 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400258 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 if (rdev->pm.current_power_state_index == 0) {
263 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400264 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400265 } else {
266 if (rdev->pm.active_crtc_count > 1) {
267 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400268 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 continue;
270 else if (i >= rdev->pm.current_power_state_index) {
271 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
272 break;
273 } else {
274 rdev->pm.requested_power_state_index = i;
275 break;
276 }
277 }
278 } else
279 rdev->pm.requested_power_state_index =
280 rdev->pm.current_power_state_index - 1;
281 }
Alex Deucherd7311172010-05-03 01:13:14 -0400282 /* don't use the power state if crtcs are active and no display flag is set */
283 if ((rdev->pm.active_crtc_count > 0) &&
284 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
285 RADEON_PM_MODE_NO_DISPLAY)) {
286 rdev->pm.requested_power_state_index++;
287 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400288 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400289 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
291 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400292 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400293 } else {
294 if (rdev->pm.active_crtc_count > 1) {
295 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400296 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400297 continue;
298 else if (i <= rdev->pm.current_power_state_index) {
299 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
300 break;
301 } else {
302 rdev->pm.requested_power_state_index = i;
303 break;
304 }
305 }
306 } else
307 rdev->pm.requested_power_state_index =
308 rdev->pm.current_power_state_index + 1;
309 }
310 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400311 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400312 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400313 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400314 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400316 default:
317 DRM_ERROR("Requested mode for not defined action\n");
318 return;
319 }
320 /* only one clock mode per power state */
321 rdev->pm.requested_clock_mode_index = 0;
322
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000323 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400324 rdev->pm.power_state[rdev->pm.requested_power_state_index].
325 clock_info[rdev->pm.requested_clock_mode_index].sclk,
326 rdev->pm.power_state[rdev->pm.requested_power_state_index].
327 clock_info[rdev->pm.requested_clock_mode_index].mclk,
328 rdev->pm.power_state[rdev->pm.requested_power_state_index].
329 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400330}
331
Alex Deucherce8f5372010-05-07 15:10:16 -0400332void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b562010-04-22 13:38:05 -0400333{
Alex Deucherce8f5372010-05-07 15:10:16 -0400334 /* default */
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
336 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
337 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
339 /* low sh */
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
341 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
342 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400344 /* mid sh */
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
346 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
347 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 /* high sh */
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
351 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
352 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
353 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
354 /* low mh */
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
357 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
358 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400359 /* mid mh */
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
362 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
363 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400364 /* high mh */
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
367 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
368 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b562010-04-22 13:38:05 -0400369}
370
Alex Deucher49e02b72010-04-23 17:57:27 -0400371void r100_pm_misc(struct radeon_device *rdev)
372{
Alex Deucher49e02b72010-04-23 17:57:27 -0400373 int requested_index = rdev->pm.requested_power_state_index;
374 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
375 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
376 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
377
378 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
379 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
380 tmp = RREG32(voltage->gpio.reg);
381 if (voltage->active_high)
382 tmp |= voltage->gpio.mask;
383 else
384 tmp &= ~(voltage->gpio.mask);
385 WREG32(voltage->gpio.reg, tmp);
386 if (voltage->delay)
387 udelay(voltage->delay);
388 } else {
389 tmp = RREG32(voltage->gpio.reg);
390 if (voltage->active_high)
391 tmp &= ~voltage->gpio.mask;
392 else
393 tmp |= voltage->gpio.mask;
394 WREG32(voltage->gpio.reg, tmp);
395 if (voltage->delay)
396 udelay(voltage->delay);
397 }
398 }
399
400 sclk_cntl = RREG32_PLL(SCLK_CNTL);
401 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
402 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
403 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
404 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
405 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
406 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
407 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
408 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
409 else
410 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
411 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
412 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
413 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
414 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
415 } else
416 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
417
418 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
419 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
420 if (voltage->delay) {
421 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
422 switch (voltage->delay) {
423 case 33:
424 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
425 break;
426 case 66:
427 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
428 break;
429 case 99:
430 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
431 break;
432 case 132:
433 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
434 break;
435 }
436 } else
437 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
438 } else
439 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
440
441 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
442 sclk_cntl &= ~FORCE_HDP;
443 else
444 sclk_cntl |= FORCE_HDP;
445
446 WREG32_PLL(SCLK_CNTL, sclk_cntl);
447 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
448 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
449
450 /* set pcie lanes */
451 if ((rdev->flags & RADEON_IS_PCIE) &&
452 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500453 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400454 (ps->pcie_lanes !=
455 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
456 radeon_set_pcie_lanes(rdev,
457 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000458 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400459 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400460}
461
462void r100_pm_prepare(struct radeon_device *rdev)
463{
464 struct drm_device *ddev = rdev->ddev;
465 struct drm_crtc *crtc;
466 struct radeon_crtc *radeon_crtc;
467 u32 tmp;
468
469 /* disable any active CRTCs */
470 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
471 radeon_crtc = to_radeon_crtc(crtc);
472 if (radeon_crtc->enabled) {
473 if (radeon_crtc->crtc_id) {
474 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
475 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
476 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
477 } else {
478 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
479 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
480 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
481 }
482 }
483 }
484}
485
486void r100_pm_finish(struct radeon_device *rdev)
487{
488 struct drm_device *ddev = rdev->ddev;
489 struct drm_crtc *crtc;
490 struct radeon_crtc *radeon_crtc;
491 u32 tmp;
492
493 /* enable any active CRTCs */
494 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
495 radeon_crtc = to_radeon_crtc(crtc);
496 if (radeon_crtc->enabled) {
497 if (radeon_crtc->crtc_id) {
498 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
499 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
500 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
501 } else {
502 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
503 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
504 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
505 }
506 }
507 }
508}
509
Alex Deucherdef9ba92010-04-22 12:39:58 -0400510bool r100_gui_idle(struct radeon_device *rdev)
511{
512 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
513 return false;
514 else
515 return true;
516}
517
Alex Deucher05a05c52009-12-04 14:53:41 -0500518/* hpd for digital panel detect/disconnect */
519bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
520{
521 bool connected = false;
522
523 switch (hpd) {
524 case RADEON_HPD_1:
525 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
526 connected = true;
527 break;
528 case RADEON_HPD_2:
529 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
530 connected = true;
531 break;
532 default:
533 break;
534 }
535 return connected;
536}
537
538void r100_hpd_set_polarity(struct radeon_device *rdev,
539 enum radeon_hpd_id hpd)
540{
541 u32 tmp;
542 bool connected = r100_hpd_sense(rdev, hpd);
543
544 switch (hpd) {
545 case RADEON_HPD_1:
546 tmp = RREG32(RADEON_FP_GEN_CNTL);
547 if (connected)
548 tmp &= ~RADEON_FP_DETECT_INT_POL;
549 else
550 tmp |= RADEON_FP_DETECT_INT_POL;
551 WREG32(RADEON_FP_GEN_CNTL, tmp);
552 break;
553 case RADEON_HPD_2:
554 tmp = RREG32(RADEON_FP2_GEN_CNTL);
555 if (connected)
556 tmp &= ~RADEON_FP2_DETECT_INT_POL;
557 else
558 tmp |= RADEON_FP2_DETECT_INT_POL;
559 WREG32(RADEON_FP2_GEN_CNTL, tmp);
560 break;
561 default:
562 break;
563 }
564}
565
566void r100_hpd_init(struct radeon_device *rdev)
567{
568 struct drm_device *dev = rdev->ddev;
569 struct drm_connector *connector;
570
571 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
572 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
573 switch (radeon_connector->hpd.hpd) {
574 case RADEON_HPD_1:
575 rdev->irq.hpd[0] = true;
576 break;
577 case RADEON_HPD_2:
578 rdev->irq.hpd[1] = true;
579 break;
580 default:
581 break;
582 }
Alex Deucher64912e92011-11-03 11:21:39 -0400583 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500584 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100585 if (rdev->irq.installed)
586 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500587}
588
589void r100_hpd_fini(struct radeon_device *rdev)
590{
591 struct drm_device *dev = rdev->ddev;
592 struct drm_connector *connector;
593
594 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
595 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
596 switch (radeon_connector->hpd.hpd) {
597 case RADEON_HPD_1:
598 rdev->irq.hpd[0] = false;
599 break;
600 case RADEON_HPD_2:
601 rdev->irq.hpd[1] = false;
602 break;
603 default:
604 break;
605 }
606 }
607}
608
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609/*
610 * PCI GART
611 */
612void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
613{
614 /* TODO: can we do somethings here ? */
615 /* It seems hw only cache one entry so we should discard this
616 * entry otherwise if first GPU GART read hit this entry it
617 * could end up in wrong address. */
618}
619
Jerome Glisse4aac0472009-09-14 18:29:49 +0200620int r100_pci_gart_init(struct radeon_device *rdev)
621{
622 int r;
623
Jerome Glissec9a1be92011-11-03 11:16:49 -0400624 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000625 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200626 return 0;
627 }
628 /* Initialize common gart structure */
629 r = radeon_gart_init(rdev);
630 if (r)
631 return r;
632 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500633 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
634 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200635 return radeon_gart_table_ram_alloc(rdev);
636}
637
Dave Airlie17e15b02009-11-05 15:36:53 +1000638/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
639void r100_enable_bm(struct radeon_device *rdev)
640{
641 uint32_t tmp;
642 /* Enable bus mastering */
643 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
644 WREG32(RADEON_BUS_CNTL, tmp);
645}
646
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647int r100_pci_gart_enable(struct radeon_device *rdev)
648{
649 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650
Dave Airlie82568562010-02-05 16:00:07 +1000651 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 /* discard memory request outside of configured range */
653 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
654 WREG32(RADEON_AIC_CNTL, tmp);
655 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000656 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
657 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658 /* set PCI GART page-table base address */
659 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
660 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
661 WREG32(RADEON_AIC_CNTL, tmp);
662 r100_pci_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000663 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
664 (unsigned)(rdev->mc.gtt_size >> 20),
665 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200666 rdev->gart.ready = true;
667 return 0;
668}
669
670void r100_pci_gart_disable(struct radeon_device *rdev)
671{
672 uint32_t tmp;
673
674 /* discard memory request outside of configured range */
675 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
676 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
677 WREG32(RADEON_AIC_LO_ADDR, 0);
678 WREG32(RADEON_AIC_HI_ADDR, 0);
679}
680
681int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
682{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400683 u32 *gtt = rdev->gart.ptr;
684
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685 if (i < 0 || i > rdev->gart.num_gpu_pages) {
686 return -EINVAL;
687 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400688 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689 return 0;
690}
691
Jerome Glisse4aac0472009-09-14 18:29:49 +0200692void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693{
Jerome Glissef9274562010-03-17 14:44:29 +0000694 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200695 r100_pci_gart_disable(rdev);
696 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697}
698
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200699int r100_irq_set(struct radeon_device *rdev)
700{
701 uint32_t tmp = 0;
702
Jerome Glisse003e69f2010-01-07 15:39:14 +0100703 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000704 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100705 WREG32(R_000040_GEN_INT_CNTL, 0);
706 return -EINVAL;
707 }
Alex Deucher1b370782011-11-17 20:13:28 -0500708 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200709 tmp |= RADEON_SW_INT_ENABLE;
710 }
Alex Deucher2031f772010-04-22 12:52:11 -0400711 if (rdev->irq.gui_idle) {
712 tmp |= RADEON_GUI_IDLE_MASK;
713 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500714 if (rdev->irq.crtc_vblank_int[0] ||
715 rdev->irq.pflip[0]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200716 tmp |= RADEON_CRTC_VBLANK_MASK;
717 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500718 if (rdev->irq.crtc_vblank_int[1] ||
719 rdev->irq.pflip[1]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200720 tmp |= RADEON_CRTC2_VBLANK_MASK;
721 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500722 if (rdev->irq.hpd[0]) {
723 tmp |= RADEON_FP_DETECT_MASK;
724 }
725 if (rdev->irq.hpd[1]) {
726 tmp |= RADEON_FP2_DETECT_MASK;
727 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200728 WREG32(RADEON_GEN_INT_CNTL, tmp);
729 return 0;
730}
731
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200732void r100_irq_disable(struct radeon_device *rdev)
733{
734 u32 tmp;
735
736 WREG32(R_000040_GEN_INT_CNTL, 0);
737 /* Wait and acknowledge irq */
738 mdelay(1);
739 tmp = RREG32(R_000044_GEN_INT_STATUS);
740 WREG32(R_000044_GEN_INT_STATUS, tmp);
741}
742
Andi Kleencbdd4502011-10-13 16:08:46 -0700743static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200744{
745 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500746 uint32_t irq_mask = RADEON_SW_INT_TEST |
747 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
748 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200749
Alex Deucher2031f772010-04-22 12:52:11 -0400750 /* the interrupt works, but the status bit is permanently asserted */
751 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
752 if (!rdev->irq.gui_idle_acked)
753 irq_mask |= RADEON_GUI_IDLE_STAT;
754 }
755
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200756 if (irqs) {
757 WREG32(RADEON_GEN_INT_STATUS, irqs);
758 }
759 return irqs & irq_mask;
760}
761
762int r100_irq_process(struct radeon_device *rdev)
763{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400764 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500765 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200766
Alex Deucher2031f772010-04-22 12:52:11 -0400767 /* reset gui idle ack. the status bit is broken */
768 rdev->irq.gui_idle_acked = false;
769
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200770 status = r100_irq_ack(rdev);
771 if (!status) {
772 return IRQ_NONE;
773 }
Jerome Glissea513c182009-09-09 22:23:07 +0200774 if (rdev->shutdown) {
775 return IRQ_NONE;
776 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200777 while (status) {
778 /* SW interrupt */
779 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400780 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200781 }
Alex Deucher2031f772010-04-22 12:52:11 -0400782 /* gui idle interrupt */
783 if (status & RADEON_GUI_IDLE_STAT) {
784 rdev->irq.gui_idle_acked = true;
785 rdev->pm.gui_idle = true;
786 wake_up(&rdev->irq.idle_queue);
787 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200788 /* Vertical blank interrupts */
789 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500790 if (rdev->irq.crtc_vblank_int[0]) {
791 drm_handle_vblank(rdev->ddev, 0);
792 rdev->pm.vblank_sync = true;
793 wake_up(&rdev->irq.vblank_queue);
794 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500795 if (rdev->irq.pflip[0])
796 radeon_crtc_handle_flip(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200797 }
798 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500799 if (rdev->irq.crtc_vblank_int[1]) {
800 drm_handle_vblank(rdev->ddev, 1);
801 rdev->pm.vblank_sync = true;
802 wake_up(&rdev->irq.vblank_queue);
803 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500804 if (rdev->irq.pflip[1])
805 radeon_crtc_handle_flip(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200806 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500807 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500808 queue_hotplug = true;
809 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500810 }
811 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500812 queue_hotplug = true;
813 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500814 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200815 status = r100_irq_ack(rdev);
816 }
Alex Deucher2031f772010-04-22 12:52:11 -0400817 /* reset gui idle ack. the status bit is broken */
818 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500819 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100820 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400821 if (rdev->msi_enabled) {
822 switch (rdev->family) {
823 case CHIP_RS400:
824 case CHIP_RS480:
825 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
826 WREG32(RADEON_AIC_CNTL, msi_rearm);
827 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
828 break;
829 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500830 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400831 break;
832 }
833 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200834 return IRQ_HANDLED;
835}
836
837u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
838{
839 if (crtc == 0)
840 return RREG32(RADEON_CRTC_CRNT_FRAME);
841 else
842 return RREG32(RADEON_CRTC2_CRNT_FRAME);
843}
844
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200845/* Who ever call radeon_fence_emit should call ring_lock and ask
846 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847void r100_fence_ring_emit(struct radeon_device *rdev,
848 struct radeon_fence *fence)
849{
Christian Könige32eb502011-10-23 12:56:27 +0200850 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200851
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200852 /* We have to make sure that caches are flushed before
853 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200854 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
855 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
856 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
857 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200859 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
860 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
861 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
862 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100863 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200864 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
865 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200867 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
868 radeon_ring_write(ring, fence->seq);
869 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
870 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871}
872
Christian König15d33322011-09-15 19:02:22 +0200873void r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200874 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200875 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200876 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200877{
878 /* Unused on older asics, since we don't have semaphores or multiple rings */
879 BUG();
880}
881
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882int r100_copy_blit(struct radeon_device *rdev,
883 uint64_t src_offset,
884 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400885 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886 struct radeon_fence *fence)
887{
Christian Könige32eb502011-10-23 12:56:27 +0200888 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400890 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891 uint32_t pitch;
892 uint32_t stride_pixels;
893 unsigned ndw;
894 int num_loops;
895 int r = 0;
896
897 /* radeon limited to 16k stride */
898 stride_bytes &= 0x3fff;
899 /* radeon pitch is /64 */
900 pitch = stride_bytes / 64;
901 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400902 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903
904 /* Ask for enough room for blit + flush + fence */
905 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200906 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 if (r) {
908 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
909 return -EINVAL;
910 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400911 while (num_gpu_pages > 0) {
912 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 if (cur_pages > 8191) {
914 cur_pages = 8191;
915 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400916 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917
918 /* pages are in Y direction - height
919 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200920 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
921 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
923 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
924 RADEON_GMC_SRC_CLIPPING |
925 RADEON_GMC_DST_CLIPPING |
926 RADEON_GMC_BRUSH_NONE |
927 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
928 RADEON_GMC_SRC_DATATYPE_COLOR |
929 RADEON_ROP3_S |
930 RADEON_DP_SRC_SOURCE_MEMORY |
931 RADEON_GMC_CLR_CMP_CNTL_DIS |
932 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200933 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
934 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
935 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
936 radeon_ring_write(ring, 0);
937 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
938 radeon_ring_write(ring, num_gpu_pages);
939 radeon_ring_write(ring, num_gpu_pages);
940 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941 }
Christian Könige32eb502011-10-23 12:56:27 +0200942 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
943 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
944 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
945 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 RADEON_WAIT_2D_IDLECLEAN |
947 RADEON_WAIT_HOST_IDLECLEAN |
948 RADEON_WAIT_DMA_GUI_IDLE);
949 if (fence) {
950 r = radeon_fence_emit(rdev, fence);
951 }
Christian Könige32eb502011-10-23 12:56:27 +0200952 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200953 return r;
954}
955
Jerome Glisse45600232009-09-09 22:23:45 +0200956static int r100_cp_wait_for_idle(struct radeon_device *rdev)
957{
958 unsigned i;
959 u32 tmp;
960
961 for (i = 0; i < rdev->usec_timeout; i++) {
962 tmp = RREG32(R_000E40_RBBM_STATUS);
963 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
964 return 0;
965 }
966 udelay(1);
967 }
968 return -1;
969}
970
Alex Deucherf7128122012-02-23 17:53:45 -0500971void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972{
973 int r;
974
Christian Könige32eb502011-10-23 12:56:27 +0200975 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 if (r) {
977 return;
978 }
Christian Könige32eb502011-10-23 12:56:27 +0200979 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
980 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981 RADEON_ISYNC_ANY2D_IDLE3D |
982 RADEON_ISYNC_ANY3D_IDLE2D |
983 RADEON_ISYNC_WAIT_IDLEGUI |
984 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200985 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986}
987
Ben Hutchings70967ab2009-08-29 14:53:51 +0100988
989/* Load the microcode for the CP */
990static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200991{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100992 struct platform_device *pdev;
993 const char *fw_name = NULL;
994 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000996 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100997
998 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
999 err = IS_ERR(pdev);
1000 if (err) {
1001 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1002 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
1005 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
1006 (rdev->family == CHIP_RS200)) {
1007 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001008 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001009 } else if ((rdev->family == CHIP_R200) ||
1010 (rdev->family == CHIP_RV250) ||
1011 (rdev->family == CHIP_RV280) ||
1012 (rdev->family == CHIP_RS300)) {
1013 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001014 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015 } else if ((rdev->family == CHIP_R300) ||
1016 (rdev->family == CHIP_R350) ||
1017 (rdev->family == CHIP_RV350) ||
1018 (rdev->family == CHIP_RV380) ||
1019 (rdev->family == CHIP_RS400) ||
1020 (rdev->family == CHIP_RS480)) {
1021 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001022 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001023 } else if ((rdev->family == CHIP_R420) ||
1024 (rdev->family == CHIP_R423) ||
1025 (rdev->family == CHIP_RV410)) {
1026 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001027 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028 } else if ((rdev->family == CHIP_RS690) ||
1029 (rdev->family == CHIP_RS740)) {
1030 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001031 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 } else if (rdev->family == CHIP_RS600) {
1033 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001034 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001035 } else if ((rdev->family == CHIP_RV515) ||
1036 (rdev->family == CHIP_R520) ||
1037 (rdev->family == CHIP_RV530) ||
1038 (rdev->family == CHIP_R580) ||
1039 (rdev->family == CHIP_RV560) ||
1040 (rdev->family == CHIP_RV570)) {
1041 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001042 fw_name = FIRMWARE_R520;
1043 }
1044
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001045 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001046 platform_device_unregister(pdev);
1047 if (err) {
1048 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
1049 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001050 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001051 printk(KERN_ERR
1052 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001053 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001054 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001055 release_firmware(rdev->me_fw);
1056 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001057 }
1058 return err;
1059}
Jerome Glissed4550902009-10-01 10:12:06 +02001060
Ben Hutchings70967ab2009-08-29 14:53:51 +01001061static void r100_cp_load_microcode(struct radeon_device *rdev)
1062{
1063 const __be32 *fw_data;
1064 int i, size;
1065
1066 if (r100_gui_wait_for_idle(rdev)) {
1067 printk(KERN_WARNING "Failed to wait GUI idle while "
1068 "programming pipes. Bad things might happen.\n");
1069 }
1070
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001071 if (rdev->me_fw) {
1072 size = rdev->me_fw->size / 4;
1073 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001074 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1075 for (i = 0; i < size; i += 2) {
1076 WREG32(RADEON_CP_ME_RAM_DATAH,
1077 be32_to_cpup(&fw_data[i]));
1078 WREG32(RADEON_CP_ME_RAM_DATAL,
1079 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001080 }
1081 }
1082}
1083
1084int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1085{
Christian Könige32eb502011-10-23 12:56:27 +02001086 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 unsigned rb_bufsz;
1088 unsigned rb_blksz;
1089 unsigned max_fetch;
1090 unsigned pre_write_timer;
1091 unsigned pre_write_limit;
1092 unsigned indirect2_start;
1093 unsigned indirect1_start;
1094 uint32_t tmp;
1095 int r;
1096
1097 if (r100_debugfs_cp_init(rdev)) {
1098 DRM_ERROR("Failed to register debugfs file for CP !\n");
1099 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001100 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001101 r = r100_cp_init_microcode(rdev);
1102 if (r) {
1103 DRM_ERROR("Failed to load firmware!\n");
1104 return r;
1105 }
1106 }
1107
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001108 /* Align ring size */
1109 rb_bufsz = drm_order(ring_size / 8);
1110 ring_size = (1 << (rb_bufsz + 1)) * 4;
1111 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001112 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05001113 RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
1114 0, 0x7fffff, RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115 if (r) {
1116 return r;
1117 }
1118 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1119 * the rptr copy in system ram */
1120 rb_blksz = 9;
1121 /* cp will read 128bytes at a time (4 dwords) */
1122 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001123 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1125 pre_write_timer = 64;
1126 /* Force CP_RB_WPTR write if written more than one time before the
1127 * delay expire
1128 */
1129 pre_write_limit = 0;
1130 /* Setup the cp cache like this (cache size is 96 dwords) :
1131 * RING 0 to 15
1132 * INDIRECT1 16 to 79
1133 * INDIRECT2 80 to 95
1134 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1135 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1136 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1137 * Idea being that most of the gpu cmd will be through indirect1 buffer
1138 * so it gets the bigger cache.
1139 */
1140 indirect2_start = 80;
1141 indirect1_start = 16;
1142 /* cp setup */
1143 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001144 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001146 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001147#ifdef __BIG_ENDIAN
1148 tmp |= RADEON_BUF_SWAP_32BIT;
1149#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001150 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001151
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001153 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1154 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001156 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001157 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001158 ring->wptr = 0;
1159 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001160
1161 /* set the wb address whether it's enabled or not */
1162 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1163 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1164 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1165
1166 if (rdev->wb.enabled)
1167 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1168 else {
1169 tmp |= RADEON_RB_NO_UPDATE;
1170 WREG32(R_000770_SCRATCH_UMSK, 0);
1171 }
1172
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173 WREG32(RADEON_CP_RB_CNTL, tmp);
1174 udelay(10);
Christian Könige32eb502011-10-23 12:56:27 +02001175 ring->rptr = RREG32(RADEON_CP_RB_RPTR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 /* Set cp mode to bus mastering & enable cp*/
1177 WREG32(RADEON_CP_CSQ_MODE,
1178 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1179 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001180 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1181 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
Dave Airlie20998102012-04-03 11:53:05 +01001183
1184 /* at this point everything should be setup correctly to enable master */
1185 pci_set_master(rdev->pdev);
1186
Alex Deucherf7128122012-02-23 17:53:45 -05001187 radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1188 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001189 if (r) {
1190 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1191 return r;
1192 }
Christian Könige32eb502011-10-23 12:56:27 +02001193 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001194 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 return 0;
1196}
1197
1198void r100_cp_fini(struct radeon_device *rdev)
1199{
Jerome Glisse45600232009-09-09 22:23:45 +02001200 if (r100_cp_wait_for_idle(rdev)) {
1201 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1202 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001204 r100_cp_disable(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001205 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206 DRM_INFO("radeon: cp finalized\n");
1207}
1208
1209void r100_cp_disable(struct radeon_device *rdev)
1210{
1211 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001212 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001213 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 WREG32(RADEON_CP_CSQ_MODE, 0);
1215 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001216 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217 if (r100_gui_wait_for_idle(rdev)) {
1218 printk(KERN_WARNING "Failed to wait GUI idle while "
1219 "programming pipes. Bad things might happen.\n");
1220 }
1221}
1222
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223/*
1224 * CS functions
1225 */
1226int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1227 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001228 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 radeon_packet0_check_t check)
1230{
1231 unsigned reg;
1232 unsigned i, j, m;
1233 unsigned idx;
1234 int r;
1235
1236 idx = pkt->idx + 1;
1237 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001238 /* Check that register fall into register range
1239 * determined by the number of entry (n) in the
1240 * safe register bitmap.
1241 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242 if (pkt->one_reg_wr) {
1243 if ((reg >> 7) > n) {
1244 return -EINVAL;
1245 }
1246 } else {
1247 if (((reg + (pkt->count << 2)) >> 7) > n) {
1248 return -EINVAL;
1249 }
1250 }
1251 for (i = 0; i <= pkt->count; i++, idx++) {
1252 j = (reg >> 7);
1253 m = 1 << ((reg >> 2) & 31);
1254 if (auth[j] & m) {
1255 r = check(p, pkt, idx, reg);
1256 if (r) {
1257 return r;
1258 }
1259 }
1260 if (pkt->one_reg_wr) {
1261 if (!(auth[j] & m)) {
1262 break;
1263 }
1264 } else {
1265 reg += 4;
1266 }
1267 }
1268 return 0;
1269}
1270
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001271void r100_cs_dump_packet(struct radeon_cs_parser *p,
1272 struct radeon_cs_packet *pkt)
1273{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 volatile uint32_t *ib;
1275 unsigned i;
1276 unsigned idx;
1277
1278 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279 idx = pkt->idx;
1280 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1281 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1282 }
1283}
1284
1285/**
1286 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1287 * @parser: parser structure holding parsing context.
1288 * @pkt: where to store packet informations
1289 *
1290 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1291 * if packet is bigger than remaining ib size. or if packets is unknown.
1292 **/
1293int r100_cs_packet_parse(struct radeon_cs_parser *p,
1294 struct radeon_cs_packet *pkt,
1295 unsigned idx)
1296{
1297 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001298 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001299
1300 if (idx >= ib_chunk->length_dw) {
1301 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1302 idx, ib_chunk->length_dw);
1303 return -EINVAL;
1304 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001305 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306 pkt->idx = idx;
1307 pkt->type = CP_PACKET_GET_TYPE(header);
1308 pkt->count = CP_PACKET_GET_COUNT(header);
1309 switch (pkt->type) {
1310 case PACKET_TYPE0:
1311 pkt->reg = CP_PACKET0_GET_REG(header);
1312 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1313 break;
1314 case PACKET_TYPE3:
1315 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1316 break;
1317 case PACKET_TYPE2:
1318 pkt->count = -1;
1319 break;
1320 default:
1321 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1322 return -EINVAL;
1323 }
1324 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1325 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1326 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1327 return -EINVAL;
1328 }
1329 return 0;
1330}
1331
1332/**
Dave Airlie531369e2009-06-29 11:21:25 +10001333 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1334 * @parser: parser structure holding parsing context.
1335 *
1336 * Userspace sends a special sequence for VLINE waits.
1337 * PACKET0 - VLINE_START_END + value
1338 * PACKET0 - WAIT_UNTIL +_value
1339 * RELOC (P3) - crtc_id in reloc.
1340 *
1341 * This function parses this and relocates the VLINE START END
1342 * and WAIT UNTIL packets to the correct crtc.
1343 * It also detects a switched off crtc and nulls out the
1344 * wait in that case.
1345 */
1346int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1347{
Dave Airlie531369e2009-06-29 11:21:25 +10001348 struct drm_mode_object *obj;
1349 struct drm_crtc *crtc;
1350 struct radeon_crtc *radeon_crtc;
1351 struct radeon_cs_packet p3reloc, waitreloc;
1352 int crtc_id;
1353 int r;
1354 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001355 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001356
Dave Airlie513bcb42009-09-23 16:56:27 +10001357 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001358
1359 /* parse the wait until */
1360 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1361 if (r)
1362 return r;
1363
1364 /* check its a wait until and only 1 count */
1365 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1366 waitreloc.count != 0) {
1367 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001368 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001369 }
1370
Dave Airlie513bcb42009-09-23 16:56:27 +10001371 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001372 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001373 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001374 }
1375
1376 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001377 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001378 if (r)
1379 return r;
1380
1381 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001382 p->idx += waitreloc.count + 2;
1383 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001384
Dave Airlie513bcb42009-09-23 16:56:27 +10001385 header = radeon_get_ib_value(p, h_idx);
1386 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001387 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001388 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1389 if (!obj) {
1390 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001391 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001392 }
1393 crtc = obj_to_crtc(obj);
1394 radeon_crtc = to_radeon_crtc(crtc);
1395 crtc_id = radeon_crtc->crtc_id;
1396
1397 if (!crtc->enabled) {
1398 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001399 ib[h_idx + 2] = PACKET2(0);
1400 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001401 } else if (crtc_id == 1) {
1402 switch (reg) {
1403 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001404 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001405 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1406 break;
1407 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001408 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001409 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1410 break;
1411 default:
1412 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001413 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001414 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001415 ib[h_idx] = header;
1416 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001417 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001418
1419 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001420}
1421
1422/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001423 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1424 * @parser: parser structure holding parsing context.
1425 * @data: pointer to relocation data
1426 * @offset_start: starting offset
1427 * @offset_mask: offset mask (to align start offset on)
1428 * @reloc: reloc informations
1429 *
1430 * Check next packet is relocation packet3, do bo validation and compute
1431 * GPU offset using the provided start.
1432 **/
1433int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1434 struct radeon_cs_reloc **cs_reloc)
1435{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001436 struct radeon_cs_chunk *relocs_chunk;
1437 struct radeon_cs_packet p3reloc;
1438 unsigned idx;
1439 int r;
1440
1441 if (p->chunk_relocs_idx == -1) {
1442 DRM_ERROR("No relocation chunk !\n");
1443 return -EINVAL;
1444 }
1445 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001446 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1447 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1448 if (r) {
1449 return r;
1450 }
1451 p->idx += p3reloc.count + 2;
1452 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1453 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1454 p3reloc.idx);
1455 r100_cs_dump_packet(p, &p3reloc);
1456 return -EINVAL;
1457 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001458 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459 if (idx >= relocs_chunk->length_dw) {
1460 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1461 idx, relocs_chunk->length_dw);
1462 r100_cs_dump_packet(p, &p3reloc);
1463 return -EINVAL;
1464 }
1465 /* FIXME: we assume reloc size is 4 dwords */
1466 *cs_reloc = p->relocs_ptr[(idx / 4)];
1467 return 0;
1468}
1469
Dave Airlie551ebd82009-09-01 15:25:57 +10001470static int r100_get_vtx_size(uint32_t vtx_fmt)
1471{
1472 int vtx_size;
1473 vtx_size = 2;
1474 /* ordered according to bits in spec */
1475 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1476 vtx_size++;
1477 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1478 vtx_size += 3;
1479 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1480 vtx_size++;
1481 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1482 vtx_size++;
1483 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1484 vtx_size += 3;
1485 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1486 vtx_size++;
1487 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1488 vtx_size++;
1489 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1490 vtx_size += 2;
1491 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1492 vtx_size += 2;
1493 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1494 vtx_size++;
1495 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1496 vtx_size += 2;
1497 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1498 vtx_size++;
1499 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1500 vtx_size += 2;
1501 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1502 vtx_size++;
1503 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1504 vtx_size++;
1505 /* blend weight */
1506 if (vtx_fmt & (0x7 << 15))
1507 vtx_size += (vtx_fmt >> 15) & 0x7;
1508 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1509 vtx_size += 3;
1510 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1511 vtx_size += 2;
1512 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1513 vtx_size++;
1514 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1515 vtx_size++;
1516 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1517 vtx_size++;
1518 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1519 vtx_size++;
1520 return vtx_size;
1521}
1522
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001524 struct radeon_cs_packet *pkt,
1525 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001526{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001528 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001529 volatile uint32_t *ib;
1530 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001532 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001533 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001534 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001535
1536 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001537 track = (struct r100_cs_track *)p->track;
1538
Dave Airlie513bcb42009-09-23 16:56:27 +10001539 idx_value = radeon_get_ib_value(p, idx);
1540
Dave Airlie551ebd82009-09-01 15:25:57 +10001541 switch (reg) {
1542 case RADEON_CRTC_GUI_TRIG_VLINE:
1543 r = r100_cs_packet_parse_vline(p);
1544 if (r) {
1545 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1546 idx, reg);
1547 r100_cs_dump_packet(p, pkt);
1548 return r;
1549 }
1550 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551 /* FIXME: only allow PACKET3 blit? easier to check for out of
1552 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001553 case RADEON_DST_PITCH_OFFSET:
1554 case RADEON_SRC_PITCH_OFFSET:
1555 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1556 if (r)
1557 return r;
1558 break;
1559 case RADEON_RB3D_DEPTHOFFSET:
1560 r = r100_cs_packet_next_reloc(p, &reloc);
1561 if (r) {
1562 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1563 idx, reg);
1564 r100_cs_dump_packet(p, pkt);
1565 return r;
1566 }
1567 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001568 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001569 track->zb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001570 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001571 break;
1572 case RADEON_RB3D_COLOROFFSET:
1573 r = r100_cs_packet_next_reloc(p, &reloc);
1574 if (r) {
1575 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1576 idx, reg);
1577 r100_cs_dump_packet(p, pkt);
1578 return r;
1579 }
1580 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001581 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001582 track->cb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001583 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001584 break;
1585 case RADEON_PP_TXOFFSET_0:
1586 case RADEON_PP_TXOFFSET_1:
1587 case RADEON_PP_TXOFFSET_2:
1588 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1589 r = r100_cs_packet_next_reloc(p, &reloc);
1590 if (r) {
1591 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1592 idx, reg);
1593 r100_cs_dump_packet(p, pkt);
1594 return r;
1595 }
Alex Deucherf2746f82012-02-02 10:11:12 -05001596 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1597 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1598 tile_flags |= RADEON_TXO_MACRO_TILE;
1599 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1600 tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1601
1602 tmp = idx_value & ~(0x7 << 2);
1603 tmp |= tile_flags;
1604 ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1605 } else
1606 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001607 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001608 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001609 break;
1610 case RADEON_PP_CUBIC_OFFSET_T0_0:
1611 case RADEON_PP_CUBIC_OFFSET_T0_1:
1612 case RADEON_PP_CUBIC_OFFSET_T0_2:
1613 case RADEON_PP_CUBIC_OFFSET_T0_3:
1614 case RADEON_PP_CUBIC_OFFSET_T0_4:
1615 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1616 r = r100_cs_packet_next_reloc(p, &reloc);
1617 if (r) {
1618 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1619 idx, reg);
1620 r100_cs_dump_packet(p, pkt);
1621 return r;
1622 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001623 track->textures[0].cube_info[i].offset = idx_value;
1624 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001625 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001626 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001627 break;
1628 case RADEON_PP_CUBIC_OFFSET_T1_0:
1629 case RADEON_PP_CUBIC_OFFSET_T1_1:
1630 case RADEON_PP_CUBIC_OFFSET_T1_2:
1631 case RADEON_PP_CUBIC_OFFSET_T1_3:
1632 case RADEON_PP_CUBIC_OFFSET_T1_4:
1633 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1634 r = r100_cs_packet_next_reloc(p, &reloc);
1635 if (r) {
1636 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1637 idx, reg);
1638 r100_cs_dump_packet(p, pkt);
1639 return r;
1640 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001641 track->textures[1].cube_info[i].offset = idx_value;
1642 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001643 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001644 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001645 break;
1646 case RADEON_PP_CUBIC_OFFSET_T2_0:
1647 case RADEON_PP_CUBIC_OFFSET_T2_1:
1648 case RADEON_PP_CUBIC_OFFSET_T2_2:
1649 case RADEON_PP_CUBIC_OFFSET_T2_3:
1650 case RADEON_PP_CUBIC_OFFSET_T2_4:
1651 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1652 r = r100_cs_packet_next_reloc(p, &reloc);
1653 if (r) {
1654 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1655 idx, reg);
1656 r100_cs_dump_packet(p, pkt);
1657 return r;
1658 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001659 track->textures[2].cube_info[i].offset = idx_value;
1660 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001661 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001662 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001663 break;
1664 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001665 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001666 track->cb_dirty = true;
1667 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001668 break;
1669 case RADEON_RB3D_COLORPITCH:
1670 r = r100_cs_packet_next_reloc(p, &reloc);
1671 if (r) {
1672 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1673 idx, reg);
1674 r100_cs_dump_packet(p, pkt);
1675 return r;
1676 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001677 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1678 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1679 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1680 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1681 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001682
Alex Deucherc9068eb2012-02-02 10:11:11 -05001683 tmp = idx_value & ~(0x7 << 16);
1684 tmp |= tile_flags;
1685 ib[idx] = tmp;
1686 } else
1687 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001688
Dave Airlie513bcb42009-09-23 16:56:27 +10001689 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001690 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001691 break;
1692 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001693 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001694 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001695 break;
1696 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001697 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001698 case 7:
1699 case 8:
1700 case 9:
1701 case 11:
1702 case 12:
1703 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001704 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001705 case 3:
1706 case 4:
1707 case 15:
1708 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001709 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001710 case 6:
1711 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001712 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001714 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001715 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001716 return -EINVAL;
1717 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001718 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001719 track->cb_dirty = true;
1720 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001721 break;
1722 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001723 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001724 case 0:
1725 track->zb.cpp = 2;
1726 break;
1727 case 2:
1728 case 3:
1729 case 4:
1730 case 5:
1731 case 9:
1732 case 11:
1733 track->zb.cpp = 4;
1734 break;
1735 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001736 break;
1737 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001738 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001739 break;
1740 case RADEON_RB3D_ZPASS_ADDR:
1741 r = r100_cs_packet_next_reloc(p, &reloc);
1742 if (r) {
1743 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1744 idx, reg);
1745 r100_cs_dump_packet(p, pkt);
1746 return r;
1747 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001748 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001749 break;
1750 case RADEON_PP_CNTL:
1751 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001752 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001753 for (i = 0; i < track->num_texture; i++)
1754 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001755 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001756 }
1757 break;
1758 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001759 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001760 break;
1761 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001762 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001763 break;
1764 case RADEON_PP_TEX_SIZE_0:
1765 case RADEON_PP_TEX_SIZE_1:
1766 case RADEON_PP_TEX_SIZE_2:
1767 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001768 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1769 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001770 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001771 break;
1772 case RADEON_PP_TEX_PITCH_0:
1773 case RADEON_PP_TEX_PITCH_1:
1774 case RADEON_PP_TEX_PITCH_2:
1775 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001776 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001777 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001778 break;
1779 case RADEON_PP_TXFILTER_0:
1780 case RADEON_PP_TXFILTER_1:
1781 case RADEON_PP_TXFILTER_2:
1782 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001783 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001784 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001785 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001786 if (tmp == 2 || tmp == 6)
1787 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001788 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001789 if (tmp == 2 || tmp == 6)
1790 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001791 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001792 break;
1793 case RADEON_PP_TXFORMAT_0:
1794 case RADEON_PP_TXFORMAT_1:
1795 case RADEON_PP_TXFORMAT_2:
1796 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001797 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001798 track->textures[i].use_pitch = 1;
1799 } else {
1800 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001801 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1802 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001803 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001804 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001805 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001806 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001807 case RADEON_TXFORMAT_I8:
1808 case RADEON_TXFORMAT_RGB332:
1809 case RADEON_TXFORMAT_Y8:
1810 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001811 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001812 break;
1813 case RADEON_TXFORMAT_AI88:
1814 case RADEON_TXFORMAT_ARGB1555:
1815 case RADEON_TXFORMAT_RGB565:
1816 case RADEON_TXFORMAT_ARGB4444:
1817 case RADEON_TXFORMAT_VYUY422:
1818 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001819 case RADEON_TXFORMAT_SHADOW16:
1820 case RADEON_TXFORMAT_LDUDV655:
1821 case RADEON_TXFORMAT_DUDV88:
1822 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001823 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001824 break;
1825 case RADEON_TXFORMAT_ARGB8888:
1826 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001827 case RADEON_TXFORMAT_SHADOW32:
1828 case RADEON_TXFORMAT_LDUDUV8888:
1829 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001830 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001831 break;
Dave Airlied785d782009-12-07 13:16:06 +10001832 case RADEON_TXFORMAT_DXT1:
1833 track->textures[i].cpp = 1;
1834 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1835 break;
1836 case RADEON_TXFORMAT_DXT23:
1837 case RADEON_TXFORMAT_DXT45:
1838 track->textures[i].cpp = 1;
1839 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1840 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001842 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1843 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001844 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001845 break;
1846 case RADEON_PP_CUBIC_FACES_0:
1847 case RADEON_PP_CUBIC_FACES_1:
1848 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001849 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001850 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1851 for (face = 0; face < 4; face++) {
1852 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1853 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1854 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001855 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001856 break;
1857 default:
1858 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1859 reg, idx);
1860 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001861 }
1862 return 0;
1863}
1864
Jerome Glisse068a1172009-06-17 13:28:30 +02001865int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1866 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001867 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001868{
Jerome Glisse068a1172009-06-17 13:28:30 +02001869 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001870 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001871 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001872 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001873 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001874 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1875 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001876 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001877 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001878 return -EINVAL;
1879 }
1880 return 0;
1881}
1882
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883static int r100_packet3_check(struct radeon_cs_parser *p,
1884 struct radeon_cs_packet *pkt)
1885{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001886 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001887 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001888 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001889 volatile uint32_t *ib;
1890 int r;
1891
1892 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001894 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001895 switch (pkt->opcode) {
1896 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001897 r = r100_packet3_load_vbpntr(p, pkt, idx);
1898 if (r)
1899 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001900 break;
1901 case PACKET3_INDX_BUFFER:
1902 r = r100_cs_packet_next_reloc(p, &reloc);
1903 if (r) {
1904 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1905 r100_cs_dump_packet(p, pkt);
1906 return r;
1907 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001908 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001909 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1910 if (r) {
1911 return r;
1912 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001913 break;
1914 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001915 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1916 r = r100_cs_packet_next_reloc(p, &reloc);
1917 if (r) {
1918 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1919 r100_cs_dump_packet(p, pkt);
1920 return r;
1921 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001922 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001923 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001924 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001925
1926 track->arrays[0].robj = reloc->robj;
1927 track->arrays[0].esize = track->vtx_size;
1928
Dave Airlie513bcb42009-09-23 16:56:27 +10001929 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001930
Dave Airlie513bcb42009-09-23 16:56:27 +10001931 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001932 track->immd_dwords = pkt->count - 1;
1933 r = r100_cs_track_check(p->rdev, track);
1934 if (r)
1935 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001936 break;
1937 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001938 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001939 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1940 return -EINVAL;
1941 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001942 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001943 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001944 track->immd_dwords = pkt->count - 1;
1945 r = r100_cs_track_check(p->rdev, track);
1946 if (r)
1947 return r;
1948 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001949 /* triggers drawing using in-packet vertex data */
1950 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001951 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001952 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1953 return -EINVAL;
1954 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001955 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001956 track->immd_dwords = pkt->count;
1957 r = r100_cs_track_check(p->rdev, track);
1958 if (r)
1959 return r;
1960 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001961 /* triggers drawing using in-packet vertex data */
1962 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001963 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001964 r = r100_cs_track_check(p->rdev, track);
1965 if (r)
1966 return r;
1967 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001968 /* triggers drawing of vertex buffers setup elsewhere */
1969 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001970 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001971 r = r100_cs_track_check(p->rdev, track);
1972 if (r)
1973 return r;
1974 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975 /* triggers drawing using indices to vertex buffer */
1976 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001977 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001978 r = r100_cs_track_check(p->rdev, track);
1979 if (r)
1980 return r;
1981 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001982 /* triggers drawing of vertex buffers setup elsewhere */
1983 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001984 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001985 r = r100_cs_track_check(p->rdev, track);
1986 if (r)
1987 return r;
1988 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001989 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001990 case PACKET3_3D_CLEAR_HIZ:
1991 case PACKET3_3D_CLEAR_ZMASK:
1992 if (p->rdev->hyperz_filp != p->filp)
1993 return -EINVAL;
1994 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001995 case PACKET3_NOP:
1996 break;
1997 default:
1998 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1999 return -EINVAL;
2000 }
2001 return 0;
2002}
2003
2004int r100_cs_parse(struct radeon_cs_parser *p)
2005{
2006 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002007 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002008 int r;
2009
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002010 track = kzalloc(sizeof(*track), GFP_KERNEL);
2011 r100_cs_track_clear(p->rdev, track);
2012 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002013 do {
2014 r = r100_cs_packet_parse(p, &pkt, p->idx);
2015 if (r) {
2016 return r;
2017 }
2018 p->idx += pkt.count + 2;
2019 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02002020 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10002021 if (p->rdev->family >= CHIP_R200)
2022 r = r100_cs_parse_packet0(p, &pkt,
2023 p->rdev->config.r100.reg_safe_bm,
2024 p->rdev->config.r100.reg_safe_bm_size,
2025 &r200_packet0_check);
2026 else
2027 r = r100_cs_parse_packet0(p, &pkt,
2028 p->rdev->config.r100.reg_safe_bm,
2029 p->rdev->config.r100.reg_safe_bm_size,
2030 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02002031 break;
2032 case PACKET_TYPE2:
2033 break;
2034 case PACKET_TYPE3:
2035 r = r100_packet3_check(p, &pkt);
2036 break;
2037 default:
2038 DRM_ERROR("Unknown packet type %d !\n",
2039 pkt.type);
2040 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041 }
2042 if (r) {
2043 return r;
2044 }
2045 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2046 return 0;
2047}
2048
2049
2050/*
2051 * Global GPU functions
2052 */
2053void r100_errata(struct radeon_device *rdev)
2054{
2055 rdev->pll_errata = 0;
2056
2057 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2058 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2059 }
2060
2061 if (rdev->family == CHIP_RV100 ||
2062 rdev->family == CHIP_RS100 ||
2063 rdev->family == CHIP_RS200) {
2064 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2065 }
2066}
2067
2068/* Wait for vertical sync on primary CRTC */
2069void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2070{
2071 uint32_t crtc_gen_cntl, tmp;
2072 int i;
2073
2074 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2075 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2076 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2077 return;
2078 }
2079 /* Clear the CRTC_VBLANK_SAVE bit */
2080 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2081 for (i = 0; i < rdev->usec_timeout; i++) {
2082 tmp = RREG32(RADEON_CRTC_STATUS);
2083 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2084 return;
2085 }
2086 DRM_UDELAY(1);
2087 }
2088}
2089
2090/* Wait for vertical sync on secondary CRTC */
2091void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2092{
2093 uint32_t crtc2_gen_cntl, tmp;
2094 int i;
2095
2096 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2097 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2098 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2099 return;
2100
2101 /* Clear the CRTC_VBLANK_SAVE bit */
2102 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2103 for (i = 0; i < rdev->usec_timeout; i++) {
2104 tmp = RREG32(RADEON_CRTC2_STATUS);
2105 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2106 return;
2107 }
2108 DRM_UDELAY(1);
2109 }
2110}
2111
2112int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2113{
2114 unsigned i;
2115 uint32_t tmp;
2116
2117 for (i = 0; i < rdev->usec_timeout; i++) {
2118 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2119 if (tmp >= n) {
2120 return 0;
2121 }
2122 DRM_UDELAY(1);
2123 }
2124 return -1;
2125}
2126
2127int r100_gui_wait_for_idle(struct radeon_device *rdev)
2128{
2129 unsigned i;
2130 uint32_t tmp;
2131
2132 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2133 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2134 " Bad things might happen.\n");
2135 }
2136 for (i = 0; i < rdev->usec_timeout; i++) {
2137 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002138 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002139 return 0;
2140 }
2141 DRM_UDELAY(1);
2142 }
2143 return -1;
2144}
2145
2146int r100_mc_wait_for_idle(struct radeon_device *rdev)
2147{
2148 unsigned i;
2149 uint32_t tmp;
2150
2151 for (i = 0; i < rdev->usec_timeout; i++) {
2152 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002153 tmp = RREG32(RADEON_MC_STATUS);
2154 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002155 return 0;
2156 }
2157 DRM_UDELAY(1);
2158 }
2159 return -1;
2160}
2161
Christian Könige32eb502011-10-23 12:56:27 +02002162void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002163{
Christian Könige32eb502011-10-23 12:56:27 +02002164 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002165 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002166}
2167
Jerome Glisse225758d2010-03-09 14:45:10 +00002168/**
2169 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2170 * @rdev: radeon device structure
2171 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
2172 * @cp: radeon_cp structure holding CP information
2173 *
2174 * We don't need to initialize the lockup tracking information as we will either
2175 * have CP rptr to a different value of jiffies wrap around which will force
2176 * initialization of the lockup tracking informations.
2177 *
2178 * A possible false positivie is if we get call after while and last_cp_rptr ==
2179 * the current CP rptr, even if it's unlikely it might happen. To avoid this
2180 * if the elapsed time since last call is bigger than 2 second than we return
2181 * false and update the tracking information. Due to this the caller must call
2182 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2183 * the fencing code should be cautious about that.
2184 *
2185 * Caller should write to the ring to force CP to do something so we don't get
2186 * false positive when CP is just gived nothing to do.
2187 *
2188 **/
Christian Könige32eb502011-10-23 12:56:27 +02002189bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002190{
Jerome Glisse225758d2010-03-09 14:45:10 +00002191 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002192
Jerome Glisse225758d2010-03-09 14:45:10 +00002193 cjiffies = jiffies;
2194 if (!time_after(cjiffies, lockup->last_jiffies)) {
2195 /* likely a wrap around */
Christian Könige32eb502011-10-23 12:56:27 +02002196 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002197 lockup->last_jiffies = jiffies;
2198 return false;
2199 }
Christian Könige32eb502011-10-23 12:56:27 +02002200 if (ring->rptr != lockup->last_cp_rptr) {
Jerome Glisse225758d2010-03-09 14:45:10 +00002201 /* CP is still working no lockup */
Christian Könige32eb502011-10-23 12:56:27 +02002202 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002203 lockup->last_jiffies = jiffies;
2204 return false;
2205 }
2206 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
Marek Olšákec00efb2010-09-12 05:09:12 +02002207 if (elapsed >= 10000) {
Jerome Glisse225758d2010-03-09 14:45:10 +00002208 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2209 return true;
2210 }
2211 /* give a chance to the GPU ... */
2212 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002213}
2214
Christian Könige32eb502011-10-23 12:56:27 +02002215bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002216{
Jerome Glisse225758d2010-03-09 14:45:10 +00002217 u32 rbbm_status;
2218 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002219
Jerome Glisse225758d2010-03-09 14:45:10 +00002220 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2221 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian Könige32eb502011-10-23 12:56:27 +02002222 r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002223 return false;
2224 }
2225 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02002226 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse225758d2010-03-09 14:45:10 +00002227 if (!r) {
2228 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02002229 radeon_ring_write(ring, 0x80000000);
2230 radeon_ring_write(ring, 0x80000000);
2231 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002232 }
Christian Könige32eb502011-10-23 12:56:27 +02002233 ring->rptr = RREG32(ring->rptr_reg);
2234 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002235}
2236
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002237void r100_bm_disable(struct radeon_device *rdev)
2238{
2239 u32 tmp;
2240
2241 /* disable bus mastering */
2242 tmp = RREG32(R_000030_BUS_CNTL);
2243 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002244 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002245 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2246 mdelay(1);
2247 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2248 tmp = RREG32(RADEON_BUS_CNTL);
2249 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002250 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002251 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002252}
2253
Jerome Glissea2d07b72010-03-09 14:45:11 +00002254int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002255{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002256 struct r100_mc_save save;
2257 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002258 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002259
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002260 status = RREG32(R_000E40_RBBM_STATUS);
2261 if (!G_000E40_GUI_ACTIVE(status)) {
2262 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002263 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002264 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002265 status = RREG32(R_000E40_RBBM_STATUS);
2266 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2267 /* stop CP */
2268 WREG32(RADEON_CP_CSQ_CNTL, 0);
2269 tmp = RREG32(RADEON_CP_RB_CNTL);
2270 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2271 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2272 WREG32(RADEON_CP_RB_WPTR, 0);
2273 WREG32(RADEON_CP_RB_CNTL, tmp);
2274 /* save PCI state */
2275 pci_save_state(rdev->pdev);
2276 /* disable bus mastering */
2277 r100_bm_disable(rdev);
2278 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2279 S_0000F0_SOFT_RESET_RE(1) |
2280 S_0000F0_SOFT_RESET_PP(1) |
2281 S_0000F0_SOFT_RESET_RB(1));
2282 RREG32(R_0000F0_RBBM_SOFT_RESET);
2283 mdelay(500);
2284 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2285 mdelay(1);
2286 status = RREG32(R_000E40_RBBM_STATUS);
2287 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002288 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002289 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2290 RREG32(R_0000F0_RBBM_SOFT_RESET);
2291 mdelay(500);
2292 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2293 mdelay(1);
2294 status = RREG32(R_000E40_RBBM_STATUS);
2295 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2296 /* restore PCI & busmastering */
2297 pci_restore_state(rdev->pdev);
2298 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002299 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002300 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2301 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2302 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002303 ret = -1;
2304 } else
2305 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002306 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002307 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002308}
2309
Alex Deucher92cde002009-12-04 10:55:12 -05002310void r100_set_common_regs(struct radeon_device *rdev)
2311{
Alex Deucher2739d492010-02-05 03:34:16 -05002312 struct drm_device *dev = rdev->ddev;
2313 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002314 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002315
Alex Deucher92cde002009-12-04 10:55:12 -05002316 /* set these so they don't interfere with anything */
2317 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2318 WREG32(RADEON_SUBPIC_CNTL, 0);
2319 WREG32(RADEON_VIPH_CONTROL, 0);
2320 WREG32(RADEON_I2C_CNTL_1, 0);
2321 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2322 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2323 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002324
2325 /* always set up dac2 on rn50 and some rv100 as lots
2326 * of servers seem to wire it up to a VGA port but
2327 * don't report it in the bios connector
2328 * table.
2329 */
2330 switch (dev->pdev->device) {
2331 /* RN50 */
2332 case 0x515e:
2333 case 0x5969:
2334 force_dac2 = true;
2335 break;
2336 /* RV100*/
2337 case 0x5159:
2338 case 0x515a:
2339 /* DELL triple head servers */
2340 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2341 ((dev->pdev->subsystem_device == 0x016c) ||
2342 (dev->pdev->subsystem_device == 0x016d) ||
2343 (dev->pdev->subsystem_device == 0x016e) ||
2344 (dev->pdev->subsystem_device == 0x016f) ||
2345 (dev->pdev->subsystem_device == 0x0170) ||
2346 (dev->pdev->subsystem_device == 0x017d) ||
2347 (dev->pdev->subsystem_device == 0x017e) ||
2348 (dev->pdev->subsystem_device == 0x0183) ||
2349 (dev->pdev->subsystem_device == 0x018a) ||
2350 (dev->pdev->subsystem_device == 0x019a)))
2351 force_dac2 = true;
2352 break;
2353 }
2354
2355 if (force_dac2) {
2356 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2357 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2358 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2359
2360 /* For CRT on DAC2, don't turn it on if BIOS didn't
2361 enable it, even it's detected.
2362 */
2363
2364 /* force it to crtc0 */
2365 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2366 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2367 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2368
2369 /* set up the TV DAC */
2370 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2371 RADEON_TV_DAC_STD_MASK |
2372 RADEON_TV_DAC_RDACPD |
2373 RADEON_TV_DAC_GDACPD |
2374 RADEON_TV_DAC_BDACPD |
2375 RADEON_TV_DAC_BGADJ_MASK |
2376 RADEON_TV_DAC_DACADJ_MASK);
2377 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2378 RADEON_TV_DAC_NHOLD |
2379 RADEON_TV_DAC_STD_PS2 |
2380 (0x58 << 16));
2381
2382 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2383 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2384 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2385 }
Dave Airlied6680462010-03-31 13:41:35 +10002386
2387 /* switch PM block to ACPI mode */
2388 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2389 tmp &= ~RADEON_PM_MODE_SEL;
2390 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2391
Alex Deucher92cde002009-12-04 10:55:12 -05002392}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002393
2394/*
2395 * VRAM info
2396 */
2397static void r100_vram_get_type(struct radeon_device *rdev)
2398{
2399 uint32_t tmp;
2400
2401 rdev->mc.vram_is_ddr = false;
2402 if (rdev->flags & RADEON_IS_IGP)
2403 rdev->mc.vram_is_ddr = true;
2404 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2405 rdev->mc.vram_is_ddr = true;
2406 if ((rdev->family == CHIP_RV100) ||
2407 (rdev->family == CHIP_RS100) ||
2408 (rdev->family == CHIP_RS200)) {
2409 tmp = RREG32(RADEON_MEM_CNTL);
2410 if (tmp & RV100_HALF_MODE) {
2411 rdev->mc.vram_width = 32;
2412 } else {
2413 rdev->mc.vram_width = 64;
2414 }
2415 if (rdev->flags & RADEON_SINGLE_CRTC) {
2416 rdev->mc.vram_width /= 4;
2417 rdev->mc.vram_is_ddr = true;
2418 }
2419 } else if (rdev->family <= CHIP_RV280) {
2420 tmp = RREG32(RADEON_MEM_CNTL);
2421 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2422 rdev->mc.vram_width = 128;
2423 } else {
2424 rdev->mc.vram_width = 64;
2425 }
2426 } else {
2427 /* newer IGPs */
2428 rdev->mc.vram_width = 128;
2429 }
2430}
2431
Dave Airlie2a0f8912009-07-11 04:44:47 +10002432static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002433{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002434 u32 aper_size;
2435 u8 byte;
2436
2437 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2438
2439 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2440 * that is has the 2nd generation multifunction PCI interface
2441 */
2442 if (rdev->family == CHIP_RV280 ||
2443 rdev->family >= CHIP_RV350) {
2444 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2445 ~RADEON_HDP_APER_CNTL);
2446 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2447 return aper_size * 2;
2448 }
2449
2450 /* Older cards have all sorts of funny issues to deal with. First
2451 * check if it's a multifunction card by reading the PCI config
2452 * header type... Limit those to one aperture size
2453 */
2454 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2455 if (byte & 0x80) {
2456 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2457 DRM_INFO("Limiting VRAM to one aperture\n");
2458 return aper_size;
2459 }
2460
2461 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2462 * have set it up. We don't write this as it's broken on some ASICs but
2463 * we expect the BIOS to have done the right thing (might be too optimistic...)
2464 */
2465 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2466 return aper_size * 2;
2467 return aper_size;
2468}
2469
2470void r100_vram_init_sizes(struct radeon_device *rdev)
2471{
2472 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002473
Jerome Glissed594e462010-02-17 21:54:29 +00002474 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002475 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2476 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002477 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2478 /* FIXME we don't use the second aperture yet when we could use it */
2479 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2480 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002481 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002482 if (rdev->flags & RADEON_IS_IGP) {
2483 uint32_t tom;
2484 /* read NB_TOM to get the amount of ram stolen for the GPU */
2485 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002486 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002487 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2488 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002489 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002490 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002491 /* Some production boards of m6 will report 0
2492 * if it's 8 MB
2493 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002494 if (rdev->mc.real_vram_size == 0) {
2495 rdev->mc.real_vram_size = 8192 * 1024;
2496 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002497 }
Jerome Glissed594e462010-02-17 21:54:29 +00002498 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2499 * Novell bug 204882 + along with lots of ubuntu ones
2500 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002501 if (rdev->mc.aper_size > config_aper_size)
2502 config_aper_size = rdev->mc.aper_size;
2503
Dave Airlie7a50f012009-07-21 20:39:30 +10002504 if (config_aper_size > rdev->mc.real_vram_size)
2505 rdev->mc.mc_vram_size = config_aper_size;
2506 else
2507 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002508 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002509}
2510
Dave Airlie28d52042009-09-21 14:33:58 +10002511void r100_vga_set_state(struct radeon_device *rdev, bool state)
2512{
2513 uint32_t temp;
2514
2515 temp = RREG32(RADEON_CONFIG_CNTL);
2516 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002517 temp &= ~RADEON_CFG_VGA_RAM_EN;
2518 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002519 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002520 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002521 }
2522 WREG32(RADEON_CONFIG_CNTL, temp);
2523}
2524
Jerome Glissed594e462010-02-17 21:54:29 +00002525void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002526{
Jerome Glissed594e462010-02-17 21:54:29 +00002527 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002528
Jerome Glissed594e462010-02-17 21:54:29 +00002529 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002530 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002531 base = rdev->mc.aper_base;
2532 if (rdev->flags & RADEON_IS_IGP)
2533 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2534 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002535 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002536 if (!(rdev->flags & RADEON_IS_AGP))
2537 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002538 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002539}
2540
2541
2542/*
2543 * Indirect registers accessor
2544 */
2545void r100_pll_errata_after_index(struct radeon_device *rdev)
2546{
Alex Deucher4ce91982010-06-30 12:13:55 -04002547 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2548 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2549 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002550 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002551}
2552
2553static void r100_pll_errata_after_data(struct radeon_device *rdev)
2554{
2555 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2556 * or the chip could hang on a subsequent access
2557 */
2558 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002559 mdelay(5);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002560 }
2561
2562 /* This function is required to workaround a hardware bug in some (all?)
2563 * revisions of the R300. This workaround should be called after every
2564 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2565 * may not be correct.
2566 */
2567 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2568 uint32_t save, tmp;
2569
2570 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2571 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2572 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2573 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2574 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2575 }
2576}
2577
2578uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2579{
2580 uint32_t data;
2581
2582 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2583 r100_pll_errata_after_index(rdev);
2584 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2585 r100_pll_errata_after_data(rdev);
2586 return data;
2587}
2588
2589void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2590{
2591 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2592 r100_pll_errata_after_index(rdev);
2593 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2594 r100_pll_errata_after_data(rdev);
2595}
2596
Jerome Glissed4550902009-10-01 10:12:06 +02002597void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002598{
Dave Airlie551ebd82009-09-01 15:25:57 +10002599 if (ASIC_IS_RN50(rdev)) {
2600 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2601 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2602 } else if (rdev->family < CHIP_R200) {
2603 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2604 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2605 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002606 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002607 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002608}
2609
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002610/*
2611 * Debugfs info
2612 */
2613#if defined(CONFIG_DEBUG_FS)
2614static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2615{
2616 struct drm_info_node *node = (struct drm_info_node *) m->private;
2617 struct drm_device *dev = node->minor->dev;
2618 struct radeon_device *rdev = dev->dev_private;
2619 uint32_t reg, value;
2620 unsigned i;
2621
2622 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2623 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2624 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2625 for (i = 0; i < 64; i++) {
2626 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2627 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2628 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2629 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2630 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2631 }
2632 return 0;
2633}
2634
2635static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2636{
2637 struct drm_info_node *node = (struct drm_info_node *) m->private;
2638 struct drm_device *dev = node->minor->dev;
2639 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002640 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002641 uint32_t rdp, wdp;
2642 unsigned count, i, j;
2643
Christian Könige32eb502011-10-23 12:56:27 +02002644 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002645 rdp = RREG32(RADEON_CP_RB_RPTR);
2646 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002647 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002648 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2649 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2650 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002651 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002652 seq_printf(m, "%u dwords in ring\n", count);
2653 for (j = 0; j <= count; j++) {
Christian Könige32eb502011-10-23 12:56:27 +02002654 i = (rdp + j) & ring->ptr_mask;
2655 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002656 }
2657 return 0;
2658}
2659
2660
2661static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2662{
2663 struct drm_info_node *node = (struct drm_info_node *) m->private;
2664 struct drm_device *dev = node->minor->dev;
2665 struct radeon_device *rdev = dev->dev_private;
2666 uint32_t csq_stat, csq2_stat, tmp;
2667 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2668 unsigned i;
2669
2670 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2671 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2672 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2673 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2674 r_rptr = (csq_stat >> 0) & 0x3ff;
2675 r_wptr = (csq_stat >> 10) & 0x3ff;
2676 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2677 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2678 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2679 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2680 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2681 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2682 seq_printf(m, "Ring rptr %u\n", r_rptr);
2683 seq_printf(m, "Ring wptr %u\n", r_wptr);
2684 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2685 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2686 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2687 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2688 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2689 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2690 seq_printf(m, "Ring fifo:\n");
2691 for (i = 0; i < 256; i++) {
2692 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2693 tmp = RREG32(RADEON_CP_CSQ_DATA);
2694 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2695 }
2696 seq_printf(m, "Indirect1 fifo:\n");
2697 for (i = 256; i <= 512; i++) {
2698 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2699 tmp = RREG32(RADEON_CP_CSQ_DATA);
2700 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2701 }
2702 seq_printf(m, "Indirect2 fifo:\n");
2703 for (i = 640; i < ib1_wptr; i++) {
2704 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2705 tmp = RREG32(RADEON_CP_CSQ_DATA);
2706 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2707 }
2708 return 0;
2709}
2710
2711static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2712{
2713 struct drm_info_node *node = (struct drm_info_node *) m->private;
2714 struct drm_device *dev = node->minor->dev;
2715 struct radeon_device *rdev = dev->dev_private;
2716 uint32_t tmp;
2717
2718 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2719 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2720 tmp = RREG32(RADEON_MC_FB_LOCATION);
2721 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2722 tmp = RREG32(RADEON_BUS_CNTL);
2723 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2724 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2725 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2726 tmp = RREG32(RADEON_AGP_BASE);
2727 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2728 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2729 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2730 tmp = RREG32(0x01D0);
2731 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2732 tmp = RREG32(RADEON_AIC_LO_ADDR);
2733 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2734 tmp = RREG32(RADEON_AIC_HI_ADDR);
2735 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2736 tmp = RREG32(0x01E4);
2737 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2738 return 0;
2739}
2740
2741static struct drm_info_list r100_debugfs_rbbm_list[] = {
2742 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2743};
2744
2745static struct drm_info_list r100_debugfs_cp_list[] = {
2746 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2747 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2748};
2749
2750static struct drm_info_list r100_debugfs_mc_info_list[] = {
2751 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2752};
2753#endif
2754
2755int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2756{
2757#if defined(CONFIG_DEBUG_FS)
2758 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2759#else
2760 return 0;
2761#endif
2762}
2763
2764int r100_debugfs_cp_init(struct radeon_device *rdev)
2765{
2766#if defined(CONFIG_DEBUG_FS)
2767 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2768#else
2769 return 0;
2770#endif
2771}
2772
2773int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2774{
2775#if defined(CONFIG_DEBUG_FS)
2776 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2777#else
2778 return 0;
2779#endif
2780}
Dave Airliee024e112009-06-24 09:48:08 +10002781
2782int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2783 uint32_t tiling_flags, uint32_t pitch,
2784 uint32_t offset, uint32_t obj_size)
2785{
2786 int surf_index = reg * 16;
2787 int flags = 0;
2788
Dave Airliee024e112009-06-24 09:48:08 +10002789 if (rdev->family <= CHIP_RS200) {
2790 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2791 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2792 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2793 if (tiling_flags & RADEON_TILING_MACRO)
2794 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2795 } else if (rdev->family <= CHIP_RV280) {
2796 if (tiling_flags & (RADEON_TILING_MACRO))
2797 flags |= R200_SURF_TILE_COLOR_MACRO;
2798 if (tiling_flags & RADEON_TILING_MICRO)
2799 flags |= R200_SURF_TILE_COLOR_MICRO;
2800 } else {
2801 if (tiling_flags & RADEON_TILING_MACRO)
2802 flags |= R300_SURF_TILE_MACRO;
2803 if (tiling_flags & RADEON_TILING_MICRO)
2804 flags |= R300_SURF_TILE_MICRO;
2805 }
2806
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002807 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2808 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2809 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2810 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2811
Dave Airlief5c5f042010-06-11 14:40:16 +10002812 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2813 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2814 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2815 if (ASIC_IS_RN50(rdev))
2816 pitch /= 16;
2817 }
2818
2819 /* r100/r200 divide by 16 */
2820 if (rdev->family < CHIP_R300)
2821 flags |= pitch / 16;
2822 else
2823 flags |= pitch / 8;
2824
2825
Dave Airlied9fdaaf2010-08-02 10:42:55 +10002826 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10002827 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2828 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2829 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2830 return 0;
2831}
2832
2833void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2834{
2835 int surf_index = reg * 16;
2836 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2837}
Jerome Glissec93bb852009-07-13 21:04:08 +02002838
2839void r100_bandwidth_update(struct radeon_device *rdev)
2840{
2841 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2842 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2843 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2844 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2845 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002846 dfixed_init(1),
2847 dfixed_init(2),
2848 dfixed_init(3),
2849 dfixed_init(0),
2850 dfixed_init_half(1),
2851 dfixed_init_half(2),
2852 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02002853 };
2854 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002855 dfixed_init(0),
2856 dfixed_init(1),
2857 dfixed_init(2),
2858 dfixed_init(3),
2859 dfixed_init(0),
2860 dfixed_init_half(1),
2861 dfixed_init_half(2),
2862 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02002863 };
2864 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002865 dfixed_init(0),
2866 dfixed_init(1),
2867 dfixed_init(2),
2868 dfixed_init(3),
2869 dfixed_init(4),
2870 dfixed_init(5),
2871 dfixed_init(6),
2872 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02002873 };
2874 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002875 dfixed_init(1),
2876 dfixed_init_half(1),
2877 dfixed_init(2),
2878 dfixed_init_half(2),
2879 dfixed_init(3),
2880 dfixed_init_half(3),
2881 dfixed_init(4),
2882 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02002883 };
2884 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002885 dfixed_init(4),
2886 dfixed_init(5),
2887 dfixed_init(6),
2888 dfixed_init(7),
2889 dfixed_init(8),
2890 dfixed_init(9),
2891 dfixed_init(10),
2892 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02002893 };
2894 fixed20_12 min_mem_eff;
2895 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2896 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2897 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2898 disp_drain_rate2, read_return_rate;
2899 fixed20_12 time_disp1_drop_priority;
2900 int c;
2901 int cur_size = 16; /* in octawords */
2902 int critical_point = 0, critical_point2;
2903/* uint32_t read_return_rate, time_disp1_drop_priority; */
2904 int stop_req, max_stop_req;
2905 struct drm_display_mode *mode1 = NULL;
2906 struct drm_display_mode *mode2 = NULL;
2907 uint32_t pixel_bytes1 = 0;
2908 uint32_t pixel_bytes2 = 0;
2909
Alex Deucherf46c0122010-03-31 00:33:27 -04002910 radeon_update_display_priority(rdev);
2911
Jerome Glissec93bb852009-07-13 21:04:08 +02002912 if (rdev->mode_info.crtcs[0]->base.enabled) {
2913 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2914 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2915 }
Dave Airliedfee5612009-10-02 09:19:09 +10002916 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2917 if (rdev->mode_info.crtcs[1]->base.enabled) {
2918 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2919 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2920 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002921 }
2922
Ben Skeggs68adac52010-04-28 11:46:42 +10002923 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02002924 /* get modes */
2925 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2926 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2927 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2928 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2929 /* check crtc enables */
2930 if (mode2)
2931 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2932 if (mode1)
2933 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2934 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2935 }
2936
2937 /*
2938 * determine is there is enough bw for current mode
2939 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002940 sclk_ff = rdev->pm.sclk;
2941 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002942
2943 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10002944 temp_ff.full = dfixed_const(temp);
2945 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002946
2947 pix_clk.full = 0;
2948 pix_clk2.full = 0;
2949 peak_disp_bw.full = 0;
2950 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002951 temp_ff.full = dfixed_const(1000);
2952 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2953 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2954 temp_ff.full = dfixed_const(pixel_bytes1);
2955 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002956 }
2957 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002958 temp_ff.full = dfixed_const(1000);
2959 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2960 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2961 temp_ff.full = dfixed_const(pixel_bytes2);
2962 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002963 }
2964
Ben Skeggs68adac52010-04-28 11:46:42 +10002965 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002966 if (peak_disp_bw.full >= mem_bw.full) {
2967 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2968 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2969 }
2970
2971 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2972 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2973 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2974 mem_trcd = ((temp >> 2) & 0x3) + 1;
2975 mem_trp = ((temp & 0x3)) + 1;
2976 mem_tras = ((temp & 0x70) >> 4) + 1;
2977 } else if (rdev->family == CHIP_R300 ||
2978 rdev->family == CHIP_R350) { /* r300, r350 */
2979 mem_trcd = (temp & 0x7) + 1;
2980 mem_trp = ((temp >> 8) & 0x7) + 1;
2981 mem_tras = ((temp >> 11) & 0xf) + 4;
2982 } else if (rdev->family == CHIP_RV350 ||
2983 rdev->family <= CHIP_RV380) {
2984 /* rv3x0 */
2985 mem_trcd = (temp & 0x7) + 3;
2986 mem_trp = ((temp >> 8) & 0x7) + 3;
2987 mem_tras = ((temp >> 11) & 0xf) + 6;
2988 } else if (rdev->family == CHIP_R420 ||
2989 rdev->family == CHIP_R423 ||
2990 rdev->family == CHIP_RV410) {
2991 /* r4xx */
2992 mem_trcd = (temp & 0xf) + 3;
2993 if (mem_trcd > 15)
2994 mem_trcd = 15;
2995 mem_trp = ((temp >> 8) & 0xf) + 3;
2996 if (mem_trp > 15)
2997 mem_trp = 15;
2998 mem_tras = ((temp >> 12) & 0x1f) + 6;
2999 if (mem_tras > 31)
3000 mem_tras = 31;
3001 } else { /* RV200, R200 */
3002 mem_trcd = (temp & 0x7) + 1;
3003 mem_trp = ((temp >> 8) & 0x7) + 1;
3004 mem_tras = ((temp >> 12) & 0xf) + 4;
3005 }
3006 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10003007 trcd_ff.full = dfixed_const(mem_trcd);
3008 trp_ff.full = dfixed_const(mem_trp);
3009 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02003010
3011 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3012 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3013 data = (temp & (7 << 20)) >> 20;
3014 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3015 if (rdev->family == CHIP_RS480) /* don't think rs400 */
3016 tcas_ff = memtcas_rs480_ff[data];
3017 else
3018 tcas_ff = memtcas_ff[data];
3019 } else
3020 tcas_ff = memtcas2_ff[data];
3021
3022 if (rdev->family == CHIP_RS400 ||
3023 rdev->family == CHIP_RS480) {
3024 /* extra cas latency stored in bits 23-25 0-4 clocks */
3025 data = (temp >> 23) & 0x7;
3026 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10003027 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02003028 }
3029
3030 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3031 /* on the R300, Tcas is included in Trbs.
3032 */
3033 temp = RREG32(RADEON_MEM_CNTL);
3034 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3035 if (data == 1) {
3036 if (R300_MEM_USE_CD_CH_ONLY & temp) {
3037 temp = RREG32(R300_MC_IND_INDEX);
3038 temp &= ~R300_MC_IND_ADDR_MASK;
3039 temp |= R300_MC_READ_CNTL_CD_mcind;
3040 WREG32(R300_MC_IND_INDEX, temp);
3041 temp = RREG32(R300_MC_IND_DATA);
3042 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3043 } else {
3044 temp = RREG32(R300_MC_READ_CNTL_AB);
3045 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3046 }
3047 } else {
3048 temp = RREG32(R300_MC_READ_CNTL_AB);
3049 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3050 }
3051 if (rdev->family == CHIP_RV410 ||
3052 rdev->family == CHIP_R420 ||
3053 rdev->family == CHIP_R423)
3054 trbs_ff = memtrbs_r4xx[data];
3055 else
3056 trbs_ff = memtrbs[data];
3057 tcas_ff.full += trbs_ff.full;
3058 }
3059
3060 sclk_eff_ff.full = sclk_ff.full;
3061
3062 if (rdev->flags & RADEON_IS_AGP) {
3063 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003064 agpmode_ff.full = dfixed_const(radeon_agpmode);
3065 temp_ff.full = dfixed_const_666(16);
3066 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003067 }
3068 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3069
3070 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003071 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003072 } else {
3073 if ((rdev->family == CHIP_RV100) ||
3074 rdev->flags & RADEON_IS_IGP) {
3075 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003076 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003077 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003078 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003079 } else {
3080 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003081 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003082 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003083 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003084 }
3085 }
3086
Ben Skeggs68adac52010-04-28 11:46:42 +10003087 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003088
3089 if (rdev->mc.vram_is_ddr) {
3090 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003091 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003092 c = 3;
3093 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003094 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003095 c = 1;
3096 }
3097 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003098 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003099 c = 3;
3100 }
3101
Ben Skeggs68adac52010-04-28 11:46:42 +10003102 temp_ff.full = dfixed_const(2);
3103 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3104 temp_ff.full = dfixed_const(c);
3105 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3106 temp_ff.full = dfixed_const(4);
3107 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3108 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003109 mc_latency_mclk.full += k1.full;
3110
Ben Skeggs68adac52010-04-28 11:46:42 +10003111 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3112 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003113
3114 /*
3115 HW cursor time assuming worst case of full size colour cursor.
3116 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003117 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003118 temp_ff.full += trcd_ff.full;
3119 if (temp_ff.full < tras_ff.full)
3120 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003121 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003122
Ben Skeggs68adac52010-04-28 11:46:42 +10003123 temp_ff.full = dfixed_const(cur_size);
3124 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003125 /*
3126 Find the total latency for the display data.
3127 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003128 disp_latency_overhead.full = dfixed_const(8);
3129 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003130 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3131 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3132
3133 if (mc_latency_mclk.full > mc_latency_sclk.full)
3134 disp_latency.full = mc_latency_mclk.full;
3135 else
3136 disp_latency.full = mc_latency_sclk.full;
3137
3138 /* setup Max GRPH_STOP_REQ default value */
3139 if (ASIC_IS_RV100(rdev))
3140 max_stop_req = 0x5c;
3141 else
3142 max_stop_req = 0x7c;
3143
3144 if (mode1) {
3145 /* CRTC1
3146 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3147 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3148 */
3149 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3150
3151 if (stop_req > max_stop_req)
3152 stop_req = max_stop_req;
3153
3154 /*
3155 Find the drain rate of the display buffer.
3156 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003157 temp_ff.full = dfixed_const((16/pixel_bytes1));
3158 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003159
3160 /*
3161 Find the critical point of the display buffer.
3162 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003163 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3164 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003165
Ben Skeggs68adac52010-04-28 11:46:42 +10003166 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003167
3168 if (rdev->disp_priority == 2) {
3169 critical_point = 0;
3170 }
3171
3172 /*
3173 The critical point should never be above max_stop_req-4. Setting
3174 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3175 */
3176 if (max_stop_req - critical_point < 4)
3177 critical_point = 0;
3178
3179 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3180 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3181 critical_point = 0x10;
3182 }
3183
3184 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3185 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3186 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3187 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3188 if ((rdev->family == CHIP_R350) &&
3189 (stop_req > 0x15)) {
3190 stop_req -= 0x10;
3191 }
3192 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3193 temp |= RADEON_GRPH_BUFFER_SIZE;
3194 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3195 RADEON_GRPH_CRITICAL_AT_SOF |
3196 RADEON_GRPH_STOP_CNTL);
3197 /*
3198 Write the result into the register.
3199 */
3200 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3201 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3202
3203#if 0
3204 if ((rdev->family == CHIP_RS400) ||
3205 (rdev->family == CHIP_RS480)) {
3206 /* attempt to program RS400 disp regs correctly ??? */
3207 temp = RREG32(RS400_DISP1_REG_CNTL);
3208 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3209 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3210 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3211 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3212 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3213 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3214 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3215 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3216 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3217 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3218 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3219 }
3220#endif
3221
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003222 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003223 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3224 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3225 }
3226
3227 if (mode2) {
3228 u32 grph2_cntl;
3229 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3230
3231 if (stop_req > max_stop_req)
3232 stop_req = max_stop_req;
3233
3234 /*
3235 Find the drain rate of the display buffer.
3236 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003237 temp_ff.full = dfixed_const((16/pixel_bytes2));
3238 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003239
3240 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3241 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3242 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3243 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3244 if ((rdev->family == CHIP_R350) &&
3245 (stop_req > 0x15)) {
3246 stop_req -= 0x10;
3247 }
3248 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3249 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3250 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3251 RADEON_GRPH_CRITICAL_AT_SOF |
3252 RADEON_GRPH_STOP_CNTL);
3253
3254 if ((rdev->family == CHIP_RS100) ||
3255 (rdev->family == CHIP_RS200))
3256 critical_point2 = 0;
3257 else {
3258 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003259 temp_ff.full = dfixed_const(temp);
3260 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003261 if (sclk_ff.full < temp_ff.full)
3262 temp_ff.full = sclk_ff.full;
3263
3264 read_return_rate.full = temp_ff.full;
3265
3266 if (mode1) {
3267 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003268 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003269 } else {
3270 time_disp1_drop_priority.full = 0;
3271 }
3272 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003273 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3274 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003275
Ben Skeggs68adac52010-04-28 11:46:42 +10003276 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003277
3278 if (rdev->disp_priority == 2) {
3279 critical_point2 = 0;
3280 }
3281
3282 if (max_stop_req - critical_point2 < 4)
3283 critical_point2 = 0;
3284
3285 }
3286
3287 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3288 /* some R300 cards have problem with this set to 0 */
3289 critical_point2 = 0x10;
3290 }
3291
3292 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3293 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3294
3295 if ((rdev->family == CHIP_RS400) ||
3296 (rdev->family == CHIP_RS480)) {
3297#if 0
3298 /* attempt to program RS400 disp2 regs correctly ??? */
3299 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3300 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3301 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3302 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3303 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3304 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3305 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3306 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3307 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3308 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3309 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3310 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3311#endif
3312 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3313 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3314 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3315 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3316 }
3317
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003318 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003319 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3320 }
3321}
Dave Airlie551ebd82009-09-01 15:25:57 +10003322
Andi Kleencbdd4502011-10-13 16:08:46 -07003323static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
Dave Airlie551ebd82009-09-01 15:25:57 +10003324{
3325 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003326 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003327 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003328 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003329 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003330 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003331 DRM_ERROR("num levels %d\n", t->num_levels);
3332 DRM_ERROR("depth %d\n", t->txdepth);
3333 DRM_ERROR("bpp %d\n", t->cpp);
3334 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3335 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3336 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003337 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003338}
3339
Dave Airlied785d782009-12-07 13:16:06 +10003340static int r100_track_compress_size(int compress_format, int w, int h)
3341{
3342 int block_width, block_height, block_bytes;
3343 int wblocks, hblocks;
3344 int min_wblocks;
3345 int sz;
3346
3347 block_width = 4;
3348 block_height = 4;
3349
3350 switch (compress_format) {
3351 case R100_TRACK_COMP_DXT1:
3352 block_bytes = 8;
3353 min_wblocks = 4;
3354 break;
3355 default:
3356 case R100_TRACK_COMP_DXT35:
3357 block_bytes = 16;
3358 min_wblocks = 2;
3359 break;
3360 }
3361
3362 hblocks = (h + block_height - 1) / block_height;
3363 wblocks = (w + block_width - 1) / block_width;
3364 if (wblocks < min_wblocks)
3365 wblocks = min_wblocks;
3366 sz = wblocks * hblocks * block_bytes;
3367 return sz;
3368}
3369
Roland Scheidegger37cf6b02010-06-12 13:31:11 -04003370static int r100_cs_track_cube(struct radeon_device *rdev,
3371 struct r100_cs_track *track, unsigned idx)
3372{
3373 unsigned face, w, h;
3374 struct radeon_bo *cube_robj;
3375 unsigned long size;
3376 unsigned compress_format = track->textures[idx].compress_format;
3377
3378 for (face = 0; face < 5; face++) {
3379 cube_robj = track->textures[idx].cube_info[face].robj;
3380 w = track->textures[idx].cube_info[face].width;
3381 h = track->textures[idx].cube_info[face].height;
3382
3383 if (compress_format) {
3384 size = r100_track_compress_size(compress_format, w, h);
3385 } else
3386 size = w * h;
3387 size *= track->textures[idx].cpp;
3388
3389 size += track->textures[idx].cube_info[face].offset;
3390
3391 if (size > radeon_bo_size(cube_robj)) {
3392 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
3393 size, radeon_bo_size(cube_robj));
3394 r100_cs_track_texture_print(&track->textures[idx]);
3395 return -1;
3396 }
3397 }
3398 return 0;
3399}
3400
Dave Airlie551ebd82009-09-01 15:25:57 +10003401static int r100_cs_track_texture_check(struct radeon_device *rdev,
3402 struct r100_cs_track *track)
3403{
Jerome Glisse4c788672009-11-20 14:29:23 +01003404 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003405 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003406 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003407 int ret;
3408
3409 for (u = 0; u < track->num_texture; u++) {
3410 if (!track->textures[u].enabled)
3411 continue;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003412 if (track->textures[u].lookup_disable)
3413 continue;
Dave Airlie551ebd82009-09-01 15:25:57 +10003414 robj = track->textures[u].robj;
3415 if (robj == NULL) {
3416 DRM_ERROR("No texture bound to unit %u\n", u);
3417 return -EINVAL;
3418 }
3419 size = 0;
3420 for (i = 0; i <= track->textures[u].num_levels; i++) {
3421 if (track->textures[u].use_pitch) {
3422 if (rdev->family < CHIP_R300)
3423 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3424 else
3425 w = track->textures[u].pitch / (1 << i);
3426 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003427 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003428 if (rdev->family >= CHIP_RV515)
3429 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003430 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003431 if (track->textures[u].roundup_w)
3432 w = roundup_pow_of_two(w);
3433 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003434 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003435 if (rdev->family >= CHIP_RV515)
3436 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003437 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003438 if (track->textures[u].roundup_h)
3439 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003440 if (track->textures[u].tex_coord_type == 1) {
3441 d = (1 << track->textures[u].txdepth) / (1 << i);
3442 if (!d)
3443 d = 1;
3444 } else {
3445 d = 1;
3446 }
Dave Airlied785d782009-12-07 13:16:06 +10003447 if (track->textures[u].compress_format) {
3448
Marek Olšákb73c5f82010-04-11 03:18:52 +02003449 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003450 /* compressed textures are block based */
3451 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003452 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003453 }
3454 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003455
Dave Airlie551ebd82009-09-01 15:25:57 +10003456 switch (track->textures[u].tex_coord_type) {
3457 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003458 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003459 break;
3460 case 2:
3461 if (track->separate_cube) {
3462 ret = r100_cs_track_cube(rdev, track, u);
3463 if (ret)
3464 return ret;
3465 } else
3466 size *= 6;
3467 break;
3468 default:
3469 DRM_ERROR("Invalid texture coordinate type %u for unit "
3470 "%u\n", track->textures[u].tex_coord_type, u);
3471 return -EINVAL;
3472 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003473 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003474 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003475 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003476 r100_cs_track_texture_print(&track->textures[u]);
3477 return -EINVAL;
3478 }
3479 }
3480 return 0;
3481}
3482
3483int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3484{
3485 unsigned i;
3486 unsigned long size;
3487 unsigned prim_walk;
3488 unsigned nverts;
Marek Olšák40b4a752011-02-12 19:21:35 +01003489 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003490
Marek Olšák40b4a752011-02-12 19:21:35 +01003491 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
Marek Olšáka41ceb12010-09-12 05:09:13 +02003492 !track->blend_read_enable)
3493 num_cb = 0;
3494
3495 for (i = 0; i < num_cb; i++) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003496 if (track->cb[i].robj == NULL) {
3497 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3498 return -EINVAL;
3499 }
3500 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3501 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003502 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003503 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3504 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003505 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003506 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3507 i, track->cb[i].pitch, track->cb[i].cpp,
3508 track->cb[i].offset, track->maxy);
3509 return -EINVAL;
3510 }
3511 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003512 track->cb_dirty = false;
3513
3514 if (track->zb_dirty && track->z_enabled) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003515 if (track->zb.robj == NULL) {
3516 DRM_ERROR("[drm] No buffer for z buffer !\n");
3517 return -EINVAL;
3518 }
3519 size = track->zb.pitch * track->zb.cpp * track->maxy;
3520 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003521 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003522 DRM_ERROR("[drm] Buffer too small for z buffer "
3523 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003524 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003525 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3526 track->zb.pitch, track->zb.cpp,
3527 track->zb.offset, track->maxy);
3528 return -EINVAL;
3529 }
3530 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003531 track->zb_dirty = false;
3532
Marek Olšákfff1ce42011-02-14 01:01:10 +01003533 if (track->aa_dirty && track->aaresolve) {
3534 if (track->aa.robj == NULL) {
3535 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3536 return -EINVAL;
3537 }
3538 /* I believe the format comes from colorbuffer0. */
3539 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3540 size += track->aa.offset;
3541 if (size > radeon_bo_size(track->aa.robj)) {
3542 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3543 "(need %lu have %lu) !\n", i, size,
3544 radeon_bo_size(track->aa.robj));
3545 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3546 i, track->aa.pitch, track->cb[0].cpp,
3547 track->aa.offset, track->maxy);
3548 return -EINVAL;
3549 }
3550 }
3551 track->aa_dirty = false;
3552
Dave Airlie551ebd82009-09-01 15:25:57 +10003553 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003554 if (track->vap_vf_cntl & (1 << 14)) {
3555 nverts = track->vap_alt_nverts;
3556 } else {
3557 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3558 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003559 switch (prim_walk) {
3560 case 1:
3561 for (i = 0; i < track->num_arrays; i++) {
3562 size = track->arrays[i].esize * track->max_indx * 4;
3563 if (track->arrays[i].robj == NULL) {
3564 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3565 "bound\n", prim_walk, i);
3566 return -EINVAL;
3567 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003568 if (size > radeon_bo_size(track->arrays[i].robj)) {
3569 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3570 "need %lu dwords have %lu dwords\n",
3571 prim_walk, i, size >> 2,
3572 radeon_bo_size(track->arrays[i].robj)
3573 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003574 DRM_ERROR("Max indices %u\n", track->max_indx);
3575 return -EINVAL;
3576 }
3577 }
3578 break;
3579 case 2:
3580 for (i = 0; i < track->num_arrays; i++) {
3581 size = track->arrays[i].esize * (nverts - 1) * 4;
3582 if (track->arrays[i].robj == NULL) {
3583 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3584 "bound\n", prim_walk, i);
3585 return -EINVAL;
3586 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003587 if (size > radeon_bo_size(track->arrays[i].robj)) {
3588 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3589 "need %lu dwords have %lu dwords\n",
3590 prim_walk, i, size >> 2,
3591 radeon_bo_size(track->arrays[i].robj)
3592 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003593 return -EINVAL;
3594 }
3595 }
3596 break;
3597 case 3:
3598 size = track->vtx_size * nverts;
3599 if (size != track->immd_dwords) {
3600 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3601 track->immd_dwords, size);
3602 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3603 nverts, track->vtx_size);
3604 return -EINVAL;
3605 }
3606 break;
3607 default:
3608 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3609 prim_walk);
3610 return -EINVAL;
3611 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003612
3613 if (track->tex_dirty) {
3614 track->tex_dirty = false;
3615 return r100_cs_track_texture_check(rdev, track);
3616 }
3617 return 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003618}
3619
3620void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3621{
3622 unsigned i, face;
3623
Marek Olšák40b4a752011-02-12 19:21:35 +01003624 track->cb_dirty = true;
3625 track->zb_dirty = true;
3626 track->tex_dirty = true;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003627 track->aa_dirty = true;
Marek Olšák40b4a752011-02-12 19:21:35 +01003628
Dave Airlie551ebd82009-09-01 15:25:57 +10003629 if (rdev->family < CHIP_R300) {
3630 track->num_cb = 1;
3631 if (rdev->family <= CHIP_RS200)
3632 track->num_texture = 3;
3633 else
3634 track->num_texture = 6;
3635 track->maxy = 2048;
3636 track->separate_cube = 1;
3637 } else {
3638 track->num_cb = 4;
3639 track->num_texture = 16;
3640 track->maxy = 4096;
3641 track->separate_cube = 0;
Dave Airlie45e40392011-02-20 21:57:32 +00003642 track->aaresolve = false;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003643 track->aa.robj = NULL;
Dave Airlie551ebd82009-09-01 15:25:57 +10003644 }
3645
3646 for (i = 0; i < track->num_cb; i++) {
3647 track->cb[i].robj = NULL;
3648 track->cb[i].pitch = 8192;
3649 track->cb[i].cpp = 16;
3650 track->cb[i].offset = 0;
3651 }
3652 track->z_enabled = true;
3653 track->zb.robj = NULL;
3654 track->zb.pitch = 8192;
3655 track->zb.cpp = 4;
3656 track->zb.offset = 0;
3657 track->vtx_size = 0x7F;
3658 track->immd_dwords = 0xFFFFFFFFUL;
3659 track->num_arrays = 11;
3660 track->max_indx = 0x00FFFFFFUL;
3661 for (i = 0; i < track->num_arrays; i++) {
3662 track->arrays[i].robj = NULL;
3663 track->arrays[i].esize = 0x7F;
3664 }
3665 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003666 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003667 track->textures[i].pitch = 16536;
3668 track->textures[i].width = 16536;
3669 track->textures[i].height = 16536;
3670 track->textures[i].width_11 = 1 << 11;
3671 track->textures[i].height_11 = 1 << 11;
3672 track->textures[i].num_levels = 12;
3673 if (rdev->family <= CHIP_RS200) {
3674 track->textures[i].tex_coord_type = 0;
3675 track->textures[i].txdepth = 0;
3676 } else {
3677 track->textures[i].txdepth = 16;
3678 track->textures[i].tex_coord_type = 1;
3679 }
3680 track->textures[i].cpp = 64;
3681 track->textures[i].robj = NULL;
3682 /* CS IB emission code makes sure texture unit are disabled */
3683 track->textures[i].enabled = false;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003684 track->textures[i].lookup_disable = false;
Dave Airlie551ebd82009-09-01 15:25:57 +10003685 track->textures[i].roundup_w = true;
3686 track->textures[i].roundup_h = true;
3687 if (track->separate_cube)
3688 for (face = 0; face < 5; face++) {
3689 track->textures[i].cube_info[face].robj = NULL;
3690 track->textures[i].cube_info[face].width = 16536;
3691 track->textures[i].cube_info[face].height = 16536;
3692 track->textures[i].cube_info[face].offset = 0;
3693 }
3694 }
3695}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003696
Christian Könige32eb502011-10-23 12:56:27 +02003697int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003698{
3699 uint32_t scratch;
3700 uint32_t tmp = 0;
3701 unsigned i;
3702 int r;
3703
3704 r = radeon_scratch_get(rdev, &scratch);
3705 if (r) {
3706 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3707 return r;
3708 }
3709 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003710 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003711 if (r) {
3712 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3713 radeon_scratch_free(rdev, scratch);
3714 return r;
3715 }
Christian Könige32eb502011-10-23 12:56:27 +02003716 radeon_ring_write(ring, PACKET0(scratch, 0));
3717 radeon_ring_write(ring, 0xDEADBEEF);
3718 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003719 for (i = 0; i < rdev->usec_timeout; i++) {
3720 tmp = RREG32(scratch);
3721 if (tmp == 0xDEADBEEF) {
3722 break;
3723 }
3724 DRM_UDELAY(1);
3725 }
3726 if (i < rdev->usec_timeout) {
3727 DRM_INFO("ring test succeeded in %d usecs\n", i);
3728 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003729 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003730 scratch, tmp);
3731 r = -EINVAL;
3732 }
3733 radeon_scratch_free(rdev, scratch);
3734 return r;
3735}
3736
3737void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3738{
Christian Könige32eb502011-10-23 12:56:27 +02003739 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003740
Christian Könige32eb502011-10-23 12:56:27 +02003741 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3742 radeon_ring_write(ring, ib->gpu_addr);
3743 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003744}
3745
Alex Deucherf7128122012-02-23 17:53:45 -05003746int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003747{
3748 struct radeon_ib *ib;
3749 uint32_t scratch;
3750 uint32_t tmp = 0;
3751 unsigned i;
3752 int r;
3753
3754 r = radeon_scratch_get(rdev, &scratch);
3755 if (r) {
3756 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3757 return r;
3758 }
3759 WREG32(scratch, 0xCAFEDEAD);
Jerome Glisse69e130a2011-12-21 12:13:46 -05003760 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003761 if (r) {
3762 return r;
3763 }
3764 ib->ptr[0] = PACKET0(scratch, 0);
3765 ib->ptr[1] = 0xDEADBEEF;
3766 ib->ptr[2] = PACKET2(0);
3767 ib->ptr[3] = PACKET2(0);
3768 ib->ptr[4] = PACKET2(0);
3769 ib->ptr[5] = PACKET2(0);
3770 ib->ptr[6] = PACKET2(0);
3771 ib->ptr[7] = PACKET2(0);
3772 ib->length_dw = 8;
3773 r = radeon_ib_schedule(rdev, ib);
3774 if (r) {
3775 radeon_scratch_free(rdev, scratch);
3776 radeon_ib_free(rdev, &ib);
3777 return r;
3778 }
3779 r = radeon_fence_wait(ib->fence, false);
3780 if (r) {
3781 return r;
3782 }
3783 for (i = 0; i < rdev->usec_timeout; i++) {
3784 tmp = RREG32(scratch);
3785 if (tmp == 0xDEADBEEF) {
3786 break;
3787 }
3788 DRM_UDELAY(1);
3789 }
3790 if (i < rdev->usec_timeout) {
3791 DRM_INFO("ib test succeeded in %u usecs\n", i);
3792 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003793 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003794 scratch, tmp);
3795 r = -EINVAL;
3796 }
3797 radeon_scratch_free(rdev, scratch);
3798 radeon_ib_free(rdev, &ib);
3799 return r;
3800}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003801
3802void r100_ib_fini(struct radeon_device *rdev)
3803{
Jerome Glisseb15ba512011-11-15 11:48:34 -05003804 radeon_ib_pool_suspend(rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003805 radeon_ib_pool_fini(rdev);
3806}
3807
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003808void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3809{
3810 /* Shutdown CP we shouldn't need to do that but better be safe than
3811 * sorry
3812 */
Christian Könige32eb502011-10-23 12:56:27 +02003813 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003814 WREG32(R_000740_CP_CSQ_CNTL, 0);
3815
3816 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003817 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003818 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3819 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3820 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3821 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3822 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3823 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3824 }
3825
3826 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003827 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003828 /* Disable cursor, overlay, crtc */
3829 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3830 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3831 S_000054_CRTC_DISPLAY_DIS(1));
3832 WREG32(R_000050_CRTC_GEN_CNTL,
3833 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3834 S_000050_CRTC_DISP_REQ_EN_B(1));
3835 WREG32(R_000420_OV0_SCALE_CNTL,
3836 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3837 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3838 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3839 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3840 S_000360_CUR2_LOCK(1));
3841 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3842 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3843 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3844 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3845 WREG32(R_000360_CUR2_OFFSET,
3846 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3847 }
3848}
3849
3850void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3851{
3852 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003853 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003854 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003855 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003856 }
3857 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003858 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003859 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3860 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3861 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3862 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3863 }
3864}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003865
3866void r100_vga_render_disable(struct radeon_device *rdev)
3867{
Jerome Glissed4550902009-10-01 10:12:06 +02003868 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003869
Jerome Glissed4550902009-10-01 10:12:06 +02003870 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003871 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3872}
Jerome Glissed4550902009-10-01 10:12:06 +02003873
3874static void r100_debugfs(struct radeon_device *rdev)
3875{
3876 int r;
3877
3878 r = r100_debugfs_mc_info_init(rdev);
3879 if (r)
3880 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3881}
3882
3883static void r100_mc_program(struct radeon_device *rdev)
3884{
3885 struct r100_mc_save save;
3886
3887 /* Stops all mc clients */
3888 r100_mc_stop(rdev, &save);
3889 if (rdev->flags & RADEON_IS_AGP) {
3890 WREG32(R_00014C_MC_AGP_LOCATION,
3891 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3892 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3893 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3894 if (rdev->family > CHIP_RV200)
3895 WREG32(R_00015C_AGP_BASE_2,
3896 upper_32_bits(rdev->mc.agp_base) & 0xff);
3897 } else {
3898 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3899 WREG32(R_000170_AGP_BASE, 0);
3900 if (rdev->family > CHIP_RV200)
3901 WREG32(R_00015C_AGP_BASE_2, 0);
3902 }
3903 /* Wait for mc idle */
3904 if (r100_mc_wait_for_idle(rdev))
3905 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3906 /* Program MC, should be a 32bits limited address space */
3907 WREG32(R_000148_MC_FB_LOCATION,
3908 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3909 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3910 r100_mc_resume(rdev, &save);
3911}
3912
3913void r100_clock_startup(struct radeon_device *rdev)
3914{
3915 u32 tmp;
3916
3917 if (radeon_dynclks != -1 && radeon_dynclks)
3918 radeon_legacy_set_clock_gating(rdev, 1);
3919 /* We need to force on some of the block */
3920 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3921 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3922 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3923 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3924 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3925}
3926
3927static int r100_startup(struct radeon_device *rdev)
3928{
3929 int r;
3930
Alex Deucher92cde002009-12-04 10:55:12 -05003931 /* set common regs */
3932 r100_set_common_regs(rdev);
3933 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003934 r100_mc_program(rdev);
3935 /* Resume clock */
3936 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003937 /* Initialize GART (initialize after TTM so we can allocate
3938 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003939 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003940 if (rdev->flags & RADEON_IS_PCI) {
3941 r = r100_pci_gart_enable(rdev);
3942 if (r)
3943 return r;
3944 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003945
3946 /* allocate wb buffer */
3947 r = radeon_wb_init(rdev);
3948 if (r)
3949 return r;
3950
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003951 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3952 if (r) {
3953 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3954 return r;
3955 }
3956
Jerome Glissed4550902009-10-01 10:12:06 +02003957 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003958 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003959 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003960 /* 1M ring buffer */
3961 r = r100_cp_init(rdev, 1024 * 1024);
3962 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003963 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003964 return r;
3965 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003966
3967 r = radeon_ib_pool_start(rdev);
3968 if (r)
3969 return r;
3970
Christian König7bd560e2012-05-02 15:11:12 +02003971 r = radeon_ib_ring_tests(rdev);
3972 if (r)
Jerome Glissed4550902009-10-01 10:12:06 +02003973 return r;
Jerome Glisseb15ba512011-11-15 11:48:34 -05003974
Jerome Glissed4550902009-10-01 10:12:06 +02003975 return 0;
3976}
3977
3978int r100_resume(struct radeon_device *rdev)
3979{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003980 int r;
3981
Jerome Glissed4550902009-10-01 10:12:06 +02003982 /* Make sur GART are not working */
3983 if (rdev->flags & RADEON_IS_PCI)
3984 r100_pci_gart_disable(rdev);
3985 /* Resume clock before doing reset */
3986 r100_clock_startup(rdev);
3987 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003988 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003989 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3990 RREG32(R_000E40_RBBM_STATUS),
3991 RREG32(R_0007C0_CP_STAT));
3992 }
3993 /* post */
3994 radeon_combios_asic_init(rdev->ddev);
3995 /* Resume clock after posting */
3996 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003997 /* Initialize surface registers */
3998 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003999
4000 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05004001 r = r100_startup(rdev);
4002 if (r) {
4003 rdev->accel_working = false;
4004 }
4005 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02004006}
4007
4008int r100_suspend(struct radeon_device *rdev)
4009{
Jerome Glisseb15ba512011-11-15 11:48:34 -05004010 radeon_ib_pool_suspend(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004011 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004012 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004013 r100_irq_disable(rdev);
4014 if (rdev->flags & RADEON_IS_PCI)
4015 r100_pci_gart_disable(rdev);
4016 return 0;
4017}
4018
4019void r100_fini(struct radeon_device *rdev)
4020{
Jerome Glissed4550902009-10-01 10:12:06 +02004021 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004022 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004023 r100_ib_fini(rdev);
4024 radeon_gem_fini(rdev);
4025 if (rdev->flags & RADEON_IS_PCI)
4026 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01004027 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004028 radeon_irq_kms_fini(rdev);
4029 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01004030 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004031 radeon_atombios_fini(rdev);
4032 kfree(rdev->bios);
4033 rdev->bios = NULL;
4034}
4035
Dave Airlie4c712e62010-07-15 12:13:50 +10004036/*
4037 * Due to how kexec works, it can leave the hw fully initialised when it
4038 * boots the new kernel. However doing our init sequence with the CP and
4039 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
4040 * do some quick sanity checks and restore sane values to avoid this
4041 * problem.
4042 */
4043void r100_restore_sanity(struct radeon_device *rdev)
4044{
4045 u32 tmp;
4046
4047 tmp = RREG32(RADEON_CP_CSQ_CNTL);
4048 if (tmp) {
4049 WREG32(RADEON_CP_CSQ_CNTL, 0);
4050 }
4051 tmp = RREG32(RADEON_CP_RB_CNTL);
4052 if (tmp) {
4053 WREG32(RADEON_CP_RB_CNTL, 0);
4054 }
4055 tmp = RREG32(RADEON_SCRATCH_UMSK);
4056 if (tmp) {
4057 WREG32(RADEON_SCRATCH_UMSK, 0);
4058 }
4059}
4060
Jerome Glissed4550902009-10-01 10:12:06 +02004061int r100_init(struct radeon_device *rdev)
4062{
4063 int r;
4064
Jerome Glissed4550902009-10-01 10:12:06 +02004065 /* Register debugfs file specific to this group of asics */
4066 r100_debugfs(rdev);
4067 /* Disable VGA */
4068 r100_vga_render_disable(rdev);
4069 /* Initialize scratch registers */
4070 radeon_scratch_init(rdev);
4071 /* Initialize surface registers */
4072 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10004073 /* sanity check some register to avoid hangs like after kexec */
4074 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004075 /* TODO: disable VGA need to use VGA request */
4076 /* BIOS*/
4077 if (!radeon_get_bios(rdev)) {
4078 if (ASIC_IS_AVIVO(rdev))
4079 return -EINVAL;
4080 }
4081 if (rdev->is_atom_bios) {
4082 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4083 return -EINVAL;
4084 } else {
4085 r = radeon_combios_init(rdev);
4086 if (r)
4087 return r;
4088 }
4089 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004090 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004091 dev_warn(rdev->dev,
4092 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4093 RREG32(R_000E40_RBBM_STATUS),
4094 RREG32(R_0007C0_CP_STAT));
4095 }
4096 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004097 if (radeon_boot_test_post_card(rdev) == false)
4098 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004099 /* Set asic errata */
4100 r100_errata(rdev);
4101 /* Initialize clocks */
4102 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004103 /* initialize AGP */
4104 if (rdev->flags & RADEON_IS_AGP) {
4105 r = radeon_agp_init(rdev);
4106 if (r) {
4107 radeon_agp_disable(rdev);
4108 }
4109 }
4110 /* initialize VRAM */
4111 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004112 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004113 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004114 if (r)
4115 return r;
4116 r = radeon_irq_kms_init(rdev);
4117 if (r)
4118 return r;
4119 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004120 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004121 if (r)
4122 return r;
4123 if (rdev->flags & RADEON_IS_PCI) {
4124 r = r100_pci_gart_init(rdev);
4125 if (r)
4126 return r;
4127 }
4128 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004129
4130 r = radeon_ib_pool_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004131 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05004132 if (r) {
4133 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4134 rdev->accel_working = false;
4135 }
4136
Jerome Glissed4550902009-10-01 10:12:06 +02004137 r = r100_startup(rdev);
4138 if (r) {
4139 /* Somethings want wront with the accel init stop accel */
4140 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004141 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004142 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004143 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004144 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004145 if (rdev->flags & RADEON_IS_PCI)
4146 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004147 rdev->accel_working = false;
4148 }
4149 return 0;
4150}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004151
4152uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
4153{
4154 if (reg < rdev->rmmio_size)
4155 return readl(((void __iomem *)rdev->rmmio) + reg);
4156 else {
4157 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4158 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4159 }
4160}
4161
4162void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
4163{
4164 if (reg < rdev->rmmio_size)
4165 writel(v, ((void __iomem *)rdev->rmmio) + reg);
4166 else {
4167 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4168 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4169 }
4170}
4171
4172u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4173{
4174 if (reg < rdev->rio_mem_size)
4175 return ioread32(rdev->rio_mem + reg);
4176 else {
4177 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4178 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4179 }
4180}
4181
4182void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4183{
4184 if (reg < rdev->rio_mem_size)
4185 iowrite32(v, rdev->rio_mem + reg);
4186 else {
4187 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4188 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4189 }
4190}