blob: f147a95fd84a17646892072e0e929a0fcb1b28f1 [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/bootmem.h>
17#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Catalin Marinasacde31d2009-08-27 14:29:20 +010023#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/e820.h>
25#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020027#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010029#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020030#include <asm/k8.h>
FUJITA Tomonoride957622009-11-10 19:46:14 +090031#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Joerg Roedel0440d4c2007-10-24 12:49:50 +020033int gart_iommu_aperture;
FUJITA Tomonori42590a72010-01-04 16:16:23 +090034EXPORT_SYMBOL_GPL(gart_iommu_aperture);
Pavel Machek7de6a4c2008-03-13 11:03:58 +010035int gart_iommu_aperture_disabled __initdata;
36int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010039int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41int fix_aperture __initdata = 1;
42
Yinghai Lu55c0d722008-04-19 01:31:11 -070043struct bus_dev_range {
44 int bus;
45 int dev_base;
46 int dev_limit;
47};
48
49static struct bus_dev_range bus_dev_ranges[] __initdata = {
50 { 0x00, 0x18, 0x20},
51 { 0xff, 0x00, 0x20},
52 { 0xfe, 0x00, 0x20}
53};
54
Aaron Durbin56dd6692006-09-26 10:52:40 +020055static struct resource gart_resource = {
56 .name = "GART",
57 .flags = IORESOURCE_MEM,
58};
59
60static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
61{
62 gart_resource.start = aper_base;
63 gart_resource.end = aper_base + aper_size - 1;
64 insert_resource(&iomem_resource, &gart_resource);
65}
66
Andrew Morton42442ed2005-06-08 15:49:25 -070067/* This code runs before the PCI subsystem is initialized, so just
68 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Ingo Molnarc140df92008-01-30 13:30:09 +010070static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071{
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010073 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Yinghai Lu7677b2e2008-04-14 20:40:37 -070075 /* aper_size should <= 1G */
76 if (fallback_aper_order > 5)
77 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010078 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Ingo Molnarc140df92008-01-30 13:30:09 +010080 /*
81 * Aperture has to be naturally aligned. This means a 2GB aperture
82 * won't have much chance of finding a place in the lower 4GB of
83 * memory. Unfortunately we cannot move it up because that would
84 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070086 /*
87 * using 512M as goal, in case kexec will load kernel_big
88 * that will do the on position decompress, and could overlap with
89 * that positon with gart that is used.
90 * sequende:
91 * kernel_small
92 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
93 * ==> kernel_small(gart area become e820_reserved)
94 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
95 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
96 * so don't use 512M below as gart iommu, leave the space for kernel
97 * code for safe
98 */
99 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Catalin Marinasacde31d2009-08-27 14:29:20 +0100100 /*
101 * Kmemleak should not scan this block as it may not be mapped via the
102 * kernel direct mapping.
103 */
104 kmemleak_ignore(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100106 printk(KERN_ERR
107 "Cannot allocate aperture memory hole (%p,%uK)\n",
108 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200110 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 return 0;
112 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100113 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
114 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200115 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100116 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
117 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100118
119 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120}
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton42442ed2005-06-08 15:49:25 -0700123/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200124static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100125{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100127 u8 pos;
128
Yinghai Lu55c0d722008-04-19 01:31:11 -0700129 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100130 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100132
Yinghai Lu55c0d722008-04-19 01:31:11 -0700133 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100134 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100136
137 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700138 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 if (id == 0xff)
140 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100141 if (id == cap)
142 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700143 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100144 pos+PCI_CAP_LIST_NEXT);
145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100147}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200150static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100151{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 u32 apsize;
153 u32 apsizereg;
154 int nbits;
155 u32 aper_low, aper_hi;
156 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700157 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Yinghai Lu55c0d722008-04-19 01:31:11 -0700159 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
160 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100162 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 return 0;
164 }
165
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700166 /* old_order could be the value from NB gart setting */
167 old_order = *order;
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 apsize = apsizereg & 0xfff;
170 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100171 if (apsize & 0xff)
172 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 nbits = hweight16(apsize);
174 *order = 7 - nbits;
175 if ((int)*order < 0) /* < 32MB */
176 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100177
Yinghai Lu55c0d722008-04-19 01:31:11 -0700178 aper_low = read_pci_config(bus, slot, func, 0x10);
179 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
181
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700182 /*
183 * On some sick chips, APSIZE is 0. It means it wants 4G
184 * so let double check that order, and lets trust AMD NB settings:
185 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700186 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
187 aper, 32 << old_order);
188 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700189 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
190 32 << *order, apsizereg);
191 *order = old_order;
192 }
193
Ingo Molnar31183ba2008-01-30 13:30:10 +0100194 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
195 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700197 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100198 return 0;
199 return (u32)aper;
200}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Ingo Molnarc140df92008-01-30 13:30:09 +0100202/*
203 * Look for an AGP bridge. Windows only expects the aperture in the
204 * AGP bridge and some BIOS forget to initialize the Northbridge too.
205 * Work around this here.
206 *
207 * Do an PCI bus scan by hand because we're running before the PCI
208 * subsystem.
209 *
210 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
211 * generically. It's probably overkill to always scan all slots because
212 * the AGP bridges should be always an own bus on the HT hierarchy,
213 * but do it here for future safety.
214 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200215static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700217 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700220 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100221 for (slot = 0; slot < 32; slot++) {
222 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 u32 class, cap;
224 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700225 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 PCI_CLASS_REVISION);
227 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100228 break;
229
230 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 case PCI_CLASS_BRIDGE_HOST:
232 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
233 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700234 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100235 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 if (!cap)
237 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100238 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700239 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100240 order);
241 }
242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700244 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 PCI_HEADER_TYPE);
246 if (!(type & 0x80))
247 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100248 }
249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100251 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100252
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 return 0;
254}
255
Yinghai Luaaf23042008-01-30 13:33:09 +0100256static int gart_fix_e820 __initdata = 1;
257
258static int __init parse_gart_mem(char *p)
259{
260 if (!p)
261 return -EINVAL;
262
263 if (!strncmp(p, "off", 3))
264 gart_fix_e820 = 0;
265 else if (!strncmp(p, "on", 2))
266 gart_fix_e820 = 1;
267
268 return 0;
269}
270early_param("gart_fix_e820", parse_gart_mem);
271
272void __init early_gart_iommu_check(void)
273{
274 /*
275 * in case it is enabled before, esp for kexec/kdump,
276 * previous kernel already enable that. memset called
277 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
278 * or second kernel have different position for GART hole. and new
279 * kernel could use hole as RAM that is still used by GART set by
280 * first kernel
281 * or BIOS forget to put that in reserved.
282 * try to update e820 to make that region as reserved.
283 */
Yinghai Luf3eee542009-12-14 11:52:15 +0900284 u32 agp_aper_base = 0, agp_aper_order = 0;
285 int i, fix, slot, valid_agp = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100286 u32 ctl;
287 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
288 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200289 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100290
291 if (!early_pci_allowed())
292 return;
293
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200294 /* This is mostly duplicate of iommu_hole_init */
Yinghai Luf3eee542009-12-14 11:52:15 +0900295 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
296
Yinghai Luaaf23042008-01-30 13:33:09 +0100297 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700298 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
299 int bus;
300 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100301
Yinghai Lu55c0d722008-04-19 01:31:11 -0700302 bus = bus_dev_ranges[i].bus;
303 dev_base = bus_dev_ranges[i].dev_base;
304 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100305
Yinghai Lu55c0d722008-04-19 01:31:11 -0700306 for (slot = dev_base; slot < dev_limit; slot++) {
307 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
308 continue;
309
310 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
311 aper_enabled = ctl & AMD64_GARTEN;
312 aper_order = (ctl >> 1) & 7;
313 aper_size = (32 * 1024 * 1024) << aper_order;
314 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
315 aper_base <<= 25;
316
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200317 if (last_valid) {
318 if ((aper_order != last_aper_order) ||
319 (aper_base != last_aper_base) ||
320 (aper_enabled != last_aper_enabled)) {
321 fix = 1;
322 break;
323 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700324 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200325
Yinghai Lu55c0d722008-04-19 01:31:11 -0700326 last_aper_order = aper_order;
327 last_aper_base = aper_base;
328 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200329 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100330 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100331 }
332
333 if (!fix && !aper_enabled)
334 return;
335
336 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
337 fix = 1;
338
339 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700340 if (e820_any_mapped(aper_base, aper_base + aper_size,
341 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200342 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100343 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700344 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100345 update_e820();
346 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100347 }
348
Yinghai Luf3eee542009-12-14 11:52:15 +0900349 if (valid_agp)
Pavel Machek4f384f82008-05-26 21:17:30 +0200350 return;
351
Yinghai Luf3eee542009-12-14 11:52:15 +0900352 /* disable them all at first */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700353 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
354 int bus;
355 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100356
Yinghai Lu55c0d722008-04-19 01:31:11 -0700357 bus = bus_dev_ranges[i].bus;
358 dev_base = bus_dev_ranges[i].dev_base;
359 dev_limit = bus_dev_ranges[i].dev_limit;
360
361 for (slot = dev_base; slot < dev_limit; slot++) {
362 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
363 continue;
364
365 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
366 ctl &= ~AMD64_GARTEN;
367 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
368 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100369 }
370
371}
372
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700373static int __initdata printed_gart_size_msg;
374
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200375void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100376{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700377 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100378 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700380 int fix, slot, valid_agp = 0;
381 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200383 if (gart_iommu_aperture_disabled || !fix_aperture ||
384 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 return;
386
Dan Aloni753811d2007-07-21 17:11:36 +0200387 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700389 if (!fallback_aper_force)
390 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100393 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700394 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
395 int bus;
396 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Yinghai Lu55c0d722008-04-19 01:31:11 -0700398 bus = bus_dev_ranges[i].bus;
399 dev_base = bus_dev_ranges[i].dev_base;
400 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Yinghai Lu55c0d722008-04-19 01:31:11 -0700402 for (slot = dev_base; slot < dev_limit; slot++) {
403 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
404 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Yinghai Lu55c0d722008-04-19 01:31:11 -0700406 iommu_detected = 1;
407 gart_iommu_aperture = 1;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900408 x86_init.iommu.iommu_init = gart_iommu_init;
Ingo Molnarc140df92008-01-30 13:30:09 +0100409
Yinghai Lu55c0d722008-04-19 01:31:11 -0700410 aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
411 aper_size = (32 * 1024 * 1024) << aper_order;
412 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
413 aper_base <<= 25;
414
415 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
416 node, aper_base, aper_size >> 20);
417 node++;
418
419 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
420 if (valid_agp && agp_aper_base &&
421 agp_aper_base == aper_base &&
422 agp_aper_order == aper_order) {
423 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700424 if (!no_iommu &&
425 max_pfn > MAX_DMA32_PFN &&
426 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700427 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
428 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
429 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
430 printed_gart_size_msg = 1;
431 }
432 } else {
433 fix = 1;
434 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700435 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Yinghai Lu55c0d722008-04-19 01:31:11 -0700438 if ((last_aper_order && aper_order != last_aper_order) ||
439 (last_aper_base && aper_base != last_aper_base)) {
440 fix = 1;
441 goto out;
442 }
443 last_aper_order = aper_order;
444 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Yinghai Lu55c0d722008-04-19 01:31:11 -0700448out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200449 if (!fix && !fallback_aper_force) {
450 if (last_aper_base) {
451 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100452
Aaron Durbin56dd6692006-09-26 10:52:40 +0200453 insert_aperture_resource((u32)last_aper_base, n);
454 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100455 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700458 if (!fallback_aper_force) {
459 aper_alloc = agp_aper_base;
460 aper_order = agp_aper_order;
461 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100462
463 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* Got the aperture from the AGP bridge */
Yinghai Luc987d122008-06-24 22:14:09 -0700465 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 force_iommu ||
467 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100468 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400469 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100470 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400471 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100472 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400473 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100474 "This costs you %d MB of RAM\n",
475 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
477 aper_order = fallback_aper_order;
478 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100479 if (!aper_alloc) {
480 /*
481 * Could disable AGP and IOMMU here, but it's
482 * probably not worth it. But the later users
483 * cannot deal with bad apertures and turning
484 * on the aperture over memory causes very
485 * strange problems, so it's better to panic
486 * early.
487 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 panic("Not enough memory for aperture");
489 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100490 } else {
491 return;
492 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
494 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700495 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
496 int bus;
497 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Yinghai Lu55c0d722008-04-19 01:31:11 -0700499 bus = bus_dev_ranges[i].bus;
500 dev_base = bus_dev_ranges[i].dev_base;
501 dev_limit = bus_dev_ranges[i].dev_limit;
502 for (slot = dev_base; slot < dev_limit; slot++) {
503 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
504 continue;
505
506 /* Don't enable translation yet. That is done later.
507 Assume this BIOS didn't initialise the GART so
508 just overwrite all previous bits */
509 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
510 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
511 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100512 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200513
514 set_up_gart_resume(aper_order, aper_alloc);
Ingo Molnarc140df92008-01-30 13:30:09 +0100515}