blob: a8c85424eb8d0ac2522faf2c2626b522d22d990b [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/ioport.h>
24#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053025#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/interrupt.h>
27#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080028#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/spi/spi.h>
30#include <linux/workqueue.h>
Stephen Streete0c99052006-03-07 23:53:24 -080031#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070032#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020034#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020035#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020036#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080037
38#include <asm/io.h>
39#include <asm/irq.h>
Stephen Streete0c99052006-03-07 23:53:24 -080040#include <asm/delay.h>
Stephen Streete0c99052006-03-07 23:53:24 -080041
Mika Westerbergcd7bed02013-01-22 12:26:28 +020042#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080043
44MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080045MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080046MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070047MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080048
49#define MAX_BUSES 3
50
Vernon Sauderf1f640a2008-10-15 22:02:43 -070051#define TIMOUT_DFLT 1000
52
Ned Forresterb97c74b2008-02-23 15:23:40 -080053/*
54 * for testing SSCR1 changes that require SSP restart, basically
55 * everything except the service and interrupt enables, the pxa270 developer
56 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
57 * list, but the PXA255 dev man says all bits without really meaning the
58 * service and interrupt enables
59 */
60#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080061 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080062 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
63 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
64 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
65 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080066
Mika Westerberga0d26422013-01-22 12:26:32 +020067#define LPSS_RX_THRESH_DFLT 64
68#define LPSS_TX_LOTHRESH_DFLT 160
69#define LPSS_TX_HITHRESH_DFLT 224
70
71/* Offset from drv_data->lpss_base */
Mika Westerberg0054e282013-03-05 12:05:17 +020072#define SSP_REG 0x0c
Mika Westerberga0d26422013-01-22 12:26:32 +020073#define SPI_CS_CONTROL 0x18
74#define SPI_CS_CONTROL_SW_MODE BIT(0)
75#define SPI_CS_CONTROL_CS_HIGH BIT(1)
76
77static bool is_lpss_ssp(const struct driver_data *drv_data)
78{
79 return drv_data->ssp_type == LPSS_SSP;
80}
81
82/*
83 * Read and write LPSS SSP private registers. Caller must first check that
84 * is_lpss_ssp() returns true before these can be called.
85 */
86static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
87{
88 WARN_ON(!drv_data->lpss_base);
89 return readl(drv_data->lpss_base + offset);
90}
91
92static void __lpss_ssp_write_priv(struct driver_data *drv_data,
93 unsigned offset, u32 value)
94{
95 WARN_ON(!drv_data->lpss_base);
96 writel(value, drv_data->lpss_base + offset);
97}
98
99/*
100 * lpss_ssp_setup - perform LPSS SSP specific setup
101 * @drv_data: pointer to the driver private data
102 *
103 * Perform LPSS SSP specific setup. This function must be called first if
104 * one is going to use LPSS SSP private registers.
105 */
106static void lpss_ssp_setup(struct driver_data *drv_data)
107{
108 unsigned offset = 0x400;
109 u32 value, orig;
110
111 if (!is_lpss_ssp(drv_data))
112 return;
113
114 /*
115 * Perform auto-detection of the LPSS SSP private registers. They
116 * can be either at 1k or 2k offset from the base address.
117 */
118 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
119
120 value = orig | SPI_CS_CONTROL_SW_MODE;
121 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
122 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
123 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
124 offset = 0x800;
125 goto detection_done;
126 }
127
128 value &= ~SPI_CS_CONTROL_SW_MODE;
129 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
130 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
131 if (value != orig) {
132 offset = 0x800;
133 goto detection_done;
134 }
135
136detection_done:
137 /* Now set the LPSS base */
138 drv_data->lpss_base = drv_data->ioaddr + offset;
139
140 /* Enable software chip select control */
141 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
142 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200143
144 /* Enable multiblock DMA transfers */
145 if (drv_data->master_info->enable_dma)
146 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
Mika Westerberga0d26422013-01-22 12:26:32 +0200147}
148
149static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
150{
151 u32 value;
152
153 if (!is_lpss_ssp(drv_data))
154 return;
155
156 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
157 if (enable)
158 value &= ~SPI_CS_CONTROL_CS_HIGH;
159 else
160 value |= SPI_CS_CONTROL_CS_HIGH;
161 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
162}
163
Eric Miaoa7bb3902009-04-06 19:00:54 -0700164static void cs_assert(struct driver_data *drv_data)
165{
166 struct chip_data *chip = drv_data->cur_chip;
167
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800168 if (drv_data->ssp_type == CE4100_SSP) {
169 write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
170 return;
171 }
172
Eric Miaoa7bb3902009-04-06 19:00:54 -0700173 if (chip->cs_control) {
174 chip->cs_control(PXA2XX_CS_ASSERT);
175 return;
176 }
177
Mika Westerberga0d26422013-01-22 12:26:32 +0200178 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700179 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200180 return;
181 }
182
183 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700184}
185
186static void cs_deassert(struct driver_data *drv_data)
187{
188 struct chip_data *chip = drv_data->cur_chip;
189
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800190 if (drv_data->ssp_type == CE4100_SSP)
191 return;
192
Eric Miaoa7bb3902009-04-06 19:00:54 -0700193 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300194 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700195 return;
196 }
197
Mika Westerberga0d26422013-01-22 12:26:32 +0200198 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700199 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200200 return;
201 }
202
203 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700204}
205
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200206int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800207{
208 unsigned long limit = loops_per_jiffy << 1;
209
David Brownellcf433692008-04-28 02:14:17 -0700210 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800211
212 do {
213 while (read_SSSR(reg) & SSSR_RNE) {
214 read_SSDR(reg);
215 }
Roel Kluin306c68a2009-04-21 12:24:46 -0700216 } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800217 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800218
219 return limit;
220}
221
Stephen Street8d94cc52006-12-10 02:18:54 -0800222static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800223{
David Brownellcf433692008-04-28 02:14:17 -0700224 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800225 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800226
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800227 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800228 || (drv_data->tx == drv_data->tx_end))
229 return 0;
230
231 write_SSDR(0, reg);
232 drv_data->tx += n_bytes;
233
234 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800235}
236
Stephen Street8d94cc52006-12-10 02:18:54 -0800237static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800238{
David Brownellcf433692008-04-28 02:14:17 -0700239 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800240 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800241
242 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800243 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800244 read_SSDR(reg);
245 drv_data->rx += n_bytes;
246 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800247
248 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800249}
250
Stephen Street8d94cc52006-12-10 02:18:54 -0800251static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800252{
David Brownellcf433692008-04-28 02:14:17 -0700253 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800254
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800255 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800256 || (drv_data->tx == drv_data->tx_end))
257 return 0;
258
259 write_SSDR(*(u8 *)(drv_data->tx), reg);
260 ++drv_data->tx;
261
262 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800263}
264
Stephen Street8d94cc52006-12-10 02:18:54 -0800265static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800266{
David Brownellcf433692008-04-28 02:14:17 -0700267 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800268
269 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800270 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800271 *(u8 *)(drv_data->rx) = read_SSDR(reg);
272 ++drv_data->rx;
273 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800274
275 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800276}
277
Stephen Street8d94cc52006-12-10 02:18:54 -0800278static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800279{
David Brownellcf433692008-04-28 02:14:17 -0700280 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800281
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800282 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800283 || (drv_data->tx == drv_data->tx_end))
284 return 0;
285
286 write_SSDR(*(u16 *)(drv_data->tx), reg);
287 drv_data->tx += 2;
288
289 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800290}
291
Stephen Street8d94cc52006-12-10 02:18:54 -0800292static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800293{
David Brownellcf433692008-04-28 02:14:17 -0700294 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800295
296 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800297 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800298 *(u16 *)(drv_data->rx) = read_SSDR(reg);
299 drv_data->rx += 2;
300 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800301
302 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800303}
Stephen Street8d94cc52006-12-10 02:18:54 -0800304
305static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800306{
David Brownellcf433692008-04-28 02:14:17 -0700307 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800308
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800309 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800310 || (drv_data->tx == drv_data->tx_end))
311 return 0;
312
313 write_SSDR(*(u32 *)(drv_data->tx), reg);
314 drv_data->tx += 4;
315
316 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800317}
318
Stephen Street8d94cc52006-12-10 02:18:54 -0800319static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800320{
David Brownellcf433692008-04-28 02:14:17 -0700321 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800322
323 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800324 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800325 *(u32 *)(drv_data->rx) = read_SSDR(reg);
326 drv_data->rx += 4;
327 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800328
329 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800330}
331
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200332void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800333{
334 struct spi_message *msg = drv_data->cur_msg;
335 struct spi_transfer *trans = drv_data->cur_transfer;
336
337 /* Move to next transfer */
338 if (trans->transfer_list.next != &msg->transfers) {
339 drv_data->cur_transfer =
340 list_entry(trans->transfer_list.next,
341 struct spi_transfer,
342 transfer_list);
343 return RUNNING_STATE;
344 } else
345 return DONE_STATE;
346}
347
Stephen Streete0c99052006-03-07 23:53:24 -0800348/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700349static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800350{
351 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700352 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800353
Stephen Street5daa3ba2006-05-20 15:00:19 -0700354 msg = drv_data->cur_msg;
355 drv_data->cur_msg = NULL;
356 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700357
358 last_transfer = list_entry(msg->transfers.prev,
Stephen Streete0c99052006-03-07 23:53:24 -0800359 struct spi_transfer,
360 transfer_list);
361
Ned Forrester84235972008-09-13 02:33:17 -0700362 /* Delay if requested before any change in chip select */
363 if (last_transfer->delay_usecs)
364 udelay(last_transfer->delay_usecs);
365
366 /* Drop chip select UNLESS cs_change is true or we are returning
367 * a message with an error, or next message is for another chip
368 */
Stephen Streete0c99052006-03-07 23:53:24 -0800369 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700370 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700371 else {
372 struct spi_message *next_msg;
373
374 /* Holding of cs was hinted, but we need to make sure
375 * the next message is for the same chip. Don't waste
376 * time with the following tests unless this was hinted.
377 *
378 * We cannot postpone this until pump_messages, because
379 * after calling msg->complete (below) the driver that
380 * sent the current message could be unloaded, which
381 * could invalidate the cs_control() callback...
382 */
383
384 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200385 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700386
387 /* see if the next and current messages point
388 * to the same chip
389 */
390 if (next_msg && next_msg->spi != msg->spi)
391 next_msg = NULL;
392 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700393 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700394 }
Stephen Streete0c99052006-03-07 23:53:24 -0800395
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200396 spi_finalize_current_message(drv_data->master);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700397 drv_data->cur_chip = NULL;
Stephen Streete0c99052006-03-07 23:53:24 -0800398}
399
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800400static void reset_sccr1(struct driver_data *drv_data)
401{
402 void __iomem *reg = drv_data->ioaddr;
403 struct chip_data *chip = drv_data->cur_chip;
404 u32 sccr1_reg;
405
406 sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
407 sccr1_reg &= ~SSCR1_RFT;
408 sccr1_reg |= chip->threshold;
409 write_SSCR1(sccr1_reg, reg);
410}
411
Stephen Street8d94cc52006-12-10 02:18:54 -0800412static void int_error_stop(struct driver_data *drv_data, const char* msg)
413{
David Brownellcf433692008-04-28 02:14:17 -0700414 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800415
416 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800417 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800418 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800419 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800420 write_SSTO(0, reg);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200421 pxa2xx_spi_flush(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800422 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
423
424 dev_err(&drv_data->pdev->dev, "%s\n", msg);
425
426 drv_data->cur_msg->state = ERROR_STATE;
427 tasklet_schedule(&drv_data->pump_transfers);
428}
429
430static void int_transfer_complete(struct driver_data *drv_data)
431{
David Brownellcf433692008-04-28 02:14:17 -0700432 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800433
434 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800435 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800436 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800437 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800438 write_SSTO(0, reg);
439
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300440 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800441 drv_data->cur_msg->actual_length += drv_data->len -
442 (drv_data->rx_end - drv_data->rx);
443
Ned Forrester84235972008-09-13 02:33:17 -0700444 /* Transfer delays and chip select release are
445 * handled in pump_transfers or giveback
446 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800447
448 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200449 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800450
451 /* Schedule transfer tasklet */
452 tasklet_schedule(&drv_data->pump_transfers);
453}
454
Stephen Streete0c99052006-03-07 23:53:24 -0800455static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
456{
David Brownellcf433692008-04-28 02:14:17 -0700457 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800458
Stephen Street5daa3ba2006-05-20 15:00:19 -0700459 u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
460 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Streete0c99052006-03-07 23:53:24 -0800461
Stephen Street8d94cc52006-12-10 02:18:54 -0800462 u32 irq_status = read_SSSR(reg) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800463
Stephen Street8d94cc52006-12-10 02:18:54 -0800464 if (irq_status & SSSR_ROR) {
465 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
466 return IRQ_HANDLED;
467 }
Stephen Streete0c99052006-03-07 23:53:24 -0800468
Stephen Street8d94cc52006-12-10 02:18:54 -0800469 if (irq_status & SSSR_TINT) {
470 write_SSSR(SSSR_TINT, reg);
471 if (drv_data->read(drv_data)) {
472 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800473 return IRQ_HANDLED;
474 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800475 }
Stephen Streete0c99052006-03-07 23:53:24 -0800476
Stephen Street8d94cc52006-12-10 02:18:54 -0800477 /* Drain rx fifo, Fill tx fifo and prevent overruns */
478 do {
479 if (drv_data->read(drv_data)) {
480 int_transfer_complete(drv_data);
481 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800482 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800483 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800484
Stephen Street8d94cc52006-12-10 02:18:54 -0800485 if (drv_data->read(drv_data)) {
486 int_transfer_complete(drv_data);
487 return IRQ_HANDLED;
488 }
Stephen Streete0c99052006-03-07 23:53:24 -0800489
Stephen Street8d94cc52006-12-10 02:18:54 -0800490 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800491 u32 bytes_left;
492 u32 sccr1_reg;
493
494 sccr1_reg = read_SSCR1(reg);
495 sccr1_reg &= ~SSCR1_TIE;
496
497 /*
498 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300499 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800500 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800501 if (pxa25x_ssp_comp(drv_data)) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800502
503 sccr1_reg &= ~SSCR1_RFT;
504
505 bytes_left = drv_data->rx_end - drv_data->rx;
506 switch (drv_data->n_bytes) {
507 case 4:
508 bytes_left >>= 1;
509 case 2:
510 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800511 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800512
513 if (bytes_left > RX_THRESH_DFLT)
514 bytes_left = RX_THRESH_DFLT;
515
516 sccr1_reg |= SSCR1_RxTresh(bytes_left);
Stephen Streete0c99052006-03-07 23:53:24 -0800517 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800518 write_SSCR1(sccr1_reg, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800519 }
520
Stephen Street5daa3ba2006-05-20 15:00:19 -0700521 /* We did something */
522 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800523}
524
David Howells7d12e782006-10-05 14:55:46 +0100525static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800526{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400527 struct driver_data *drv_data = dev_id;
David Brownellcf433692008-04-28 02:14:17 -0700528 void __iomem *reg = drv_data->ioaddr;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200529 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800530 u32 mask = drv_data->mask_sr;
531 u32 status;
532
Mika Westerberg7d94a502013-01-22 12:26:30 +0200533 /*
534 * The IRQ might be shared with other peripherals so we must first
535 * check that are we RPM suspended or not. If we are we assume that
536 * the IRQ was not for us (we shouldn't be RPM suspended when the
537 * interrupt is enabled).
538 */
539 if (pm_runtime_suspended(&drv_data->pdev->dev))
540 return IRQ_NONE;
541
542 sccr1_reg = read_SSCR1(reg);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800543 status = read_SSSR(reg);
544
545 /* Ignore possible writes if we don't need to write */
546 if (!(sccr1_reg & SSCR1_TIE))
547 mask &= ~SSSR_TFS;
548
549 if (!(status & mask))
550 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800551
552 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700553
554 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
555 write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800556 if (!pxa25x_ssp_comp(drv_data))
Stephen Street5daa3ba2006-05-20 15:00:19 -0700557 write_SSTO(0, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800558 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700559
Stephen Streete0c99052006-03-07 23:53:24 -0800560 dev_err(&drv_data->pdev->dev, "bad message state "
Stephen Street8d94cc52006-12-10 02:18:54 -0800561 "in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700562
Stephen Streete0c99052006-03-07 23:53:24 -0800563 /* Never fail */
564 return IRQ_HANDLED;
565 }
566
567 return drv_data->transfer_handler(drv_data);
568}
569
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200570static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800571{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200572 unsigned long ssp_clk = drv_data->max_clk_rate;
573 const struct ssp_device *ssp = drv_data->ssp;
574
575 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800576
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800577 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
eric miao2f1a74e2007-11-21 18:50:53 +0800578 return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
579 else
580 return ((ssp_clk / rate - 1) & 0xfff) << 8;
581}
582
Stephen Streete0c99052006-03-07 23:53:24 -0800583static void pump_transfers(unsigned long data)
584{
585 struct driver_data *drv_data = (struct driver_data *)data;
586 struct spi_message *message = NULL;
587 struct spi_transfer *transfer = NULL;
588 struct spi_transfer *previous = NULL;
589 struct chip_data *chip = NULL;
David Brownellcf433692008-04-28 02:14:17 -0700590 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800591 u32 clk_div = 0;
592 u8 bits = 0;
593 u32 speed = 0;
594 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800595 u32 cr1;
596 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
597 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Stephen Streete0c99052006-03-07 23:53:24 -0800598
599 /* Get current state information */
600 message = drv_data->cur_msg;
601 transfer = drv_data->cur_transfer;
602 chip = drv_data->cur_chip;
603
604 /* Handle for abort */
605 if (message->state == ERROR_STATE) {
606 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700607 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800608 return;
609 }
610
611 /* Handle end of message */
612 if (message->state == DONE_STATE) {
613 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700614 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800615 return;
616 }
617
Ned Forrester84235972008-09-13 02:33:17 -0700618 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800619 if (message->state == RUNNING_STATE) {
620 previous = list_entry(transfer->transfer_list.prev,
621 struct spi_transfer,
622 transfer_list);
623 if (previous->delay_usecs)
624 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700625
626 /* Drop chip select only if cs_change is requested */
627 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700628 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800629 }
630
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200631 /* Check if we can DMA this transfer */
632 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700633
634 /* reject already-mapped transfers; PIO won't always work */
635 if (message->is_dma_mapped
636 || transfer->rx_dma || transfer->tx_dma) {
637 dev_err(&drv_data->pdev->dev,
638 "pump_transfers: mapped transfer length "
Mike Rapoport20b918d2008-10-01 10:39:24 -0700639 "of %u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700640 transfer->len, MAX_DMA_LEN);
641 message->status = -EINVAL;
642 giveback(drv_data);
643 return;
644 }
645
646 /* warn ... we force this to PIO mode */
647 if (printk_ratelimit())
648 dev_warn(&message->spi->dev, "pump_transfers: "
649 "DMA disabled for transfer length %ld "
650 "greater than %d\n",
651 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800652 }
653
Stephen Streete0c99052006-03-07 23:53:24 -0800654 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200655 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800656 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
657 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700658 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800659 return;
660 }
Stephen Street9708c122006-03-28 14:05:23 -0800661 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800662 drv_data->tx = (void *)transfer->tx_buf;
663 drv_data->tx_end = drv_data->tx + transfer->len;
664 drv_data->rx = transfer->rx_buf;
665 drv_data->rx_end = drv_data->rx + transfer->len;
666 drv_data->rx_dma = transfer->rx_dma;
667 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200668 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800669 drv_data->write = drv_data->tx ? chip->write : null_writer;
670 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800671
672 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800673 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800674 if (transfer->speed_hz || transfer->bits_per_word) {
675
Stephen Street9708c122006-03-28 14:05:23 -0800676 bits = chip->bits_per_word;
677 speed = chip->speed_hz;
678
679 if (transfer->speed_hz)
680 speed = transfer->speed_hz;
681
682 if (transfer->bits_per_word)
683 bits = transfer->bits_per_word;
684
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200685 clk_div = ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800686
687 if (bits <= 8) {
688 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800689 drv_data->read = drv_data->read != null_reader ?
690 u8_reader : null_reader;
691 drv_data->write = drv_data->write != null_writer ?
692 u8_writer : null_writer;
693 } else if (bits <= 16) {
694 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800695 drv_data->read = drv_data->read != null_reader ?
696 u16_reader : null_reader;
697 drv_data->write = drv_data->write != null_writer ?
698 u16_writer : null_writer;
699 } else if (bits <= 32) {
700 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800701 drv_data->read = drv_data->read != null_reader ?
702 u32_reader : null_reader;
703 drv_data->write = drv_data->write != null_writer ?
704 u32_writer : null_writer;
705 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800706 /* if bits/word is changed in dma mode, then must check the
707 * thresholds and burst also */
708 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200709 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
710 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800711 bits, &dma_burst,
712 &dma_thresh))
713 if (printk_ratelimit())
714 dev_warn(&message->spi->dev,
Ned Forrester7e964452008-09-13 02:33:18 -0700715 "pump_transfers: "
Stephen Street8d94cc52006-12-10 02:18:54 -0800716 "DMA burst size reduced to "
717 "match bits_per_word\n");
718 }
Stephen Street9708c122006-03-28 14:05:23 -0800719
720 cr0 = clk_div
721 | SSCR0_Motorola
Stephen Street5daa3ba2006-05-20 15:00:19 -0700722 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
Stephen Street9708c122006-03-28 14:05:23 -0800723 | SSCR0_SSE
724 | (bits > 16 ? SSCR0_EDSS : 0);
Stephen Street9708c122006-03-28 14:05:23 -0800725 }
726
Stephen Streete0c99052006-03-07 23:53:24 -0800727 message->state = RUNNING_STATE;
728
Ned Forrester7e964452008-09-13 02:33:18 -0700729 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200730 if (pxa2xx_spi_dma_is_possible(drv_data->len))
731 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700732 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800733
734 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200735 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800736
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200737 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800738
Stephen Street8d94cc52006-12-10 02:18:54 -0800739 /* Clear status and start DMA engine */
740 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Stephen Streete0c99052006-03-07 23:53:24 -0800741 write_SSSR(drv_data->clear_sr, reg);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200742
743 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800744 } else {
745 /* Ensure we have the correct interrupt handler */
746 drv_data->transfer_handler = interrupt_transfer;
747
Stephen Street8d94cc52006-12-10 02:18:54 -0800748 /* Clear status */
749 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800750 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800751 }
752
Mika Westerberga0d26422013-01-22 12:26:32 +0200753 if (is_lpss_ssp(drv_data)) {
754 if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
755 write_SSIRF(chip->lpss_rx_threshold, reg);
756 if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
757 write_SSITF(chip->lpss_tx_threshold, reg);
758 }
759
Stephen Street8d94cc52006-12-10 02:18:54 -0800760 /* see if we need to reload the config registers */
761 if ((read_SSCR0(reg) != cr0)
762 || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
763 (cr1 & SSCR1_CHANGE_MASK)) {
764
Ned Forresterb97c74b2008-02-23 15:23:40 -0800765 /* stop the SSP, and update the other bits */
Stephen Street8d94cc52006-12-10 02:18:54 -0800766 write_SSCR0(cr0 & ~SSCR0_SSE, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800767 if (!pxa25x_ssp_comp(drv_data))
Stephen Streete0c99052006-03-07 23:53:24 -0800768 write_SSTO(chip->timeout, reg);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800769 /* first set CR1 without interrupt and service enables */
770 write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
771 /* restart the SSP */
Stephen Street8d94cc52006-12-10 02:18:54 -0800772 write_SSCR0(cr0, reg);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800773
Stephen Street8d94cc52006-12-10 02:18:54 -0800774 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800775 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800776 write_SSTO(chip->timeout, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800777 }
Ned Forresterb97c74b2008-02-23 15:23:40 -0800778
Eric Miaoa7bb3902009-04-06 19:00:54 -0700779 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800780
781 /* after chip select, release the data by enabling service
782 * requests and interrupts, without changing any mode bits */
783 write_SSCR1(cr1, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800784}
785
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200786static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
787 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -0800788{
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200789 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -0800790
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200791 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800792 /* Initial message state*/
793 drv_data->cur_msg->state = START_STATE;
794 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
795 struct spi_transfer,
796 transfer_list);
797
Stephen Street8d94cc52006-12-10 02:18:54 -0800798 /* prepare to setup the SSP, in pump_transfers, using the per
799 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -0800800 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -0800801
802 /* Mark as busy and launch transfers */
803 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -0800804 return 0;
805}
806
Mika Westerberg7d94a502013-01-22 12:26:30 +0200807static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
808{
809 struct driver_data *drv_data = spi_master_get_devdata(master);
810
811 /* Disable the SSP now */
812 write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
813 drv_data->ioaddr);
814
Mika Westerberg7d94a502013-01-22 12:26:30 +0200815 return 0;
816}
817
Eric Miaoa7bb3902009-04-06 19:00:54 -0700818static int setup_cs(struct spi_device *spi, struct chip_data *chip,
819 struct pxa2xx_spi_chip *chip_info)
820{
821 int err = 0;
822
823 if (chip == NULL || chip_info == NULL)
824 return 0;
825
826 /* NOTE: setup() can be called multiple times, possibly with
827 * different chip_info, release previously requested GPIO
828 */
829 if (gpio_is_valid(chip->gpio_cs))
830 gpio_free(chip->gpio_cs);
831
832 /* If (*cs_control) is provided, ignore GPIO chip select */
833 if (chip_info->cs_control) {
834 chip->cs_control = chip_info->cs_control;
835 return 0;
836 }
837
838 if (gpio_is_valid(chip_info->gpio_cs)) {
839 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
840 if (err) {
841 dev_err(&spi->dev, "failed to request chip select "
842 "GPIO%d\n", chip_info->gpio_cs);
843 return err;
844 }
845
846 chip->gpio_cs = chip_info->gpio_cs;
847 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
848
849 err = gpio_direction_output(chip->gpio_cs,
850 !chip->gpio_cs_inverted);
851 }
852
853 return err;
854}
855
Stephen Streete0c99052006-03-07 23:53:24 -0800856static int setup(struct spi_device *spi)
857{
858 struct pxa2xx_spi_chip *chip_info = NULL;
859 struct chip_data *chip;
860 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
861 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +0200862 uint tx_thres, tx_hi_thres, rx_thres;
863
864 if (is_lpss_ssp(drv_data)) {
865 tx_thres = LPSS_TX_LOTHRESH_DFLT;
866 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
867 rx_thres = LPSS_RX_THRESH_DFLT;
868 } else {
869 tx_thres = TX_THRESH_DFLT;
870 tx_hi_thres = 0;
871 rx_thres = RX_THRESH_DFLT;
872 }
Stephen Streete0c99052006-03-07 23:53:24 -0800873
Stephen Street8d94cc52006-12-10 02:18:54 -0800874 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -0800875 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -0800876 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -0800877 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Stephen Street8d94cc52006-12-10 02:18:54 -0800878 if (!chip) {
879 dev_err(&spi->dev,
880 "failed setup: can't allocate chip data\n");
Stephen Streete0c99052006-03-07 23:53:24 -0800881 return -ENOMEM;
Stephen Street8d94cc52006-12-10 02:18:54 -0800882 }
Stephen Streete0c99052006-03-07 23:53:24 -0800883
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800884 if (drv_data->ssp_type == CE4100_SSP) {
885 if (spi->chip_select > 4) {
886 dev_err(&spi->dev, "failed setup: "
887 "cs number must not be > 4.\n");
888 kfree(chip);
889 return -EINVAL;
890 }
891
892 chip->frm = spi->chip_select;
893 } else
894 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -0800895 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700896 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -0800897 }
898
Stephen Street8d94cc52006-12-10 02:18:54 -0800899 /* protocol drivers may change the chip settings, so...
900 * if chip_info exists, use it */
901 chip_info = spi->controller_data;
902
Stephen Streete0c99052006-03-07 23:53:24 -0800903 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -0800904 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -0800905 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700906 if (chip_info->timeout)
907 chip->timeout = chip_info->timeout;
908 if (chip_info->tx_threshold)
909 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +0200910 if (chip_info->tx_hi_threshold)
911 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700912 if (chip_info->rx_threshold)
913 rx_thres = chip_info->rx_threshold;
914 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -0800915 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -0800916 if (chip_info->enable_loopback)
917 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +0200918 } else if (ACPI_HANDLE(&spi->dev)) {
919 /*
920 * Slave devices enumerated from ACPI namespace don't
921 * usually have chip_info but we still might want to use
922 * DMA with them.
923 */
924 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -0800925 }
926
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700927 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
928 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
929
Mika Westerberga0d26422013-01-22 12:26:32 +0200930 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
931 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
932 | SSITF_TxHiThresh(tx_hi_thres);
933
Stephen Street8d94cc52006-12-10 02:18:54 -0800934 /* set dma burst and threshold outside of chip_info path so that if
935 * chip_info goes away after setting chip->enable_dma, the
936 * burst and threshold can still respond to changes in bits_per_word */
937 if (chip->enable_dma) {
938 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200939 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
940 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -0800941 &chip->dma_burst_size,
942 &chip->dma_threshold)) {
943 dev_warn(&spi->dev, "in setup: DMA burst size reduced "
944 "to match bits_per_word\n");
945 }
946 }
947
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200948 clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -0800949 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -0800950
951 chip->cr0 = clk_div
952 | SSCR0_Motorola
Stephen Street5daa3ba2006-05-20 15:00:19 -0700953 | SSCR0_DataSize(spi->bits_per_word > 16 ?
954 spi->bits_per_word - 16 : spi->bits_per_word)
Stephen Streete0c99052006-03-07 23:53:24 -0800955 | SSCR0_SSE
956 | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -0800957 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
958 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
959 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -0800960
Mika Westerbergb8331722013-01-22 12:26:31 +0200961 if (spi->mode & SPI_LOOP)
962 chip->cr1 |= SSCR1_LBM;
963
Stephen Streete0c99052006-03-07 23:53:24 -0800964 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800965 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -0700966 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200967 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +0800968 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
969 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -0800970 else
David Brownell7d077192009-06-17 16:26:03 -0700971 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200972 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +0800973 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
974 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -0800975
976 if (spi->bits_per_word <= 8) {
977 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800978 chip->read = u8_reader;
979 chip->write = u8_writer;
980 } else if (spi->bits_per_word <= 16) {
981 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -0800982 chip->read = u16_reader;
983 chip->write = u16_writer;
984 } else if (spi->bits_per_word <= 32) {
985 chip->cr0 |= SSCR0_EDSS;
986 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -0800987 chip->read = u32_reader;
988 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -0800989 }
Stephen Street9708c122006-03-28 14:05:23 -0800990 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -0800991
992 spi_set_ctldata(spi, chip);
993
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800994 if (drv_data->ssp_type == CE4100_SSP)
995 return 0;
996
Eric Miaoa7bb3902009-04-06 19:00:54 -0700997 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -0800998}
999
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001000static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001001{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001002 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001003 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001004
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001005 if (!chip)
1006 return;
1007
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001008 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001009 gpio_free(chip->gpio_cs);
1010
Stephen Streete0c99052006-03-07 23:53:24 -08001011 kfree(chip);
1012}
1013
Mika Westerberga3496852013-01-22 12:26:33 +02001014#ifdef CONFIG_ACPI
Mika Westerberga3496852013-01-22 12:26:33 +02001015static struct pxa2xx_spi_master *
1016pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1017{
1018 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001019 struct acpi_device *adev;
1020 struct ssp_device *ssp;
1021 struct resource *res;
1022 int devid;
1023
1024 if (!ACPI_HANDLE(&pdev->dev) ||
1025 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1026 return NULL;
1027
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001028 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Mika Westerberga3496852013-01-22 12:26:33 +02001029 if (!pdata) {
1030 dev_err(&pdev->dev,
1031 "failed to allocate memory for platform data\n");
1032 return NULL;
1033 }
1034
1035 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1036 if (!res)
1037 return NULL;
1038
1039 ssp = &pdata->ssp;
1040
1041 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301042 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1043 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001044 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001045
1046 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1047 ssp->irq = platform_get_irq(pdev, 0);
1048 ssp->type = LPSS_SSP;
1049 ssp->pdev = pdev;
1050
1051 ssp->port_id = -1;
1052 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1053 ssp->port_id = devid;
1054
1055 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001056 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001057
1058 return pdata;
1059}
1060
1061static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1062 { "INT33C0", 0 },
1063 { "INT33C1", 0 },
Mika Westerberg4b30f2a2013-05-13 13:45:11 +03001064 { "80860F0E", 0 },
Mika Westerberga3496852013-01-22 12:26:33 +02001065 { },
1066};
1067MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1068#else
1069static inline struct pxa2xx_spi_master *
1070pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1071{
1072 return NULL;
1073}
1074#endif
1075
Grant Likelyfd4a3192012-12-07 16:57:14 +00001076static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001077{
1078 struct device *dev = &pdev->dev;
1079 struct pxa2xx_spi_master *platform_info;
1080 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001081 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001082 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001083 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001084
Mika Westerberg851bacf2013-01-07 12:44:33 +02001085 platform_info = dev_get_platdata(dev);
1086 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001087 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1088 if (!platform_info) {
1089 dev_err(&pdev->dev, "missing platform data\n");
1090 return -ENODEV;
1091 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001092 }
Stephen Streete0c99052006-03-07 23:53:24 -08001093
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001094 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001095 if (!ssp)
1096 ssp = &platform_info->ssp;
1097
1098 if (!ssp->mmio_base) {
1099 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001100 return -ENODEV;
1101 }
1102
1103 /* Allocate master with space for drv_data and null dma buffer */
1104 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1105 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001106 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001107 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001108 return -ENOMEM;
1109 }
1110 drv_data = spi_master_get_devdata(master);
1111 drv_data->master = master;
1112 drv_data->master_info = platform_info;
1113 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001114 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001115
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001116 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001117 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001118 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001119 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001120
Mika Westerberg851bacf2013-01-07 12:44:33 +02001121 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001122 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001123 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001124 master->cleanup = cleanup;
1125 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001126 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001127 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001128 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001129
eric miao2f1a74e2007-11-21 18:50:53 +08001130 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001131 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001132
eric miao2f1a74e2007-11-21 18:50:53 +08001133 drv_data->ioaddr = ssp->mmio_base;
1134 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001135 if (pxa25x_ssp_comp(drv_data)) {
Stephen Warren24778be2013-05-21 20:36:35 -06001136 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Stephen Streete0c99052006-03-07 23:53:24 -08001137 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1138 drv_data->dma_cr1 = 0;
1139 drv_data->clear_sr = SSSR_ROR;
1140 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1141 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001142 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001143 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001144 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001145 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1146 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1147 }
1148
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001149 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1150 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001151 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001152 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001153 goto out_error_master_alloc;
1154 }
1155
1156 /* Setup DMA if requested */
1157 drv_data->tx_channel = -1;
1158 drv_data->rx_channel = -1;
1159 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001160 status = pxa2xx_spi_dma_setup(drv_data);
1161 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001162 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001163 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001164 }
Stephen Streete0c99052006-03-07 23:53:24 -08001165 }
1166
1167 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001168 clk_prepare_enable(ssp->clk);
1169
1170 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001171
1172 /* Load default SSP configuration */
1173 write_SSCR0(0, drv_data->ioaddr);
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001174 write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1175 SSCR1_TxTresh(TX_THRESH_DFLT),
1176 drv_data->ioaddr);
Eric Miaoc9840da2010-03-16 16:48:01 +08001177 write_SSCR0(SSCR0_SCR(2)
Stephen Streete0c99052006-03-07 23:53:24 -08001178 | SSCR0_Motorola
1179 | SSCR0_DataSize(8),
1180 drv_data->ioaddr);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001181 if (!pxa25x_ssp_comp(drv_data))
Stephen Streete0c99052006-03-07 23:53:24 -08001182 write_SSTO(0, drv_data->ioaddr);
1183 write_SSPSP(0, drv_data->ioaddr);
1184
Mika Westerberga0d26422013-01-22 12:26:32 +02001185 lpss_ssp_setup(drv_data);
1186
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001187 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1188 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001189
1190 /* Register with the SPI framework */
1191 platform_set_drvdata(pdev, drv_data);
1192 status = spi_register_master(master);
1193 if (status != 0) {
1194 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001195 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001196 }
1197
Mika Westerberg7d94a502013-01-22 12:26:30 +02001198 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1199 pm_runtime_use_autosuspend(&pdev->dev);
1200 pm_runtime_set_active(&pdev->dev);
1201 pm_runtime_enable(&pdev->dev);
1202
Stephen Streete0c99052006-03-07 23:53:24 -08001203 return status;
1204
Stephen Streete0c99052006-03-07 23:53:24 -08001205out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001206 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001207 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001208 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001209
1210out_error_master_alloc:
1211 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001212 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001213 return status;
1214}
1215
1216static int pxa2xx_spi_remove(struct platform_device *pdev)
1217{
1218 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001219 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001220
1221 if (!drv_data)
1222 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001223 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001224
Mika Westerberg7d94a502013-01-22 12:26:30 +02001225 pm_runtime_get_sync(&pdev->dev);
1226
Stephen Streete0c99052006-03-07 23:53:24 -08001227 /* Disable the SSP at the peripheral and SOC level */
1228 write_SSCR0(0, drv_data->ioaddr);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001229 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001230
1231 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001232 if (drv_data->master_info->enable_dma)
1233 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001234
Mika Westerberg7d94a502013-01-22 12:26:30 +02001235 pm_runtime_put_noidle(&pdev->dev);
1236 pm_runtime_disable(&pdev->dev);
1237
Stephen Streete0c99052006-03-07 23:53:24 -08001238 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001239 free_irq(ssp->irq, drv_data);
1240
1241 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001242 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001243
1244 /* Disconnect from the SPI framework */
1245 spi_unregister_master(drv_data->master);
1246
Stephen Streete0c99052006-03-07 23:53:24 -08001247 return 0;
1248}
1249
1250static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1251{
1252 int status = 0;
1253
1254 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1255 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1256}
1257
1258#ifdef CONFIG_PM
Mike Rapoport86d25932009-07-21 17:50:16 +03001259static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001260{
Mike Rapoport86d25932009-07-21 17:50:16 +03001261 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001262 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001263 int status = 0;
1264
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001265 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001266 if (status != 0)
1267 return status;
1268 write_SSCR0(0, drv_data->ioaddr);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001269 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001270
1271 return 0;
1272}
1273
Mike Rapoport86d25932009-07-21 17:50:16 +03001274static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001275{
Mike Rapoport86d25932009-07-21 17:50:16 +03001276 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001277 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001278 int status = 0;
1279
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001280 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001281
Stephen Streete0c99052006-03-07 23:53:24 -08001282 /* Enable the SSP clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001283 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001284
1285 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001286 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001287 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001288 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001289 return status;
1290 }
1291
1292 return 0;
1293}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001294#endif
1295
1296#ifdef CONFIG_PM_RUNTIME
1297static int pxa2xx_spi_runtime_suspend(struct device *dev)
1298{
1299 struct driver_data *drv_data = dev_get_drvdata(dev);
1300
1301 clk_disable_unprepare(drv_data->ssp->clk);
1302 return 0;
1303}
1304
1305static int pxa2xx_spi_runtime_resume(struct device *dev)
1306{
1307 struct driver_data *drv_data = dev_get_drvdata(dev);
1308
1309 clk_prepare_enable(drv_data->ssp->clk);
1310 return 0;
1311}
1312#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001313
Alexey Dobriyan47145212009-12-14 18:00:08 -08001314static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001315 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1316 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1317 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001318};
Stephen Streete0c99052006-03-07 23:53:24 -08001319
1320static struct platform_driver driver = {
1321 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001322 .name = "pxa2xx-spi",
1323 .owner = THIS_MODULE,
Mike Rapoport86d25932009-07-21 17:50:16 +03001324 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001325 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001326 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001327 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001328 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001329 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001330};
1331
1332static int __init pxa2xx_spi_init(void)
1333{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001334 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001335}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001336subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001337
1338static void __exit pxa2xx_spi_exit(void)
1339{
1340 platform_driver_unregister(&driver);
1341}
1342module_exit(pxa2xx_spi_exit);