blob: 34bbef0d2e7e47f94f70f419edb14d838eed21d4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/glue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010022#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010023#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000024#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010025#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include "entry-header.S"
28
29/*
Russell King187a51a2005-05-21 18:14:44 +010030 * Interrupt handling. Preserves r7, r8, r9
31 */
32 .macro irq_handler
Dan Williamsf80dff92007-02-16 22:16:32 +010033 get_irqnr_preamble r5, lr
Russell King187a51a2005-05-21 18:14:44 +0100341: get_irqnr_and_base r0, r6, r5, lr
35 movne r1, sp
36 @
37 @ routine called with r0 = irq number, r1 = struct pt_regs *
38 @
Catalin Marinasb86040a2009-07-24 12:32:54 +010039 adrne lr, BSYM(1b)
Russell King187a51a2005-05-21 18:14:44 +010040 bne asm_do_IRQ
Russell King791be9b2005-05-21 18:16:44 +010041
42#ifdef CONFIG_SMP
43 /*
44 * XXX
45 *
46 * this macro assumes that irqstat (r6) and base (r5) are
47 * preserved from get_irqnr_and_base above
48 */
Russell Kingf00ec482010-09-04 10:47:48 +010049 ALT_SMP(test_for_ipi r0, r6, r5, lr)
50 ALT_UP_B(9997f)
Russell King791be9b2005-05-21 18:16:44 +010051 movne r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +010052 adrne lr, BSYM(1b)
Russell King791be9b2005-05-21 18:16:44 +010053 bne do_IPI
Russell King37ee16a2005-11-08 19:08:05 +000054
55#ifdef CONFIG_LOCAL_TIMERS
56 test_for_ltirq r0, r6, r5, lr
57 movne r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +010058 adrne lr, BSYM(1b)
Russell King37ee16a2005-11-08 19:08:05 +000059 bne do_local_timer
60#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100619997:
Russell King791be9b2005-05-21 18:16:44 +010062#endif
63
Russell King187a51a2005-05-21 18:14:44 +010064 .endm
65
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050066#ifdef CONFIG_KPROBES
67 .section .kprobes.text,"ax",%progbits
68#else
69 .text
70#endif
71
Russell King187a51a2005-05-21 18:14:44 +010072/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 * Invalid mode handlers
74 */
Russell Kingccea7a12005-05-31 22:22:32 +010075 .macro inv_entry, reason
76 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010077 ARM( stmib sp, {r1 - lr} )
78 THUMB( stmia sp, {r0 - r12} )
79 THUMB( str sp, [sp, #S_SP] )
80 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 mov r1, #\reason
82 .endm
83
84__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010085 inv_entry BAD_PREFETCH
86 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010087ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010090 inv_entry BAD_DATA
91 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010092ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010095 inv_entry BAD_IRQ
96 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010097ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100100 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Russell Kingccea7a12005-05-31 22:22:32 +0100102 @
103 @ XXX fall through to common_invalid
104 @
105
106@
107@ common_invalid - generic code for failed exception (re-entrant version of handlers)
108@
109common_invalid:
110 zero_fp
111
112 ldmia r0, {r4 - r6}
113 add r0, sp, #S_PC @ here for interlock avoidance
114 mov r7, #-1 @ "" "" "" ""
115 str r4, [sp] @ save preserved r0
116 stmia r0, {r5 - r7} @ lr_<exception>,
117 @ cpsr_<exception>, "old_r0"
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100121ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/*
124 * SVC mode handlers
125 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000126
127#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
128#define SPFIX(code...) code
129#else
130#define SPFIX(code...)
131#endif
132
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500133 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100134 UNWIND(.fnstart )
135 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100136 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
137#ifdef CONFIG_THUMB2_KERNEL
138 SPFIX( str r0, [sp] ) @ temporarily saved
139 SPFIX( mov r0, sp )
140 SPFIX( tst r0, #4 ) @ test original stack alignment
141 SPFIX( ldr r0, [sp] ) @ restored
142#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000143 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100144#endif
145 SPFIX( subeq sp, sp, #4 )
146 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100147
148 ldmia r0, {r1 - r3}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100149 add r5, sp, #S_SP - 4 @ here for interlock avoidance
Russell Kingccea7a12005-05-31 22:22:32 +0100150 mov r4, #-1 @ "" "" "" ""
Catalin Marinasb86040a2009-07-24 12:32:54 +0100151 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
152 SPFIX( addeq r0, r0, #4 )
153 str r1, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100154 @ from the exception stack
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 mov r1, lr
157
158 @
159 @ We are now ready to fill in the remaining blanks on the stack:
160 @
161 @ r0 - sp_svc
162 @ r1 - lr_svc
163 @ r2 - lr_<exception>, already fixed up for correct return/restart
164 @ r3 - spsr_<exception>
165 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
166 @
167 stmia r5, {r0 - r4}
168 .endm
169
170 .align 5
171__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100172 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 @
175 @ get ready to re-enable interrupts if appropriate
176 @
177 mrs r9, cpsr
178 tst r3, #PSR_I_BIT
179 biceq r9, r9, #PSR_I_BIT
180
181 @
182 @ Call the processor-specific abort handler:
183 @
184 @ r2 - aborted context pc
185 @ r3 - aborted context cpsr
186 @
187 @ The abort handler must return the aborted address in r0, and
188 @ the fault status register in r1. r9 must be preserved.
189 @
Paul Brook48d79272008-04-18 22:43:07 +0100190#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 ldr r4, .LCprocfns
192 mov lr, pc
Paul Brook48d79272008-04-18 22:43:07 +0100193 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#else
Paul Brook48d79272008-04-18 22:43:07 +0100195 bl CPU_DABORT_HANDLER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#endif
197
198 @
199 @ set desired IRQ state, then call main handler
200 @
Will Deacon7e202692010-11-28 14:57:24 +0000201 debug_entry r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 msr cpsr_c, r9
203 mov r2, sp
204 bl do_DataAbort
205
206 @
207 @ IRQs off again before pulling preserved data off the stack
208 @
Russell Kingac788842010-07-10 10:10:18 +0100209 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 @
212 @ restore SPSR and restart the instruction
213 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100214 ldr r2, [sp, #S_PSR]
215 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100216 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100217ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 .align 5
220__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100221 svc_entry
222
Russell Kingac788842010-07-10 10:10:18 +0100223#ifdef CONFIG_TRACE_IRQFLAGS
224 bl trace_hardirqs_off
225#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100227 get_thread_info tsk
228 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
229 add r7, r8, #1 @ increment it
230 str r7, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100232
Russell King187a51a2005-05-21 18:14:44 +0100233 irq_handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#ifdef CONFIG_PREEMPT
Russell King28fab1a2008-04-13 17:47:35 +0100235 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
Russell King706fdd92005-05-21 18:15:45 +0100236 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100237 teq r8, #0 @ if preempt count != 0
238 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 tst r0, #_TIF_NEED_RESCHED
240 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100242 ldr r4, [sp, #S_PSR] @ irqs are already disabled
Russell King7ad1bcb2006-08-27 12:07:02 +0100243#ifdef CONFIG_TRACE_IRQFLAGS
Catalin Marinasb86040a2009-07-24 12:32:54 +0100244 tst r4, #PSR_I_BIT
Russell King7ad1bcb2006-08-27 12:07:02 +0100245 bleq trace_hardirqs_on
246#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100247 svc_exit r4 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100248 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100249ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251 .ltorg
252
253#ifdef CONFIG_PREEMPT
254svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100255 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100257 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100259 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 b 1b
261#endif
262
263 .align 5
264__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500265#ifdef CONFIG_KPROBES
266 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
267 @ it obviously needs free stack space which then will belong to
268 @ the saved context.
269 svc_entry 64
270#else
Russell Kingccea7a12005-05-31 22:22:32 +0100271 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 @
275 @ call emulation code, which returns using r9 if it has emulated
276 @ the instruction, or the more conventional lr if we are to treat
277 @ this as a real undefined instruction
278 @
279 @ r0 - instruction
280 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100281#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 ldr r0, [r2, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100283#else
284 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
285 and r9, r0, #0xf800
286 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
287 ldrhhs r9, [r2] @ bottom 16 bits
288 orrhs r0, r9, r0, lsl #16
289#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100290 adr r9, BSYM(1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 bl call_fpe
292
293 mov r0, sp @ struct pt_regs *regs
294 bl do_undefinstr
295
296 @
297 @ IRQs off again before pulling preserved data off the stack
298 @
Russell Kingac788842010-07-10 10:10:18 +01002991: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301 @
302 @ restore SPSR and restart the instruction
303 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100304 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
305 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100306 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100307ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 .align 5
310__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100311 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313 @
314 @ re-enable interrupts if appropriate
315 @
316 mrs r9, cpsr
317 tst r3, #PSR_I_BIT
318 biceq r9, r9, #PSR_I_BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Paul Brook48d79272008-04-18 22:43:07 +0100320 mov r0, r2 @ pass address of aborted instruction.
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100321#ifdef MULTI_PABORT
Paul Brook48d79272008-04-18 22:43:07 +0100322 ldr r4, .LCprocfns
323 mov lr, pc
324 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
325#else
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100326 bl CPU_PABORT_HANDLER
Paul Brook48d79272008-04-18 22:43:07 +0100327#endif
Will Deacon7e202692010-11-28 14:57:24 +0000328 debug_entry r1
Paul Brook48d79272008-04-18 22:43:07 +0100329 msr cpsr_c, r9 @ Maybe enable interrupts
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100330 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 bl do_PrefetchAbort @ call abort handler
332
333 @
334 @ IRQs off again before pulling preserved data off the stack
335 @
Russell Kingac788842010-07-10 10:10:18 +0100336 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 @
339 @ restore SPSR and restart the instruction
340 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100341 ldr r2, [sp, #S_PSR]
342 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100343 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100344ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
346 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100347.LCcralign:
348 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100349#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350.LCprocfns:
351 .word processor
352#endif
353.LCfp:
354 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356/*
357 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000358 *
359 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000361
362#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
363#error "sizeof(struct pt_regs) must be a multiple of 8"
364#endif
365
Russell Kingccea7a12005-05-31 22:22:32 +0100366 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100367 UNWIND(.fnstart )
368 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100369 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100370 ARM( stmib sp, {r1 - r12} )
371 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100372
373 ldmia r0, {r1 - r3}
374 add r0, sp, #S_PC @ here for interlock avoidance
375 mov r4, #-1 @ "" "" "" ""
376
377 str r1, [sp] @ save the "real" r0 copied
378 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 @
381 @ We are now ready to fill in the remaining blanks on the stack:
382 @
383 @ r2 - lr_<exception>, already fixed up for correct return/restart
384 @ r3 - spsr_<exception>
385 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
386 @
387 @ Also, separately save sp_usr and lr_usr
388 @
Russell Kingccea7a12005-05-31 22:22:32 +0100389 stmia r0, {r2 - r4}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100390 ARM( stmdb r0, {sp, lr}^ )
391 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 @
394 @ Enable the alignment trap while in kernel mode
395 @
Russell King49f680e2005-05-31 18:02:00 +0100396 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 @
399 @ Clear FP to mark the first stack frame
400 @
401 zero_fp
402 .endm
403
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100404 .macro kuser_cmpxchg_check
405#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
406#ifndef CONFIG_MMU
407#warning "NPTL on non MMU needs fixing"
408#else
409 @ Make sure our user space atomic helper is restarted
410 @ if it was interrupted in a critical region. Here we
411 @ perform a quick test inline since it should be false
412 @ 99.9999% of the time. The rest is done out of line.
413 cmp r2, #TASK_SIZE
414 blhs kuser_cmpxchg_fixup
415#endif
416#endif
417 .endm
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 .align 5
420__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100421 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100422 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 @
425 @ Call the processor-specific abort handler:
426 @
427 @ r2 - aborted context pc
428 @ r3 - aborted context cpsr
429 @
430 @ The abort handler must return the aborted address in r0, and
431 @ the fault status register in r1.
432 @
Paul Brook48d79272008-04-18 22:43:07 +0100433#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 ldr r4, .LCprocfns
435 mov lr, pc
Paul Brook48d79272008-04-18 22:43:07 +0100436 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437#else
Paul Brook48d79272008-04-18 22:43:07 +0100438 bl CPU_DABORT_HANDLER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439#endif
440
441 @
442 @ IRQs on, then call the main handler
443 @
Will Deacon7e202692010-11-28 14:57:24 +0000444 debug_entry r1
Russell King1ec42c02005-04-26 15:18:26 +0100445 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100447 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100449 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100450ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 .align 5
453__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100454 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100455 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100459 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
460 add r7, r8, #1 @ increment it
461 str r7, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100463
Russell King187a51a2005-05-21 18:14:44 +0100464 irq_handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100466 ldr r0, [tsk, #TI_PREEMPT]
467 str r8, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 teq r0, r7
Catalin Marinasb86040a2009-07-24 12:32:54 +0100469 ARM( strne r0, [r0, -r0] )
470 THUMB( movne r0, #0 )
471 THUMB( strne r0, [r0] )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 mov why, #0
475 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100476 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100477ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 .ltorg
480
481 .align 5
482__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100483 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 @
486 @ fall through to the emulation code, which returns using r9 if
487 @ it has emulated the instruction, or the more conventional lr
488 @ if we are to treat this as a real undefined instruction
489 @
490 @ r0 - instruction
491 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100492 adr r9, BSYM(ret_from_exception)
493 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100494 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100495 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100496 subeq r4, r2, #4 @ ARM instr at LR - 4
497 subne r4, r2, #2 @ Thumb instr at LR - 2
4981: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100499#ifdef CONFIG_CPU_ENDIAN_BE8
500 reveq r0, r0 @ little endian instruction
501#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100502 beq call_fpe
503 @ Thumb instruction
504#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01005052:
506 ARM( ldrht r5, [r4], #2 )
507 THUMB( ldrht r5, [r4] )
508 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100509 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
510 cmp r0, #0xe800 @ 32bit instruction if xx != 0
511 blo __und_usr_unknown
5123: ldrht r0, [r4]
513 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
514 orr r0, r0, r5, lsl #16
515#else
516 b __und_usr_unknown
517#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100518 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100519ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 @
522 @ fallthrough to call_fpe
523 @
524
525/*
526 * The out of line fixup for the ldrt above.
527 */
Russell King42604152010-04-19 10:15:03 +0100528 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01005294: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100530 .popsection
531 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100532 .long 1b, 4b
533#if __LINUX_ARM_ARCH__ >= 7
534 .long 2b, 4b
535 .long 3b, 4b
536#endif
Russell King42604152010-04-19 10:15:03 +0100537 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539/*
540 * Check whether the instruction is a co-processor instruction.
541 * If yes, we need to call the relevant co-processor handler.
542 *
543 * Note that we don't do a full check here for the co-processor
544 * instructions; all instructions with bit 27 set are well
545 * defined. The only instructions that should fault are the
546 * co-processor instructions. However, we have to watch out
547 * for the ARM6/ARM7 SWI bug.
548 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100549 * NEON is a special case that has to be handled here. Not all
550 * NEON instructions are co-processor instructions, so we have
551 * to make a special case of checking for them. Plus, there's
552 * five groups of them, so we have a table of mask/opcode pairs
553 * to check against, and if any match then we branch off into the
554 * NEON handler code.
555 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 * Emulators may wish to make use of the following registers:
557 * r0 = instruction opcode.
558 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000559 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000561 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 */
Paul Brookcb170a42008-04-18 22:43:08 +0100563 @
564 @ Fall-through from Thumb-2 __und_usr
565 @
566#ifdef CONFIG_NEON
567 adr r6, .LCneon_thumb_opcodes
568 b 2f
569#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100571#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100572 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005732:
574 ldr r7, [r6], #4 @ mask value
575 cmp r7, #0 @ end mask?
576 beq 1f
577 and r8, r0, r7
578 ldr r7, [r6], #4 @ opcode bits matching in mask
579 cmp r8, r7 @ NEON instruction?
580 bne 2b
581 get_thread_info r10
582 mov r7, #1
583 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
584 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
585 b do_vfp @ let VFP handler handle this
5861:
587#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100589 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
591 and r8, r0, #0x0f000000 @ mask out op-code bits
592 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
593#endif
594 moveq pc, lr
595 get_thread_info r10 @ get current thread
596 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100597 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 mov r7, #1
599 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100600 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
601 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602#ifdef CONFIG_IWMMXT
603 @ Test if we need to give access to iWMMXt coprocessors
604 ldr r5, [r10, #TI_FLAGS]
605 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
606 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
607 bcs iwmmxt_task_enable
608#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100609 ARM( add pc, pc, r8, lsr #6 )
610 THUMB( lsl r8, r8, #2 )
611 THUMB( add pc, r8 )
612 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Catalin Marinasa771fe62009-10-12 17:31:20 +0100614 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100615 W(b) do_fpe @ CP#1 (FPE)
616 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100617 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100618#ifdef CONFIG_CRUNCH
619 b crunch_task_enable @ CP#4 (MaverickCrunch)
620 b crunch_task_enable @ CP#5 (MaverickCrunch)
621 b crunch_task_enable @ CP#6 (MaverickCrunch)
622#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100623 movw_pc lr @ CP#4
624 movw_pc lr @ CP#5
625 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100626#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100627 movw_pc lr @ CP#7
628 movw_pc lr @ CP#8
629 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100631 W(b) do_vfp @ CP#10 (VFP)
632 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100634 movw_pc lr @ CP#10 (VFP)
635 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100637 movw_pc lr @ CP#12
638 movw_pc lr @ CP#13
639 movw_pc lr @ CP#14 (Debug)
640 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Catalin Marinasb5872db2008-01-10 19:16:17 +0100642#ifdef CONFIG_NEON
643 .align 6
644
Paul Brookcb170a42008-04-18 22:43:08 +0100645.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100646 .word 0xfe000000 @ mask
647 .word 0xf2000000 @ opcode
648
649 .word 0xff100000 @ mask
650 .word 0xf4000000 @ opcode
651
652 .word 0x00000000 @ mask
653 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100654
655.LCneon_thumb_opcodes:
656 .word 0xef000000 @ mask
657 .word 0xef000000 @ opcode
658
659 .word 0xff100000 @ mask
660 .word 0xf9000000 @ opcode
661
662 .word 0x00000000 @ mask
663 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100664#endif
665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000667 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 ldr r4, .LCfp
669 add r10, r10, #TI_FPSTATE @ r10 = workspace
670 ldr pc, [r4] @ Call FP module USR entry point
671
672/*
673 * The FP module is called with these registers set:
674 * r0 = instruction
675 * r2 = PC+4
676 * r9 = normal "successful" return address
677 * r10 = FP workspace
678 * lr = unrecognised FP instruction return address
679 */
680
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100681 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000683 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100684 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Catalin Marinas83e686e2009-09-18 23:27:07 +0100686ENTRY(no_fp)
687 mov pc, lr
688ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000689
690__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000691 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100693 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100695ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
697 .align 5
698__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100699 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Paul Brook48d79272008-04-18 22:43:07 +0100701 mov r0, r2 @ pass address of aborted instruction.
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100702#ifdef MULTI_PABORT
Paul Brook48d79272008-04-18 22:43:07 +0100703 ldr r4, .LCprocfns
704 mov lr, pc
705 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
706#else
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100707 bl CPU_PABORT_HANDLER
Paul Brook48d79272008-04-18 22:43:07 +0100708#endif
Will Deacon7e202692010-11-28 14:57:24 +0000709 debug_entry r1
Russell King1ec42c02005-04-26 15:18:26 +0100710 enable_irq @ Enable interrupts
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100711 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 bl do_PrefetchAbort @ call abort handler
Catalin Marinasc4c57162009-02-16 11:42:09 +0100713 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /* fall through */
715/*
716 * This is the return code to user mode for abort handlers
717 */
718ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100719 UNWIND(.fnstart )
720 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 get_thread_info tsk
722 mov why, #0
723 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100724 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100725ENDPROC(__pabt_usr)
726ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728/*
729 * Register switch for ARMv3 and ARMv4 processors
730 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
731 * previous and next are guaranteed not to be the same.
732 */
733ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100734 UNWIND(.fnstart )
735 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 add ip, r1, #TI_CPU_SAVE
737 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100738 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
739 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
740 THUMB( str sp, [ip], #4 )
741 THUMB( str lr, [ip], #4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100742#ifdef CONFIG_MMU
743 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000744#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100745 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400746#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
747 ldr r7, [r2, #TI_TASK]
748 ldr r8, =__stack_chk_guard
749 ldr r7, [r7, #TSK_STACK_CANARY]
750#endif
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000751#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000753#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100754 mov r5, r0
755 add r4, r2, #TI_CPU_SAVE
756 ldr r0, =thread_notify_head
757 mov r1, #THREAD_NOTIFY_SWITCH
758 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400759#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
760 str r7, [r8]
761#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100762 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100763 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100764 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
765 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
766 THUMB( ldr sp, [ip], #4 )
767 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100768 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100769ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100772
773/*
774 * User helpers.
775 *
776 * These are segment of kernel provided user code reachable from user space
777 * at a fixed address in kernel memory. This is used to provide user space
778 * with some operations which require kernel help because of unimplemented
779 * native feature and/or instructions in many ARM CPUs. The idea is for
780 * this code to be executed directly in user mode for best efficiency but
781 * which is too intimate with the kernel counter part to be left to user
782 * libraries. In fact this code might even differ from one CPU to another
783 * depending on the available instruction set and restrictions like on
784 * SMP systems. In other words, the kernel reserves the right to change
785 * this code as needed without warning. Only the entry points and their
786 * results are guaranteed to be stable.
787 *
788 * Each segment is 32-byte aligned and will be moved to the top of the high
789 * vector page. New segments (if ever needed) must be added in front of
790 * existing ones. This mechanism should be used only for things that are
791 * really small and justified, and not be abused freely.
792 *
793 * User space is expected to implement those things inline when optimizing
794 * for a processor that has the necessary native support, but only if such
795 * resulting binaries are already to be incompatible with earlier ARM
796 * processors due to the use of unsupported instructions other than what
797 * is provided here. In other words don't make binaries unable to run on
798 * earlier processors just for the sake of not using these kernel helpers
799 * if your compiled code is not going to use the new instructions for other
800 * purpose.
801 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100802 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100803
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100804 .macro usr_ret, reg
805#ifdef CONFIG_ARM_THUMB
806 bx \reg
807#else
808 mov pc, \reg
809#endif
810 .endm
811
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100812 .align 5
813 .globl __kuser_helper_start
814__kuser_helper_start:
815
816/*
817 * Reference prototype:
818 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000819 * void __kernel_memory_barrier(void)
820 *
821 * Input:
822 *
823 * lr = return address
824 *
825 * Output:
826 *
827 * none
828 *
829 * Clobbered:
830 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100831 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000832 *
833 * Definition and user space usage example:
834 *
835 * typedef void (__kernel_dmb_t)(void);
836 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
837 *
838 * Apply any needed memory barrier to preserve consistency with data modified
839 * manually and __kuser_cmpxchg usage.
840 *
841 * This could be used as follows:
842 *
843 * #define __kernel_dmb() \
844 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100845 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000846 */
847
848__kuser_memory_barrier: @ 0xffff0fa0
Russell Kingbac4e962009-05-25 20:58:00 +0100849 smp_dmb
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100850 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000851
852 .align 5
853
854/*
855 * Reference prototype:
856 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100857 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
858 *
859 * Input:
860 *
861 * r0 = oldval
862 * r1 = newval
863 * r2 = ptr
864 * lr = return address
865 *
866 * Output:
867 *
868 * r0 = returned value (zero or non-zero)
869 * C flag = set if r0 == 0, clear if r0 != 0
870 *
871 * Clobbered:
872 *
873 * r3, ip, flags
874 *
875 * Definition and user space usage example:
876 *
877 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
878 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
879 *
880 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
881 * Return zero if *ptr was changed or non-zero if no exchange happened.
882 * The C flag is also set if *ptr was changed to allow for assembly
883 * optimization in the calling code.
884 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000885 * Notes:
886 *
887 * - This routine already includes memory barriers as needed.
888 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100889 * For example, a user space atomic_add implementation could look like this:
890 *
891 * #define atomic_add(ptr, val) \
892 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
893 * register unsigned int __result asm("r1"); \
894 * asm volatile ( \
895 * "1: @ atomic_add\n\t" \
896 * "ldr r0, [r2]\n\t" \
897 * "mov r3, #0xffff0fff\n\t" \
898 * "add lr, pc, #4\n\t" \
899 * "add r1, r0, %2\n\t" \
900 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
901 * "bcc 1b" \
902 * : "=&r" (__result) \
903 * : "r" (__ptr), "rIL" (val) \
904 * : "r0","r3","ip","lr","cc","memory" ); \
905 * __result; })
906 */
907
908__kuser_cmpxchg: @ 0xffff0fc0
909
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100910#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100911
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100912 /*
913 * Poor you. No fast solution possible...
914 * The kernel itself must perform the operation.
915 * A special ghost syscall is used for that (see traps.c).
916 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000917 stmfd sp!, {r7, lr}
Russell Kingcc20d422009-11-09 23:53:29 +0000918 ldr r7, =1f @ it's 20 bits
919 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000920 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00009211: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100922
923#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100924
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000925#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100926
927 /*
928 * The only thing that can break atomicity in this cmpxchg
929 * implementation is either an IRQ or a data abort exception
930 * causing another process/thread to be scheduled in the middle
931 * of the critical sequence. To prevent this, code is added to
932 * the IRQ and data abort exception handlers to set the pc back
933 * to the beginning of the critical section if it is found to be
934 * within that critical section (see kuser_cmpxchg_fixup).
935 */
9361: ldr r3, [r2] @ load current val
937 subs r3, r3, r0 @ compare with oldval
9382: streq r1, [r2] @ store newval if eq
939 rsbs r0, r3, #0 @ set return val and C flag
940 usr_ret lr
941
942 .text
943kuser_cmpxchg_fixup:
944 @ Called from kuser_cmpxchg_check macro.
945 @ r2 = address of interrupted insn (must be preserved).
946 @ sp = saved regs. r7 and r8 are clobbered.
947 @ 1b = first critical insn, 2b = last critical insn.
948 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
949 mov r7, #0xffff0fff
950 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
951 subs r8, r2, r7
952 rsbcss r8, r8, #(2b - 1b)
953 strcs r7, [sp, #S_PC]
954 mov pc, lr
955 .previous
956
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000957#else
958#warning "NPTL on non MMU needs fixing"
959 mov r0, #-1
960 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100961 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100962#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100963
964#else
965
Russell King7511bce2010-01-12 18:59:16 +0000966 smp_dmb
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009671: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100968 subs r3, r3, r0
969 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100970 teqeq r3, #1
971 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100972 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100973 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100974 ALT_SMP(b __kuser_memory_barrier)
975 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100976
977#endif
978
979 .align 5
980
981/*
982 * Reference prototype:
983 *
984 * int __kernel_get_tls(void)
985 *
986 * Input:
987 *
988 * lr = return address
989 *
990 * Output:
991 *
992 * r0 = TLS value
993 *
994 * Clobbered:
995 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100996 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100997 *
998 * Definition and user space usage example:
999 *
1000 * typedef int (__kernel_get_tls_t)(void);
1001 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
1002 *
1003 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
1004 *
1005 * This could be used as follows:
1006 *
1007 * #define __kernel_get_tls() \
1008 * ({ register unsigned int __val asm("r0"); \
1009 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1010 * : "=r" (__val) : : "lr","cc" ); \
1011 * __val; })
1012 */
1013
1014__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001015 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +01001016 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001017 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
1018 .rep 4
1019 .word 0 @ 0xffff0ff0 software TLS value, then
1020 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001021
1022/*
1023 * Reference declaration:
1024 *
1025 * extern unsigned int __kernel_helper_version;
1026 *
1027 * Definition and user space usage example:
1028 *
1029 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1030 *
1031 * User space may read this to determine the curent number of helpers
1032 * available.
1033 */
1034
1035__kuser_helper_version: @ 0xffff0ffc
1036 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1037
1038 .globl __kuser_helper_end
1039__kuser_helper_end:
1040
Catalin Marinasb86040a2009-07-24 12:32:54 +01001041 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043/*
1044 * Vector stubs.
1045 *
Russell King79335232005-04-26 15:17:42 +01001046 * This code is copied to 0xffff0200 so we can use branches in the
1047 * vectors, rather than ldr's. Note that this code must not
1048 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 *
1050 * Common stub entry macro:
1051 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001052 *
1053 * SP points to a minimal amount of processor-private memory, the address
1054 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001056 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 .align 5
1058
1059vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 .if \correction
1061 sub lr, lr, #\correction
1062 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Russell Kingccea7a12005-05-31 22:22:32 +01001064 @
1065 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1066 @ (parent CPSR)
1067 @
1068 stmia sp, {r0, lr} @ save r0, lr
1069 mrs lr, spsr
1070 str lr, [sp, #8] @ save spsr
1071
1072 @
1073 @ Prepare for SVC32 mode. IRQs remain disabled.
1074 @
1075 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001076 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001077 msr spsr_cxsf, r0
1078
1079 @
1080 @ the branch table must immediately follow this code
1081 @
Russell Kingccea7a12005-05-31 22:22:32 +01001082 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001083 THUMB( adr r0, 1f )
1084 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001085 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001086 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001087 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001088ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001089
1090 .align 2
1091 @ handler addresses follow this label
10921:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 .endm
1094
Russell King79335232005-04-26 15:17:42 +01001095 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096__stubs_start:
1097/*
1098 * Interrupt dispatcher
1099 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001100 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 .long __irq_usr @ 0 (USR_26 / USR_32)
1103 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1104 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1105 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1106 .long __irq_invalid @ 4
1107 .long __irq_invalid @ 5
1108 .long __irq_invalid @ 6
1109 .long __irq_invalid @ 7
1110 .long __irq_invalid @ 8
1111 .long __irq_invalid @ 9
1112 .long __irq_invalid @ a
1113 .long __irq_invalid @ b
1114 .long __irq_invalid @ c
1115 .long __irq_invalid @ d
1116 .long __irq_invalid @ e
1117 .long __irq_invalid @ f
1118
1119/*
1120 * Data abort dispatcher
1121 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1122 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001123 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125 .long __dabt_usr @ 0 (USR_26 / USR_32)
1126 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1127 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1128 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1129 .long __dabt_invalid @ 4
1130 .long __dabt_invalid @ 5
1131 .long __dabt_invalid @ 6
1132 .long __dabt_invalid @ 7
1133 .long __dabt_invalid @ 8
1134 .long __dabt_invalid @ 9
1135 .long __dabt_invalid @ a
1136 .long __dabt_invalid @ b
1137 .long __dabt_invalid @ c
1138 .long __dabt_invalid @ d
1139 .long __dabt_invalid @ e
1140 .long __dabt_invalid @ f
1141
1142/*
1143 * Prefetch abort dispatcher
1144 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1145 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001146 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 .long __pabt_usr @ 0 (USR_26 / USR_32)
1149 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1150 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1151 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1152 .long __pabt_invalid @ 4
1153 .long __pabt_invalid @ 5
1154 .long __pabt_invalid @ 6
1155 .long __pabt_invalid @ 7
1156 .long __pabt_invalid @ 8
1157 .long __pabt_invalid @ 9
1158 .long __pabt_invalid @ a
1159 .long __pabt_invalid @ b
1160 .long __pabt_invalid @ c
1161 .long __pabt_invalid @ d
1162 .long __pabt_invalid @ e
1163 .long __pabt_invalid @ f
1164
1165/*
1166 * Undef instr entry dispatcher
1167 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1168 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001169 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 .long __und_usr @ 0 (USR_26 / USR_32)
1172 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1173 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1174 .long __und_svc @ 3 (SVC_26 / SVC_32)
1175 .long __und_invalid @ 4
1176 .long __und_invalid @ 5
1177 .long __und_invalid @ 6
1178 .long __und_invalid @ 7
1179 .long __und_invalid @ 8
1180 .long __und_invalid @ 9
1181 .long __und_invalid @ a
1182 .long __und_invalid @ b
1183 .long __und_invalid @ c
1184 .long __und_invalid @ d
1185 .long __und_invalid @ e
1186 .long __und_invalid @ f
1187
1188 .align 5
1189
1190/*=============================================================================
1191 * Undefined FIQs
1192 *-----------------------------------------------------------------------------
1193 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1194 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1195 * Basically to switch modes, we *HAVE* to clobber one register... brain
1196 * damage alert! I don't think that we can execute any code in here in any
1197 * other mode than FIQ... Ok you can switch to another mode, but you can't
1198 * get out of that mode without clobbering one register.
1199 */
1200vector_fiq:
1201 disable_fiq
1202 subs pc, lr, #4
1203
1204/*=============================================================================
1205 * Address exception handler
1206 *-----------------------------------------------------------------------------
1207 * These aren't too critical.
1208 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1209 */
1210
1211vector_addrexcptn:
1212 b vector_addrexcptn
1213
1214/*
1215 * We group all the following data together to optimise
1216 * for CPUs with separate I & D caches.
1217 */
1218 .align 5
1219
1220.LCvswi:
1221 .word vector_swi
1222
Russell King79335232005-04-26 15:17:42 +01001223 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224__stubs_end:
1225
Russell King79335232005-04-26 15:17:42 +01001226 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
Russell King79335232005-04-26 15:17:42 +01001228 .globl __vectors_start
1229__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001230 ARM( swi SYS_ERROR0 )
1231 THUMB( svc #0 )
1232 THUMB( nop )
1233 W(b) vector_und + stubs_offset
1234 W(ldr) pc, .LCvswi + stubs_offset
1235 W(b) vector_pabt + stubs_offset
1236 W(b) vector_dabt + stubs_offset
1237 W(b) vector_addrexcptn + stubs_offset
1238 W(b) vector_irq + stubs_offset
1239 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
Russell King79335232005-04-26 15:17:42 +01001241 .globl __vectors_end
1242__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 .data
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 .globl cr_alignment
1247 .globl cr_no_alignment
1248cr_alignment:
1249 .space 4
1250cr_no_alignment:
1251 .space 4