blob: 732837eafabe1202ee3cb0864bf58e43d1809532 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070025
26#include "xhci.h"
27
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070028/* Device for a quirk */
29#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
30#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
31
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020032#define PCI_VENDOR_ID_ETRON 0x1b6f
33#define PCI_DEVICE_ID_ASROCK_P67 0x7023
34
Sarah Sharp66d4ead2009-04-27 19:52:28 -070035static const char hcd_name[] = "xhci_hcd";
36
37/* called after powerup, by probe or system-pm "wakeup" */
38static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
39{
40 /*
41 * TODO: Implement finding debug ports later.
42 * TODO: see if there are any quirks that need to be added to handle
43 * new extended capabilities.
44 */
45
46 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
47 if (!pci_set_mwi(pdev))
48 xhci_dbg(xhci, "MWI active\n");
49
50 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
51 return 0;
52}
53
54/* called during probe() after chip reset completes */
55static int xhci_pci_setup(struct usb_hcd *hcd)
56{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -080057 struct xhci_hcd *xhci;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070058 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
59 int retval;
Sarah Sharp006d5822010-07-29 22:13:22 -070060 u32 temp;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070061
Sarah Sharpbc88d2e2010-05-18 16:05:21 -070062 hcd->self.sg_tablesize = TRBS_PER_SEGMENT - 2;
David Vrabel4c1bd3d2009-08-24 14:44:30 +010063
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -080064 if (usb_hcd_is_primary_hcd(hcd)) {
65 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
66 if (!xhci)
67 return -ENOMEM;
68 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
69 xhci->main_hcd = hcd;
70 /* Mark the first roothub as being USB 2.0.
71 * The xHCI driver will register the USB 3.0 roothub.
72 */
73 hcd->speed = HCD_USB2;
74 hcd->self.root_hub->speed = USB_SPEED_HIGH;
75 /*
76 * USB 2.0 roothub under xHCI has an integrated TT,
77 * (rate matching hub) as opposed to having an OHCI/UHCI
78 * companion controller.
79 */
80 hcd->has_tt = 1;
81 } else {
82 /* xHCI private pointer was set in xhci_pci_probe for the second
83 * registered roothub.
84 */
85 xhci = hcd_to_xhci(hcd);
86 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
87 if (HCC_64BIT_ADDR(temp)) {
88 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
89 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
90 } else {
91 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
92 }
93 return 0;
94 }
Sarah Sharpb02d0ed2010-10-26 11:03:44 -070095
Sarah Sharp66d4ead2009-04-27 19:52:28 -070096 xhci->cap_regs = hcd->regs;
97 xhci->op_regs = hcd->regs +
98 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
99 xhci->run_regs = hcd->regs +
100 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
101 /* Cache read-only capability registers */
102 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
103 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
104 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700105 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
106 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
108 xhci_print_registers(xhci);
109
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700110 /* Look for vendor-specific quirks */
111 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpf5182b42011-06-02 11:33:02 -0700112 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK) {
113 if (pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700114 xhci->quirks |= XHCI_RESET_EP_QUIRK;
115 xhci_dbg(xhci, "QUIRK: Fresco Logic xHC needs configure"
116 " endpoint cmd after reset endpoint\n");
Sarah Sharpf5182b42011-06-02 11:33:02 -0700117 }
118 /* Fresco Logic confirms: all revisions of this chip do not
119 * support MSI, even though some of them claim to in their PCI
120 * capabilities.
121 */
122 xhci->quirks |= XHCI_BROKEN_MSI;
123 xhci_dbg(xhci, "QUIRK: Fresco Logic revision %u "
124 "has broken MSI implementation\n",
125 pdev->revision);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700126 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700127
Sarah Sharp02386342010-05-24 13:25:28 -0700128 if (pdev->vendor == PCI_VENDOR_ID_NEC)
129 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700130
Andiry Xu7e393a82011-09-23 14:19:54 -0700131 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
132 xhci->quirks |= XHCI_AMD_0x96_HOST;
133
Andiry Xuc41136b2011-03-22 17:08:14 +0800134 /* AMD PLL quirk */
135 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
136 xhci->quirks |= XHCI_AMD_PLL_FIX;
Sarah Sharpad808332011-05-25 10:43:56 -0700137 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
138 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
139 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700140 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
141 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700142 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpad808332011-05-25 10:43:56 -0700143 }
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200144 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
145 pdev->device == PCI_DEVICE_ID_ASROCK_P67) {
146 xhci->quirks |= XHCI_RESET_ON_RESUME;
147 xhci_dbg(xhci, "QUIRK: Resetting on resume\n");
148 }
Andiry Xuc41136b2011-03-22 17:08:14 +0800149
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700150 /* Make sure the HC is halted. */
151 retval = xhci_halt(xhci);
152 if (retval)
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700153 goto error;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700154
155 xhci_dbg(xhci, "Resetting HCD\n");
156 /* Reset the internal HC memory state and registers. */
157 retval = xhci_reset(xhci);
158 if (retval)
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700159 goto error;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700160 xhci_dbg(xhci, "Reset complete\n");
161
Sarah Sharp006d5822010-07-29 22:13:22 -0700162 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
163 if (HCC_64BIT_ADDR(temp)) {
164 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
165 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
166 } else {
167 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
168 }
169
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700170 xhci_dbg(xhci, "Calling HCD init\n");
171 /* Initialize HCD and host controller data structures. */
172 retval = xhci_init(hcd);
173 if (retval)
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700174 goto error;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700175 xhci_dbg(xhci, "Called HCD init\n");
176
177 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
178 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
179
180 /* Find any debug ports */
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700181 retval = xhci_pci_reinit(xhci, pdev);
182 if (!retval)
183 return retval;
184
185error:
186 kfree(xhci);
187 return retval;
188}
189
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800190/*
191 * We need to register our own PCI probe function (instead of the USB core's
192 * function) in order to create a second roothub under xHCI.
193 */
194static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
195{
196 int retval;
197 struct xhci_hcd *xhci;
198 struct hc_driver *driver;
199 struct usb_hcd *hcd;
200
201 driver = (struct hc_driver *)id->driver_data;
202 /* Register the USB 2.0 roothub.
203 * FIXME: USB core must know to register the USB 2.0 roothub first.
204 * This is sort of silly, because we could just set the HCD driver flags
205 * to say USB 2.0, but I'm not sure what the implications would be in
206 * the other parts of the HCD code.
207 */
208 retval = usb_hcd_pci_probe(dev, id);
209
210 if (retval)
211 return retval;
212
213 /* USB 2.0 roothub is stored in the PCI device now. */
214 hcd = dev_get_drvdata(&dev->dev);
215 xhci = hcd_to_xhci(hcd);
216 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
217 pci_name(dev), hcd);
218 if (!xhci->shared_hcd) {
219 retval = -ENOMEM;
220 goto dealloc_usb2_hcd;
221 }
222
223 /* Set the xHCI pointer before xhci_pci_setup() (aka hcd_driver.reset)
224 * is called by usb_add_hcd().
225 */
226 *((struct xhci_hcd **) xhci->shared_hcd->hcd_priv) = xhci;
227
228 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800229 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800230 if (retval)
231 goto put_usb3_hcd;
232 /* Roothub already marked as USB 3.0 speed */
233 return 0;
234
235put_usb3_hcd:
236 usb_put_hcd(xhci->shared_hcd);
237dealloc_usb2_hcd:
238 usb_hcd_pci_remove(dev);
239 return retval;
240}
241
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700242static void xhci_pci_remove(struct pci_dev *dev)
243{
244 struct xhci_hcd *xhci;
245
246 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800247 if (xhci->shared_hcd) {
248 usb_remove_hcd(xhci->shared_hcd);
249 usb_put_hcd(xhci->shared_hcd);
250 }
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700251 usb_hcd_pci_remove(dev);
252 kfree(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700253}
254
Andiry Xu5535b1d2010-10-14 07:23:06 -0700255#ifdef CONFIG_PM
256static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
257{
258 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
259 int retval = 0;
260
Sarah Sharpb3209372011-03-07 11:24:07 -0800261 if (hcd->state != HC_STATE_SUSPENDED ||
262 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
Andiry Xu5535b1d2010-10-14 07:23:06 -0700263 return -EINVAL;
264
265 retval = xhci_suspend(xhci);
266
267 return retval;
268}
269
270static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
271{
272 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800273 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700274 int retval = 0;
275
Sarah Sharp69e848c2011-02-22 09:57:15 -0800276 /* The BIOS on systems with the Intel Panther Point chipset may or may
277 * not support xHCI natively. That means that during system resume, it
278 * may switch the ports back to EHCI so that users can use their
279 * keyboard to select a kernel from GRUB after resume from hibernate.
280 *
281 * The BIOS is supposed to remember whether the OS had xHCI ports
282 * enabled before resume, and switch the ports back to xHCI when the
283 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
284 * writers.
285 *
286 * Unconditionally switch the ports back to xHCI after a system resume.
287 * We can't tell whether the EHCI or xHCI controller will be resumed
288 * first, so we have to do the port switchover in both drivers. Writing
289 * a '1' to the port switchover registers should have no effect if the
290 * port was already switched over.
291 */
292 if (usb_is_intel_switchable_xhci(pdev))
293 usb_enable_xhci_ports(pdev);
294
Andiry Xu5535b1d2010-10-14 07:23:06 -0700295 retval = xhci_resume(xhci, hibernated);
296 return retval;
297}
298#endif /* CONFIG_PM */
299
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700300static const struct hc_driver xhci_pci_hc_driver = {
301 .description = hcd_name,
302 .product_desc = "xHCI Host Controller",
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700303 .hcd_priv_size = sizeof(struct xhci_hcd *),
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700304
305 /*
306 * generic hardware linkage
307 */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700308 .irq = xhci_irq,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800309 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700310
311 /*
312 * basic lifecycle operations
313 */
314 .reset = xhci_pci_setup,
315 .start = xhci_run,
Andiry Xu5535b1d2010-10-14 07:23:06 -0700316#ifdef CONFIG_PM
317 .pci_suspend = xhci_pci_suspend,
318 .pci_resume = xhci_pci_resume,
319#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700320 .stop = xhci_stop,
321 .shutdown = xhci_shutdown,
322
323 /*
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700324 * managing i/o requests and associated device resources
325 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700326 .urb_enqueue = xhci_urb_enqueue,
327 .urb_dequeue = xhci_urb_dequeue,
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700328 .alloc_dev = xhci_alloc_dev,
329 .free_dev = xhci_free_dev,
Sarah Sharpeab1caf2010-04-05 10:55:58 -0700330 .alloc_streams = xhci_alloc_streams,
331 .free_streams = xhci_free_streams,
Sarah Sharpf94e01862009-04-27 19:58:38 -0700332 .add_endpoint = xhci_add_endpoint,
333 .drop_endpoint = xhci_drop_endpoint,
Sarah Sharpa1587d92009-07-27 12:03:15 -0700334 .endpoint_reset = xhci_endpoint_reset,
Sarah Sharpf94e01862009-04-27 19:58:38 -0700335 .check_bandwidth = xhci_check_bandwidth,
336 .reset_bandwidth = xhci_reset_bandwidth,
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700337 .address_device = xhci_address_device,
Sarah Sharpb356b7c2009-09-04 10:53:24 -0700338 .update_hub_device = xhci_update_hub_device,
Andiry Xuf0615c42010-10-14 07:22:48 -0700339 .reset_device = xhci_discover_or_reset_device,
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700340
341 /*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700342 * scheduling support
343 */
344 .get_frame_number = xhci_get_frame,
345
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700346 /* Root hub support */
347 .hub_control = xhci_hub_control,
348 .hub_status_data = xhci_hub_status_data,
Andiry Xu9777e3c2010-10-14 07:23:03 -0700349 .bus_suspend = xhci_bus_suspend,
350 .bus_resume = xhci_bus_resume,
Andiry Xu95743232011-09-23 14:19:51 -0700351 /*
352 * call back when device connected and addressed
353 */
354 .update_device = xhci_update_device,
Andiry Xu65580b432011-09-23 14:19:52 -0700355 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700356};
357
358/*-------------------------------------------------------------------------*/
359
360/* PCI driver selection metadata; PCI hotplugging uses this */
361static const struct pci_device_id pci_ids[] = { {
362 /* handle any USB 3.0 xHCI controller */
363 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
364 .driver_data = (unsigned long) &xhci_pci_hc_driver,
365 },
366 { /* end: all zeroes */ }
367};
368MODULE_DEVICE_TABLE(pci, pci_ids);
369
370/* pci driver glue; this is a "new style" PCI driver module */
371static struct pci_driver xhci_pci_driver = {
372 .name = (char *) hcd_name,
373 .id_table = pci_ids,
374
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800375 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700376 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700377 /* suspend and resume implemented later */
378
379 .shutdown = usb_hcd_pci_shutdown,
Andiry Xu5535b1d2010-10-14 07:23:06 -0700380#ifdef CONFIG_PM_SLEEP
381 .driver = {
382 .pm = &usb_hcd_pci_pm_ops
383 },
384#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700385};
386
Randy Dunlap326b4812010-04-19 08:53:50 -0700387int xhci_register_pci(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700388{
389 return pci_register_driver(&xhci_pci_driver);
390}
391
Randy Dunlap326b4812010-04-19 08:53:50 -0700392void xhci_unregister_pci(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700393{
394 pci_unregister_driver(&xhci_pci_driver);
395}