blob: 6c49ed88845c3f200d0f5e76449089914dc11504 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
4 * m5249sim.h -- ColdFire 5249 System Integration Module support.
5 *
6 * (C) Copyright 2002, Greg Ungerer (gerg@snapgear.com)
7 */
8
9/****************************************************************************/
10#ifndef m5249sim_h
11#define m5249sim_h
12/****************************************************************************/
13
Greg Ungerer7fc82b62010-11-02 17:13:27 +100014#define CPU_NAME "COLDFIRE(m5249)"
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016/*
17 * Define the 5249 SIM register set addresses.
18 */
19#define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */
20#define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/
21#define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */
22#define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */
23#define MCFSIM_PAR 0x04 /* Pin Assignment reg (r/w) */
24#define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */
25#define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/
26#define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */
27#define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */
28#define MCFSIM_AVR 0x4b /* Autovector Ctrl reg (r/w) */
29#define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */
30#define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */
31#define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */
32#define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */
33#define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */
34#define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */
35#define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */
36#define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */
37#define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */
38#define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */
39#define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */
40#define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */
41
42#define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */
43#define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */
44#define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */
45#define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */
46#define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */
47#define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */
Joe Perchesab690d92008-02-03 17:38:04 +020048#define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */
50#define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */
Joe Perchesab690d92008-02-03 17:38:04 +020051#define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */
53#define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */
54
55#define MCFSIM_DCR 0x100 /* DRAM Control reg (r/w) */
56#define MCFSIM_DACR0 0x108 /* DRAM 0 Addr and Ctrl (r/w) */
57#define MCFSIM_DMR0 0x10c /* DRAM 0 Mask reg (r/w) */
58#define MCFSIM_DACR1 0x110 /* DRAM 1 Addr and Ctrl (r/w) */
59#define MCFSIM_DMR1 0x114 /* DRAM 1 Mask reg (r/w) */
60
61
62/*
63 * Some symbol defines for the above...
64 */
65#define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */
66#define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */
67#define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */
68#define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */
69#define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */
70#define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */
71#define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */
72#define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */
73#define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */
Steven King91d60412010-01-22 12:43:03 -080074#define MCFSIM_QSPIICR MCFSIM_ICR10 /* QSPI ICR */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
Greg Ungerer04b75b12009-05-19 14:52:40 +100077 * Define system peripheral IRQ usage.
78 */
Steven King91d60412010-01-22 12:43:03 -080079#define MCF_IRQ_QSPI 28 /* QSPI, Level 4 */
Greg Ungerer04b75b12009-05-19 14:52:40 +100080#define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */
81#define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */
82
83/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 * General purpose IO registers (in MBAR2).
85 */
sfking@fdwdc.com9e8ded12009-06-19 18:11:05 -070086#define MCFSIM2_GPIOREAD (MCF_MBAR2 + 0x000) /* GPIO read values */
87#define MCFSIM2_GPIOWRITE (MCF_MBAR2 + 0x004) /* GPIO write values */
88#define MCFSIM2_GPIOENABLE (MCF_MBAR2 + 0x008) /* GPIO enabled */
89#define MCFSIM2_GPIOFUNC (MCF_MBAR2 + 0x00C) /* GPIO function */
90#define MCFSIM2_GPIO1READ (MCF_MBAR2 + 0x0B0) /* GPIO1 read values */
91#define MCFSIM2_GPIO1WRITE (MCF_MBAR2 + 0x0B4) /* GPIO1 write values */
92#define MCFSIM2_GPIO1ENABLE (MCF_MBAR2 + 0x0B8) /* GPIO1 enabled */
93#define MCFSIM2_GPIO1FUNC (MCF_MBAR2 + 0x0BC) /* GPIO1 function */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95#define MCFSIM2_GPIOINTSTAT 0xc0 /* GPIO interrupt status */
96#define MCFSIM2_GPIOINTCLEAR 0xc0 /* GPIO interrupt clear */
97#define MCFSIM2_GPIOINTENABLE 0xc4 /* GPIO interrupt enable */
98
99#define MCFSIM2_INTLEVEL1 0x140 /* Interrupt level reg 1 */
100#define MCFSIM2_INTLEVEL2 0x144 /* Interrupt level reg 2 */
101#define MCFSIM2_INTLEVEL3 0x148 /* Interrupt level reg 3 */
102#define MCFSIM2_INTLEVEL4 0x14c /* Interrupt level reg 4 */
103#define MCFSIM2_INTLEVEL5 0x150 /* Interrupt level reg 5 */
104#define MCFSIM2_INTLEVEL6 0x154 /* Interrupt level reg 6 */
105#define MCFSIM2_INTLEVEL7 0x158 /* Interrupt level reg 7 */
106#define MCFSIM2_INTLEVEL8 0x15c /* Interrupt level reg 8 */
107
108#define MCFSIM2_DMAROUTE 0x188 /* DMA routing */
109
110#define MCFSIM2_IDECONFIG1 0x18c /* IDEconfig1 */
111#define MCFSIM2_IDECONFIG2 0x190 /* IDEconfig2 */
112
sfking@fdwdc.com9e8ded12009-06-19 18:11:05 -0700113/*
Greg Ungererda3601a2009-05-22 14:16:39 +1000114 * Define the base interrupt for the second interrupt controller.
115 * We set it to 128, out of the way of the base interrupts, and plenty
116 * of room for its 64 interrupts.
117 */
118#define MCFINTC2_VECBASE 128
119
120#define MCFINTC2_GPIOIRQ0 (MCFINTC2_VECBASE + 32)
121#define MCFINTC2_GPIOIRQ1 (MCFINTC2_VECBASE + 33)
122#define MCFINTC2_GPIOIRQ2 (MCFINTC2_VECBASE + 34)
123#define MCFINTC2_GPIOIRQ3 (MCFINTC2_VECBASE + 35)
124#define MCFINTC2_GPIOIRQ4 (MCFINTC2_VECBASE + 36)
125#define MCFINTC2_GPIOIRQ5 (MCFINTC2_VECBASE + 37)
126#define MCFINTC2_GPIOIRQ6 (MCFINTC2_VECBASE + 38)
127#define MCFINTC2_GPIOIRQ7 (MCFINTC2_VECBASE + 39)
128
129/*
sfking@fdwdc.com9e8ded12009-06-19 18:11:05 -0700130 * Generic GPIO support
131 */
132#define MCFGPIO_PIN_MAX 64
133#define MCFGPIO_IRQ_MAX -1
134#define MCFGPIO_IRQ_VECBASE -1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/****************************************************************************/
137
138#ifdef __ASSEMBLER__
139
140/*
141 * The M5249C3 board needs a little help getting all its SIM devices
142 * initialized at kernel start time. dBUG doesn't set much up, so
143 * we need to do it manually.
144 */
145.macro m5249c3_setup
146 /*
147 * Set MBAR1 and MBAR2, just incase they are not set.
148 */
149 movel #0x10000001,%a0
150 movec %a0,%MBAR /* map MBAR region */
151 subql #1,%a0 /* get MBAR address in a0 */
152
153 movel #0x80000001,%a1
154 movec %a1,#3086 /* map MBAR2 region */
155 subql #1,%a1 /* get MBAR2 address in a1 */
156
157 /*
Greg Ungererda3601a2009-05-22 14:16:39 +1000158 * Move secondary interrupts to their base (128).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 */
Greg Ungererda3601a2009-05-22 14:16:39 +1000160 moveb #MCFINTC2_VECBASE,%d0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 moveb %d0,0x16b(%a1) /* interrupt base register */
162
163 /*
164 * Work around broken CSMR0/DRAM vector problem.
165 */
166 movel #0x001F0021,%d0 /* disable C/I bit */
167 movel %d0,0x84(%a0) /* set CSMR0 */
168
169 /*
170 * Disable the PLL firstly. (Who knows what state it is
171 * in here!).
172 */
173 movel 0x180(%a1),%d0 /* get current PLL value */
174 andl #0xfffffffe,%d0 /* PLL bypass first */
175 movel %d0,0x180(%a1) /* set PLL register */
176 nop
177
Greg Ungererafd1b832006-06-26 11:43:35 +1000178#if CONFIG_CLOCK_FREQ == 140000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 /*
180 * Set initial clock frequency. This assumes M5249C3 board
181 * is fitted with 11.2896MHz crystal. It will program the
182 * PLL for 140MHz. Lets go fast :-)
183 */
184 movel #0x125a40f0,%d0 /* set for 140MHz */
185 movel %d0,0x180(%a1) /* set PLL register */
186 orl #0x1,%d0
187 movel %d0,0x180(%a1) /* set PLL register */
188#endif
189
190 /*
191 * Setup CS1 for ethernet controller.
192 * (Setup as per M5249C3 doco).
193 */
194 movel #0xe0000000,%d0 /* CS1 mapped at 0xe0000000 */
195 movel %d0,0x8c(%a0)
196 movel #0x001f0021,%d0 /* CS1 size of 1Mb */
197 movel %d0,0x90(%a0)
198 movew #0x0080,%d0 /* CS1 = 16bit port, AA */
199 movew %d0,0x96(%a0)
200
201 /*
202 * Setup CS2 for IDE interface.
203 */
204 movel #0x50000000,%d0 /* CS2 mapped at 0x50000000 */
205 movel %d0,0x98(%a0)
206 movel #0x001f0001,%d0 /* CS2 size of 1MB */
207 movel %d0,0x9c(%a0)
208 movew #0x0080,%d0 /* CS2 = 16bit, TA */
209 movew %d0,0xa2(%a0)
210
211 movel #0x00107000,%d0 /* IDEconfig1 */
212 movel %d0,0x18c(%a1)
213 movel #0x000c0400,%d0 /* IDEconfig2 */
214 movel %d0,0x190(%a1)
215
216 movel #0x00080000,%d0 /* GPIO19, IDE reset bit */
217 orl %d0,0xc(%a1) /* function GPIO19 */
218 orl %d0,0x8(%a1) /* enable GPIO19 as output */
219 orl %d0,0x4(%a1) /* de-assert IDE reset */
220.endm
221
222#define PLATFORM_SETUP m5249c3_setup
223
224#endif /* __ASSEMBLER__ */
225
226/****************************************************************************/
227#endif /* m5249sim_h */