blob: aec07c951205323967cca53c0321f02e4c0ccc2a [file] [log] [blame]
viresh kumarbc4e8142010-04-01 12:30:58 +01001/*
2 * arch/arm/mach-spear3xx/spear310.c
3 *
4 * SPEAr310 machine source file
5 *
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +05306 * Copyright (C) 2009-2012 ST Microelectronics
7 * Viresh Kumar <viresh.kumar@st.com>
viresh kumarbc4e8142010-04-01 12:30:58 +01008 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
Viresh Kumar5fb00f92012-03-26 10:39:43 +053014#define pr_fmt(fmt) "SPEAr310: " fmt
15
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +053016#include <linux/amba/pl08x.h>
17#include <linux/amba/serial.h>
18#include <linux/of_platform.h>
19#include <asm/hardware/vic.h>
20#include <asm/mach/arch.h>
viresh kumar410782b2011-03-07 05:57:01 +010021#include <plat/shirq.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010022#include <mach/generic.h>
viresh kumar02aa06b2011-03-07 05:57:02 +010023#include <mach/hardware.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010024
viresh kumar4c18e772010-05-03 09:24:30 +010025/* spear3xx shared irq */
Ryan Mallonf6558bf2011-05-20 08:34:20 +010026static struct shirq_dev_config shirq_ras1_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +010027 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010028 .virq = SPEAR310_VIRQ_SMII0,
29 .status_mask = SPEAR310_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010030 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010031 .virq = SPEAR310_VIRQ_SMII1,
32 .status_mask = SPEAR310_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010033 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010034 .virq = SPEAR310_VIRQ_SMII2,
35 .status_mask = SPEAR310_SMII2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010036 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010037 .virq = SPEAR310_VIRQ_SMII3,
38 .status_mask = SPEAR310_SMII3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010039 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010040 .virq = SPEAR310_VIRQ_WAKEUP_SMII0,
41 .status_mask = SPEAR310_WAKEUP_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010042 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010043 .virq = SPEAR310_VIRQ_WAKEUP_SMII1,
44 .status_mask = SPEAR310_WAKEUP_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010045 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010046 .virq = SPEAR310_VIRQ_WAKEUP_SMII2,
47 .status_mask = SPEAR310_WAKEUP_SMII2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010048 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010049 .virq = SPEAR310_VIRQ_WAKEUP_SMII3,
50 .status_mask = SPEAR310_WAKEUP_SMII3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010051 },
52};
53
Ryan Mallonf6558bf2011-05-20 08:34:20 +010054static struct spear_shirq shirq_ras1 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010055 .irq = SPEAR3XX_IRQ_GEN_RAS_1,
viresh kumar4c18e772010-05-03 09:24:30 +010056 .dev_config = shirq_ras1_config,
57 .dev_count = ARRAY_SIZE(shirq_ras1_config),
58 .regs = {
59 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +010060 .status_reg = SPEAR310_INT_STS_MASK_REG,
61 .status_reg_mask = SPEAR310_SHIRQ_RAS1_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010062 .clear_reg = -1,
63 },
64};
65
Ryan Mallonf6558bf2011-05-20 08:34:20 +010066static struct shirq_dev_config shirq_ras2_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +010067 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010068 .virq = SPEAR310_VIRQ_UART1,
69 .status_mask = SPEAR310_UART1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010070 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010071 .virq = SPEAR310_VIRQ_UART2,
72 .status_mask = SPEAR310_UART2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010073 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010074 .virq = SPEAR310_VIRQ_UART3,
75 .status_mask = SPEAR310_UART3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010076 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010077 .virq = SPEAR310_VIRQ_UART4,
78 .status_mask = SPEAR310_UART4_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010079 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010080 .virq = SPEAR310_VIRQ_UART5,
81 .status_mask = SPEAR310_UART5_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010082 },
83};
84
Ryan Mallonf6558bf2011-05-20 08:34:20 +010085static struct spear_shirq shirq_ras2 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010086 .irq = SPEAR3XX_IRQ_GEN_RAS_2,
viresh kumar4c18e772010-05-03 09:24:30 +010087 .dev_config = shirq_ras2_config,
88 .dev_count = ARRAY_SIZE(shirq_ras2_config),
89 .regs = {
90 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +010091 .status_reg = SPEAR310_INT_STS_MASK_REG,
92 .status_reg_mask = SPEAR310_SHIRQ_RAS2_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +010093 .clear_reg = -1,
94 },
95};
96
Ryan Mallonf6558bf2011-05-20 08:34:20 +010097static struct shirq_dev_config shirq_ras3_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +010098 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +010099 .virq = SPEAR310_VIRQ_EMI,
100 .status_mask = SPEAR310_EMI_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100101 },
102};
103
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100104static struct spear_shirq shirq_ras3 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100105 .irq = SPEAR3XX_IRQ_GEN_RAS_3,
viresh kumar4c18e772010-05-03 09:24:30 +0100106 .dev_config = shirq_ras3_config,
107 .dev_count = ARRAY_SIZE(shirq_ras3_config),
108 .regs = {
109 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100110 .status_reg = SPEAR310_INT_STS_MASK_REG,
111 .status_reg_mask = SPEAR310_SHIRQ_RAS3_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100112 .clear_reg = -1,
113 },
114};
115
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100116static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100117 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100118 .virq = SPEAR310_VIRQ_TDM_HDLC,
119 .status_mask = SPEAR310_TDM_HDLC_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100120 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100121 .virq = SPEAR310_VIRQ_RS485_0,
122 .status_mask = SPEAR310_RS485_0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100123 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100124 .virq = SPEAR310_VIRQ_RS485_1,
125 .status_mask = SPEAR310_RS485_1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100126 },
127};
128
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100129static struct spear_shirq shirq_intrcomm_ras = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100130 .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
viresh kumar4c18e772010-05-03 09:24:30 +0100131 .dev_config = shirq_intrcomm_ras_config,
132 .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
133 .regs = {
134 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100135 .status_reg = SPEAR310_INT_STS_MASK_REG,
136 .status_reg_mask = SPEAR310_SHIRQ_INTRCOMM_RAS_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100137 .clear_reg = -1,
138 },
139};
140
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530141/* DMAC platform data's slave info */
142struct pl08x_channel_data spear310_dma_info[] = {
143 {
144 .bus_id = "uart0_rx",
145 .min_signal = 2,
146 .max_signal = 2,
147 .muxval = 0,
148 .cctl = 0,
149 .periph_buses = PL08X_AHB1,
150 }, {
151 .bus_id = "uart0_tx",
152 .min_signal = 3,
153 .max_signal = 3,
154 .muxval = 0,
155 .cctl = 0,
156 .periph_buses = PL08X_AHB1,
157 }, {
158 .bus_id = "ssp0_rx",
159 .min_signal = 8,
160 .max_signal = 8,
161 .muxval = 0,
162 .cctl = 0,
163 .periph_buses = PL08X_AHB1,
164 }, {
165 .bus_id = "ssp0_tx",
166 .min_signal = 9,
167 .max_signal = 9,
168 .muxval = 0,
169 .cctl = 0,
170 .periph_buses = PL08X_AHB1,
171 }, {
172 .bus_id = "i2c_rx",
173 .min_signal = 10,
174 .max_signal = 10,
175 .muxval = 0,
176 .cctl = 0,
177 .periph_buses = PL08X_AHB1,
178 }, {
179 .bus_id = "i2c_tx",
180 .min_signal = 11,
181 .max_signal = 11,
182 .muxval = 0,
183 .cctl = 0,
184 .periph_buses = PL08X_AHB1,
185 }, {
186 .bus_id = "irda",
187 .min_signal = 12,
188 .max_signal = 12,
189 .muxval = 0,
190 .cctl = 0,
191 .periph_buses = PL08X_AHB1,
192 }, {
193 .bus_id = "adc",
194 .min_signal = 13,
195 .max_signal = 13,
196 .muxval = 0,
197 .cctl = 0,
198 .periph_buses = PL08X_AHB1,
199 }, {
200 .bus_id = "to_jpeg",
201 .min_signal = 14,
202 .max_signal = 14,
203 .muxval = 0,
204 .cctl = 0,
205 .periph_buses = PL08X_AHB1,
206 }, {
207 .bus_id = "from_jpeg",
208 .min_signal = 15,
209 .max_signal = 15,
210 .muxval = 0,
211 .cctl = 0,
212 .periph_buses = PL08X_AHB1,
213 }, {
214 .bus_id = "uart1_rx",
215 .min_signal = 0,
216 .max_signal = 0,
217 .muxval = 1,
218 .cctl = 0,
219 .periph_buses = PL08X_AHB1,
220 }, {
221 .bus_id = "uart1_tx",
222 .min_signal = 1,
223 .max_signal = 1,
224 .muxval = 1,
225 .cctl = 0,
226 .periph_buses = PL08X_AHB1,
227 }, {
228 .bus_id = "uart2_rx",
229 .min_signal = 2,
230 .max_signal = 2,
231 .muxval = 1,
232 .cctl = 0,
233 .periph_buses = PL08X_AHB1,
234 }, {
235 .bus_id = "uart2_tx",
236 .min_signal = 3,
237 .max_signal = 3,
238 .muxval = 1,
239 .cctl = 0,
240 .periph_buses = PL08X_AHB1,
241 }, {
242 .bus_id = "uart3_rx",
243 .min_signal = 4,
244 .max_signal = 4,
245 .muxval = 1,
246 .cctl = 0,
247 .periph_buses = PL08X_AHB1,
248 }, {
249 .bus_id = "uart3_tx",
250 .min_signal = 5,
251 .max_signal = 5,
252 .muxval = 1,
253 .cctl = 0,
254 .periph_buses = PL08X_AHB1,
255 }, {
256 .bus_id = "uart4_rx",
257 .min_signal = 6,
258 .max_signal = 6,
259 .muxval = 1,
260 .cctl = 0,
261 .periph_buses = PL08X_AHB1,
262 }, {
263 .bus_id = "uart4_tx",
264 .min_signal = 7,
265 .max_signal = 7,
266 .muxval = 1,
267 .cctl = 0,
268 .periph_buses = PL08X_AHB1,
269 }, {
270 .bus_id = "uart5_rx",
271 .min_signal = 8,
272 .max_signal = 8,
273 .muxval = 1,
274 .cctl = 0,
275 .periph_buses = PL08X_AHB1,
276 }, {
277 .bus_id = "uart5_tx",
278 .min_signal = 9,
279 .max_signal = 9,
280 .muxval = 1,
281 .cctl = 0,
282 .periph_buses = PL08X_AHB1,
283 }, {
284 .bus_id = "ras5_rx",
285 .min_signal = 10,
286 .max_signal = 10,
287 .muxval = 1,
288 .cctl = 0,
289 .periph_buses = PL08X_AHB1,
290 }, {
291 .bus_id = "ras5_tx",
292 .min_signal = 11,
293 .max_signal = 11,
294 .muxval = 1,
295 .cctl = 0,
296 .periph_buses = PL08X_AHB1,
297 }, {
298 .bus_id = "ras6_rx",
299 .min_signal = 12,
300 .max_signal = 12,
301 .muxval = 1,
302 .cctl = 0,
303 .periph_buses = PL08X_AHB1,
304 }, {
305 .bus_id = "ras6_tx",
306 .min_signal = 13,
307 .max_signal = 13,
308 .muxval = 1,
309 .cctl = 0,
310 .periph_buses = PL08X_AHB1,
311 }, {
312 .bus_id = "ras7_rx",
313 .min_signal = 14,
314 .max_signal = 14,
315 .muxval = 1,
316 .cctl = 0,
317 .periph_buses = PL08X_AHB1,
318 }, {
319 .bus_id = "ras7_tx",
320 .min_signal = 15,
321 .max_signal = 15,
322 .muxval = 1,
323 .cctl = 0,
324 .periph_buses = PL08X_AHB1,
325 },
326};
327
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530328/* uart devices plat data */
329static struct amba_pl011_data spear310_uart_data[] = {
330 {
331 .dma_filter = pl08x_filter_id,
332 .dma_tx_param = "uart1_tx",
333 .dma_rx_param = "uart1_rx",
334 }, {
335 .dma_filter = pl08x_filter_id,
336 .dma_tx_param = "uart2_tx",
337 .dma_rx_param = "uart2_rx",
338 }, {
339 .dma_filter = pl08x_filter_id,
340 .dma_tx_param = "uart3_tx",
341 .dma_rx_param = "uart3_rx",
342 }, {
343 .dma_filter = pl08x_filter_id,
344 .dma_tx_param = "uart4_tx",
345 .dma_rx_param = "uart4_rx",
346 }, {
347 .dma_filter = pl08x_filter_id,
348 .dma_tx_param = "uart5_tx",
349 .dma_rx_param = "uart5_rx",
350 },
351};
352
353/* Add SPEAr310 auxdata to pass platform data */
354static struct of_dev_auxdata spear310_auxdata_lookup[] __initdata = {
355 OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
356 &pl022_plat_data),
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530357 OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
358 &pl080_plat_data),
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530359 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART1_BASE, NULL,
360 &spear310_uart_data[0]),
361 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART2_BASE, NULL,
362 &spear310_uart_data[1]),
363 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART3_BASE, NULL,
364 &spear310_uart_data[2]),
365 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART4_BASE, NULL,
366 &spear310_uart_data[3]),
367 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART5_BASE, NULL,
368 &spear310_uart_data[4]),
369 {}
370};
371
372static void __init spear310_dt_init(void)
viresh kumarbc4e8142010-04-01 12:30:58 +0100373{
viresh kumar4c18e772010-05-03 09:24:30 +0100374 void __iomem *base;
Viresh Kumar8076dd12012-04-03 17:27:10 +0530375 int ret;
viresh kumar4c18e772010-05-03 09:24:30 +0100376
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530377 pl080_plat_data.slave_channels = spear310_dma_info;
378 pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear310_dma_info);
379
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530380 of_platform_populate(NULL, of_default_bus_match_table,
381 spear310_auxdata_lookup, NULL);
viresh kumar4c18e772010-05-03 09:24:30 +0100382
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400383 /* shared irq registration */
viresh kumar53821162011-03-07 05:57:06 +0100384 base = ioremap(SPEAR310_SOC_CONFIG_BASE, SZ_4K);
viresh kumar4c18e772010-05-03 09:24:30 +0100385 if (base) {
386 /* shirq 1 */
387 shirq_ras1.regs.base = base;
388 ret = spear_shirq_register(&shirq_ras1);
389 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530390 pr_err("Error registering Shared IRQ 1\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100391
392 /* shirq 2 */
393 shirq_ras2.regs.base = base;
394 ret = spear_shirq_register(&shirq_ras2);
395 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530396 pr_err("Error registering Shared IRQ 2\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100397
398 /* shirq 3 */
399 shirq_ras3.regs.base = base;
400 ret = spear_shirq_register(&shirq_ras3);
401 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530402 pr_err("Error registering Shared IRQ 3\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100403
404 /* shirq 4 */
405 shirq_intrcomm_ras.regs.base = base;
406 ret = spear_shirq_register(&shirq_intrcomm_ras);
407 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530408 pr_err("Error registering Shared IRQ 4\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100409 }
viresh kumar70f4c0b2010-04-01 12:31:29 +0100410}
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530411
412static const char * const spear310_dt_board_compat[] = {
413 "st,spear310",
414 "st,spear310-evb",
415 NULL,
416};
417
418static void __init spear310_map_io(void)
419{
420 spear3xx_map_io();
421 spear310_clk_init();
422}
423
424DT_MACHINE_START(SPEAR310_DT, "ST SPEAr310 SoC with Flattened Device Tree")
425 .map_io = spear310_map_io,
426 .init_irq = spear3xx_dt_init_irq,
427 .handle_irq = vic_handle_irq,
428 .timer = &spear3xx_timer,
429 .init_machine = spear310_dt_init,
430 .restart = spear_restart,
431 .dt_compat = spear310_dt_board_compat,
432MACHINE_END