| Kukjin Kim | f7d7707 | 2011-06-01 14:18:22 -0700 | [diff] [blame] | 1 | /* | 
| Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 2 | * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 3 | *		http://www.samsung.com | 
|  | 4 | * | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 5 | * EXYNOS4210 - CPU frequency scaling support | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 6 | * | 
|  | 7 | * This program is free software; you can redistribute it and/or modify | 
|  | 8 | * it under the terms of the GNU General Public License version 2 as | 
|  | 9 | * published by the Free Software Foundation. | 
|  | 10 | */ | 
|  | 11 |  | 
| Jaecheol Lee | 6c523c6 | 2012-01-07 20:18:39 +0900 | [diff] [blame] | 12 | #include <linux/module.h> | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 13 | #include <linux/kernel.h> | 
|  | 14 | #include <linux/err.h> | 
|  | 15 | #include <linux/clk.h> | 
|  | 16 | #include <linux/io.h> | 
|  | 17 | #include <linux/slab.h> | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 18 | #include <linux/cpufreq.h> | 
|  | 19 |  | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 20 | #include <mach/regs-clock.h> | 
| Kukjin Kim | c4aaa29 | 2012-12-28 16:29:10 -0800 | [diff] [blame] | 21 |  | 
|  | 22 | #include "exynos-cpufreq.h" | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 23 |  | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 24 | static struct clk *cpu_clk; | 
|  | 25 | static struct clk *moutcore; | 
|  | 26 | static struct clk *mout_mpll; | 
|  | 27 | static struct clk *mout_apll; | 
|  | 28 |  | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 29 | static unsigned int exynos4210_volt_table[] = { | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 30 | 1250000, 1150000, 1050000, 975000, 950000, | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 31 | }; | 
|  | 32 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 33 | static struct cpufreq_frequency_table exynos4210_freq_table[] = { | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 34 | {L0, 1200 * 1000}, | 
|  | 35 | {L1, 1000 * 1000}, | 
|  | 36 | {L2,  800 * 1000}, | 
|  | 37 | {L3,  500 * 1000}, | 
|  | 38 | {L4,  200 * 1000}, | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 39 | {0, CPUFREQ_TABLE_END}, | 
|  | 40 | }; | 
|  | 41 |  | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 42 | static struct apll_freq apll_freq_4210[] = { | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 43 | /* | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 44 | * values: | 
|  | 45 | * freq | 
|  | 46 | * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, RESERVED | 
|  | 47 | * clock divider for COPY, HPM, RESERVED | 
|  | 48 | * PLL M, P, S | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 49 | */ | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 50 | APLL_FREQ(1200, 0, 3, 7, 3, 4, 1, 7, 0, 5, 0, 0, 150, 3, 1), | 
|  | 51 | APLL_FREQ(1000, 0, 3, 7, 3, 4, 1, 7, 0, 4, 0, 0, 250, 6, 1), | 
|  | 52 | APLL_FREQ(800,  0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 200, 6, 1), | 
|  | 53 | APLL_FREQ(500,  0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 250, 6, 2), | 
|  | 54 | APLL_FREQ(200,  0, 1, 3, 1, 3, 1, 0, 0, 3, 0, 0, 200, 6, 3), | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 55 | }; | 
|  | 56 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 57 | static void exynos4210_set_clkdiv(unsigned int div_index) | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 58 | { | 
|  | 59 | unsigned int tmp; | 
|  | 60 |  | 
|  | 61 | /* Change Divider - CPU0 */ | 
|  | 62 |  | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 63 | tmp = apll_freq_4210[div_index].clk_div_cpu0; | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 64 |  | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 65 | __raw_writel(tmp, EXYNOS4_CLKDIV_CPU); | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 66 |  | 
|  | 67 | do { | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 68 | tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU); | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 69 | } while (tmp & 0x1111111); | 
|  | 70 |  | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 71 | /* Change Divider - CPU1 */ | 
|  | 72 |  | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 73 | tmp = apll_freq_4210[div_index].clk_div_cpu1; | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 74 |  | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 75 | __raw_writel(tmp, EXYNOS4_CLKDIV_CPU1); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 76 |  | 
|  | 77 | do { | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 78 | tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU1); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 79 | } while (tmp & 0x11); | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 80 | } | 
|  | 81 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 82 | static void exynos4210_set_apll(unsigned int index) | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 83 | { | 
|  | 84 | unsigned int tmp; | 
|  | 85 |  | 
|  | 86 | /* 1. MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */ | 
|  | 87 | clk_set_parent(moutcore, mout_mpll); | 
|  | 88 |  | 
|  | 89 | do { | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 90 | tmp = (__raw_readl(EXYNOS4_CLKMUX_STATCPU) | 
|  | 91 | >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 92 | tmp &= 0x7; | 
|  | 93 | } while (tmp != 0x2); | 
|  | 94 |  | 
|  | 95 | /* 2. Set APLL Lock time */ | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 96 | __raw_writel(EXYNOS4_APLL_LOCKTIME, EXYNOS4_APLL_LOCK); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 97 |  | 
|  | 98 | /* 3. Change PLL PMS values */ | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 99 | tmp = __raw_readl(EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 100 | tmp &= ~((0x3ff << 16) | (0x3f << 8) | (0x7 << 0)); | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 101 | tmp |= apll_freq_4210[index].mps; | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 102 | __raw_writel(tmp, EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 103 |  | 
|  | 104 | /* 4. wait_lock_time */ | 
|  | 105 | do { | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 106 | tmp = __raw_readl(EXYNOS4_APLL_CON0); | 
|  | 107 | } while (!(tmp & (0x1 << EXYNOS4_APLLCON0_LOCKED_SHIFT))); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 108 |  | 
|  | 109 | /* 5. MUX_CORE_SEL = APLL */ | 
|  | 110 | clk_set_parent(moutcore, mout_apll); | 
|  | 111 |  | 
|  | 112 | do { | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 113 | tmp = __raw_readl(EXYNOS4_CLKMUX_STATCPU); | 
|  | 114 | tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK; | 
|  | 115 | } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT)); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 116 | } | 
|  | 117 |  | 
| Jonghwan Choi | 94aa440 | 2012-12-23 15:59:06 -0800 | [diff] [blame] | 118 | static bool exynos4210_pms_change(unsigned int old_index, unsigned int new_index) | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 119 | { | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 120 | unsigned int old_pm = apll_freq_4210[old_index].mps >> 8; | 
|  | 121 | unsigned int new_pm = apll_freq_4210[new_index].mps >> 8; | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 122 |  | 
|  | 123 | return (old_pm == new_pm) ? 0 : 1; | 
|  | 124 | } | 
|  | 125 |  | 
|  | 126 | static void exynos4210_set_frequency(unsigned int old_index, | 
|  | 127 | unsigned int new_index) | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 128 | { | 
|  | 129 | unsigned int tmp; | 
|  | 130 |  | 
|  | 131 | if (old_index > new_index) { | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 132 | if (!exynos4210_pms_change(old_index, new_index)) { | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 133 | /* 1. Change the system clock divider values */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 134 | exynos4210_set_clkdiv(new_index); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 135 |  | 
|  | 136 | /* 2. Change just s value in apll m,p,s value */ | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 137 | tmp = __raw_readl(EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 138 | tmp &= ~(0x7 << 0); | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 139 | tmp |= apll_freq_4210[new_index].mps & 0x7; | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 140 | __raw_writel(tmp, EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 141 | } else { | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 142 | /* Clock Configuration Procedure */ | 
|  | 143 | /* 1. Change the system clock divider values */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 144 | exynos4210_set_clkdiv(new_index); | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 145 | /* 2. Change the apll m,p,s value */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 146 | exynos4210_set_apll(new_index); | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 147 | } | 
|  | 148 | } else if (old_index < new_index) { | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 149 | if (!exynos4210_pms_change(old_index, new_index)) { | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 150 | /* 1. Change just s value in apll m,p,s value */ | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 151 | tmp = __raw_readl(EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 152 | tmp &= ~(0x7 << 0); | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 153 | tmp |= apll_freq_4210[new_index].mps & 0x7; | 
| Kukjin Kim | 09cee1a | 2012-01-31 13:49:24 +0900 | [diff] [blame] | 154 | __raw_writel(tmp, EXYNOS4_APLL_CON0); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 155 |  | 
|  | 156 | /* 2. Change the system clock divider values */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 157 | exynos4210_set_clkdiv(new_index); | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 158 | } else { | 
|  | 159 | /* Clock Configuration Procedure */ | 
|  | 160 | /* 1. Change the apll m,p,s value */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 161 | exynos4210_set_apll(new_index); | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 162 | /* 2. Change the system clock divider values */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 163 | exynos4210_set_clkdiv(new_index); | 
| Sangwook Ju | bf5ce05 | 2010-12-22 16:49:32 +0900 | [diff] [blame] | 164 | } | 
|  | 165 | } | 
|  | 166 | } | 
|  | 167 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 168 | int exynos4210_cpufreq_init(struct exynos_dvfs_info *info) | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 169 | { | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 170 | unsigned long rate; | 
| Jaecheol Lee | 27f805d | 2011-12-07 11:44:09 +0900 | [diff] [blame] | 171 |  | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 172 | cpu_clk = clk_get(NULL, "armclk"); | 
|  | 173 | if (IS_ERR(cpu_clk)) | 
|  | 174 | return PTR_ERR(cpu_clk); | 
|  | 175 |  | 
|  | 176 | moutcore = clk_get(NULL, "moutcore"); | 
|  | 177 | if (IS_ERR(moutcore)) | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 178 | goto err_moutcore; | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 179 |  | 
|  | 180 | mout_mpll = clk_get(NULL, "mout_mpll"); | 
|  | 181 | if (IS_ERR(mout_mpll)) | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 182 | goto err_mout_mpll; | 
|  | 183 |  | 
|  | 184 | rate = clk_get_rate(mout_mpll) / 1000; | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 185 |  | 
|  | 186 | mout_apll = clk_get(NULL, "mout_apll"); | 
|  | 187 | if (IS_ERR(mout_apll)) | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 188 | goto err_mout_apll; | 
| MyungJoo Ham | 0073f53 | 2011-08-18 19:45:16 +0900 | [diff] [blame] | 189 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 190 | info->mpll_freq_khz = rate; | 
| Jonghwan Choi | 9d0554f | 2012-12-23 15:57:42 -0800 | [diff] [blame] | 191 | /* 800Mhz */ | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 192 | info->pll_safe_idx = L2; | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 193 | info->cpu_clk = cpu_clk; | 
|  | 194 | info->volt_table = exynos4210_volt_table; | 
|  | 195 | info->freq_table = exynos4210_freq_table; | 
|  | 196 | info->set_freq = exynos4210_set_frequency; | 
|  | 197 | info->need_apll_change = exynos4210_pms_change; | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 198 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 199 | return 0; | 
|  | 200 |  | 
|  | 201 | err_mout_apll: | 
| Jonghwan Choi | 184cddd | 2012-12-23 15:51:40 -0800 | [diff] [blame] | 202 | clk_put(mout_mpll); | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 203 | err_mout_mpll: | 
| Jonghwan Choi | 184cddd | 2012-12-23 15:51:40 -0800 | [diff] [blame] | 204 | clk_put(moutcore); | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 205 | err_moutcore: | 
| Jonghwan Choi | 184cddd | 2012-12-23 15:51:40 -0800 | [diff] [blame] | 206 | clk_put(cpu_clk); | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 207 |  | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 208 | pr_debug("%s: failed initialization\n", __func__); | 
| Sunyoung Kang | f40f91f | 2010-09-16 17:59:21 +0900 | [diff] [blame] | 209 | return -EINVAL; | 
|  | 210 | } | 
| Jaecheol Lee | a125a17 | 2012-01-07 20:18:35 +0900 | [diff] [blame] | 211 | EXPORT_SYMBOL(exynos4210_cpufreq_init); |