blob: c814e6f5b57d6317ae73d4f8d8cd636a28914cbd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * S390 version
Heiko Carstensa53c8fa2012-07-20 11:15:04 +02003 * Copyright IBM Corp. 1999, 2000
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Author(s): Hartmut Penner (hp@de.ibm.com)
5 * Ulrich Weigand (weigand@de.ibm.com)
6 * Martin Schwidefsky (schwidefsky@de.ibm.com)
7 *
8 * Derived from "include/asm-i386/pgtable.h"
9 */
10
11#ifndef _ASM_S390_PGTABLE_H
12#define _ASM_S390_PGTABLE_H
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014/*
15 * The Linux memory management assumes a three-level page table setup. For
16 * s390 31 bit we "fold" the mid level into the top-level page table, so
17 * that we physically have the same two-level page table as the s390 mmu
18 * expects in 31 bit mode. For s390 64 bit we use three of the five levels
19 * the hardware provides (region first and region second tables are not
20 * used).
21 *
22 * The "pgd_xxx()" functions are trivial for a folded two-level
23 * setup: the pgd is never bad, and a pmd always exists (as it's folded
24 * into the pgd entry)
25 *
26 * This file contains the functions and defines necessary to modify and use
27 * the S390 page table tree.
28 */
29#ifndef __ASSEMBLY__
Heiko Carstens9789db02008-07-14 09:59:11 +020030#include <linux/sched.h>
Heiko Carstens2dcea572006-09-29 01:58:41 -070031#include <linux/mm_types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/bug.h>
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +020033#include <asm/page.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
36extern void paging_init(void);
Heiko Carstens2b67fc42007-02-05 21:16:47 +010037extern void vmem_map_init(void);
Martin Schwidefsky92f842e2010-10-25 16:10:13 +020038extern void fault_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/*
41 * The S390 doesn't have any external MMU info: the kernel page
42 * tables contain all the necessary information.
43 */
Russell King4b3073e2009-12-18 16:40:18 +000044#define update_mmu_cache(vma, address, ptep) do { } while (0)
David Millerb113da62012-10-08 16:34:25 -070045#define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/*
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020048 * ZERO_PAGE is a global shared page that is always zero; used
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 * for zero-mapped memory areas etc..
50 */
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020051
52extern unsigned long empty_zero_page;
53extern unsigned long zero_page_mask;
54
55#define ZERO_PAGE(vaddr) \
56 (virt_to_page((void *)(empty_zero_page + \
57 (((unsigned long)(vaddr)) &zero_page_mask))))
Kirill A. Shutemov816422a2012-12-12 13:52:36 -080058#define __HAVE_COLOR_ZERO_PAGE
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#endif /* !__ASSEMBLY__ */
61
62/*
63 * PMD_SHIFT determines the size of the area a second-level page
64 * table can map
65 * PGDIR_SHIFT determines what a third-level page table entry can map
66 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +020067#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010068# define PMD_SHIFT 20
69# define PUD_SHIFT 20
70# define PGDIR_SHIFT 20
Heiko Carstensf4815ac2012-05-23 16:24:51 +020071#else /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010072# define PMD_SHIFT 20
Martin Schwidefsky190a1d72007-10-22 12:52:48 +020073# define PUD_SHIFT 31
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010074# define PGDIR_SHIFT 42
Heiko Carstensf4815ac2012-05-23 16:24:51 +020075#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77#define PMD_SIZE (1UL << PMD_SHIFT)
78#define PMD_MASK (~(PMD_SIZE-1))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +020079#define PUD_SIZE (1UL << PUD_SHIFT)
80#define PUD_MASK (~(PUD_SIZE-1))
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010081#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
82#define PGDIR_MASK (~(PGDIR_SIZE-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84/*
85 * entries per page directory level: the S390 is two-level, so
86 * we don't really have any PMD directory physically.
87 * for S390 segment-table entries are combined to one PGD
88 * that leads to 1024 pte per pgd
89 */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010090#define PTRS_PER_PTE 256
Heiko Carstensf4815ac2012-05-23 16:24:51 +020091#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010092#define PTRS_PER_PMD 1
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010093#define PTRS_PER_PUD 1
Heiko Carstensf4815ac2012-05-23 16:24:51 +020094#else /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010095#define PTRS_PER_PMD 2048
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010096#define PTRS_PER_PUD 2048
Heiko Carstensf4815ac2012-05-23 16:24:51 +020097#endif /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010098#define PTRS_PER_PGD 2048
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Hugh Dickinsd455a362005-04-19 13:29:23 -0700100#define FIRST_USER_ADDRESS 0
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#define pte_ERROR(e) \
103 printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
104#define pmd_ERROR(e) \
105 printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200106#define pud_ERROR(e) \
107 printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108#define pgd_ERROR(e) \
109 printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
110
111#ifndef __ASSEMBLY__
112/*
Heiko Carstensc972cc62012-10-05 16:52:18 +0200113 * The vmalloc and module area will always be on the topmost area of the kernel
114 * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc and modules.
115 * On 64 bit kernels we have a 2GB area at the top of the vmalloc area where
116 * modules will reside. That makes sure that inter module branches always
117 * happen without trampolines and in addition the placement within a 2GB frame
118 * is branch prediction unit friendly.
Heiko Carstens8b62bc92006-12-04 15:40:56 +0100119 */
Heiko Carstens239a64252009-06-12 10:26:33 +0200120extern unsigned long VMALLOC_START;
Martin Schwidefsky14045eb2011-12-27 11:27:07 +0100121extern unsigned long VMALLOC_END;
122extern struct page *vmemmap;
Heiko Carstens239a64252009-06-12 10:26:33 +0200123
Martin Schwidefsky14045eb2011-12-27 11:27:07 +0100124#define VMEM_MAX_PHYS ((unsigned long) vmemmap)
Christian Borntraeger5fd9c6e2008-01-26 14:11:00 +0100125
Heiko Carstensc972cc62012-10-05 16:52:18 +0200126#ifdef CONFIG_64BIT
127extern unsigned long MODULES_VADDR;
128extern unsigned long MODULES_END;
129#define MODULES_VADDR MODULES_VADDR
130#define MODULES_END MODULES_END
131#define MODULES_LEN (1UL << 31)
132#endif
133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134/*
135 * A 31 bit pagetable entry of S390 has following format:
136 * | PFRA | | OS |
137 * 0 0IP0
138 * 00000000001111111111222222222233
139 * 01234567890123456789012345678901
140 *
141 * I Page-Invalid Bit: Page is not available for address-translation
142 * P Page-Protection Bit: Store access not possible for page
143 *
144 * A 31 bit segmenttable entry of S390 has following format:
145 * | P-table origin | |PTL
146 * 0 IC
147 * 00000000001111111111222222222233
148 * 01234567890123456789012345678901
149 *
150 * I Segment-Invalid Bit: Segment is not available for address-translation
151 * C Common-Segment Bit: Segment is not private (PoP 3-30)
152 * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
153 *
154 * The 31 bit segmenttable origin of S390 has following format:
155 *
156 * |S-table origin | | STL |
157 * X **GPS
158 * 00000000001111111111222222222233
159 * 01234567890123456789012345678901
160 *
161 * X Space-Switch event:
162 * G Segment-Invalid Bit: *
163 * P Private-Space Bit: Segment is not private (PoP 3-30)
164 * S Storage-Alteration:
165 * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
166 *
167 * A 64 bit pagetable entry of S390 has following format:
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100168 * | PFRA |0IPC| OS |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * 0000000000111111111122222222223333333333444444444455555555556666
170 * 0123456789012345678901234567890123456789012345678901234567890123
171 *
172 * I Page-Invalid Bit: Page is not available for address-translation
173 * P Page-Protection Bit: Store access not possible for page
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100174 * C Change-bit override: HW is not required to set change bit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 *
176 * A 64 bit segmenttable entry of S390 has following format:
177 * | P-table origin | TT
178 * 0000000000111111111122222222223333333333444444444455555555556666
179 * 0123456789012345678901234567890123456789012345678901234567890123
180 *
181 * I Segment-Invalid Bit: Segment is not available for address-translation
182 * C Common-Segment Bit: Segment is not private (PoP 3-30)
183 * P Page-Protection Bit: Store access not possible for page
184 * TT Type 00
185 *
186 * A 64 bit region table entry of S390 has following format:
187 * | S-table origin | TF TTTL
188 * 0000000000111111111122222222223333333333444444444455555555556666
189 * 0123456789012345678901234567890123456789012345678901234567890123
190 *
191 * I Segment-Invalid Bit: Segment is not available for address-translation
192 * TT Type 01
193 * TF
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200194 * TL Table length
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 *
196 * The 64 bit regiontable origin of S390 has following format:
197 * | region table origon | DTTL
198 * 0000000000111111111122222222223333333333444444444455555555556666
199 * 0123456789012345678901234567890123456789012345678901234567890123
200 *
201 * X Space-Switch event:
202 * G Segment-Invalid Bit:
203 * P Private-Space Bit:
204 * S Storage-Alteration:
205 * R Real space
206 * TL Table-Length:
207 *
208 * A storage key has the following format:
209 * | ACC |F|R|C|0|
210 * 0 3 4 5 6 7
211 * ACC: access key
212 * F : fetch protection bit
213 * R : referenced bit
214 * C : changed bit
215 */
216
217/* Hardware bits in the page table entry */
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100218#define _PAGE_CO 0x100 /* HW Change-bit override */
Martin Schwidefsky83377482006-10-18 18:30:51 +0200219#define _PAGE_RO 0x200 /* HW read-only bit */
220#define _PAGE_INVALID 0x400 /* HW invalid bit */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200221
222/* Software bits in the page table entry */
Martin Schwidefsky83377482006-10-18 18:30:51 +0200223#define _PAGE_SWT 0x001 /* SW pte type bit t */
224#define _PAGE_SWX 0x002 /* SW pte type bit x */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200225#define _PAGE_SWC 0x004 /* SW pte changed bit (for KVM) */
226#define _PAGE_SWR 0x008 /* SW pte referenced bit (for KVM) */
227#define _PAGE_SPECIAL 0x010 /* SW associated with special page */
Nick Piggina08cb622008-04-28 02:13:03 -0700228#define __HAVE_ARCH_PTE_SPECIAL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
Nick Piggin138c9022008-07-08 11:31:06 +0200230/* Set of bits not changed in pte_modify */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200231#define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_SWC | _PAGE_SWR)
Nick Piggin138c9022008-07-08 11:31:06 +0200232
Martin Schwidefsky83377482006-10-18 18:30:51 +0200233/* Six different types of pages. */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200234#define _PAGE_TYPE_EMPTY 0x400
235#define _PAGE_TYPE_NONE 0x401
Martin Schwidefsky83377482006-10-18 18:30:51 +0200236#define _PAGE_TYPE_SWAP 0x403
237#define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200238#define _PAGE_TYPE_RO 0x200
239#define _PAGE_TYPE_RW 0x000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Martin Schwidefsky83377482006-10-18 18:30:51 +0200241/*
Gerald Schaefer53492b12008-04-30 13:38:46 +0200242 * Only four types for huge pages, using the invalid bit and protection bit
243 * of a segment table entry.
244 */
245#define _HPAGE_TYPE_EMPTY 0x020 /* _SEGMENT_ENTRY_INV */
246#define _HPAGE_TYPE_NONE 0x220
247#define _HPAGE_TYPE_RO 0x200 /* _SEGMENT_ENTRY_RO */
248#define _HPAGE_TYPE_RW 0x000
249
250/*
Martin Schwidefsky83377482006-10-18 18:30:51 +0200251 * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
252 * pte_none and pte_file to find out the pte type WITHOUT holding the page
253 * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
254 * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
255 * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
256 * This change is done while holding the lock, but the intermediate step
257 * of a previously valid pte with the hw invalid bit set can be observed by
258 * handle_pte_fault. That makes it necessary that all valid pte types with
259 * the hw invalid bit set must be distinguishable from the four pte types
260 * empty, none, swap and file.
261 *
262 * irxt ipte irxt
263 * _PAGE_TYPE_EMPTY 1000 -> 1000
264 * _PAGE_TYPE_NONE 1001 -> 1001
265 * _PAGE_TYPE_SWAP 1011 -> 1011
266 * _PAGE_TYPE_FILE 11?1 -> 11?1
267 * _PAGE_TYPE_RO 0100 -> 1100
268 * _PAGE_TYPE_RW 0000 -> 1000
269 *
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100270 * pte_none is true for bits combinations 1000, 1010, 1100, 1110
Martin Schwidefsky83377482006-10-18 18:30:51 +0200271 * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
272 * pte_file is true for bits combinations 1101, 1111
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100273 * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
Martin Schwidefsky83377482006-10-18 18:30:51 +0200274 */
275
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200276#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200278/* Bits in the segment table address-space-control-element */
279#define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
280#define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
281#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
282#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
283#define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* Bits in the segment table entry */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200286#define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
Martin Schwidefsky80217142010-10-25 16:10:11 +0200287#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200288#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
289#define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
290#define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
291
292#define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
293#define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
294
Martin Schwidefsky6c61cfe2011-06-06 14:14:42 +0200295/* Page status table bits for virtualization */
296#define RCP_ACC_BITS 0xf0000000UL
297#define RCP_FP_BIT 0x08000000UL
298#define RCP_PCL_BIT 0x00800000UL
299#define RCP_HR_BIT 0x00400000UL
300#define RCP_HC_BIT 0x00200000UL
301#define RCP_GR_BIT 0x00040000UL
302#define RCP_GC_BIT 0x00020000UL
303
304/* User dirty / referenced bit for KVM's migration feature */
305#define KVM_UR_BIT 0x00008000UL
306#define KVM_UC_BIT 0x00004000UL
307
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200308#else /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200309
310/* Bits in the segment/region table address-space-control-element */
311#define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
312#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
313#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
314#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
315#define _ASCE_REAL_SPACE 0x20 /* real space control */
316#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
317#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
318#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
319#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
320#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
321#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
322
323/* Bits in the region table entry */
324#define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
325#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
326#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
327#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
328#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
329#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
330#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
331
332#define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
333#define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
334#define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
335#define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
336#define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
337#define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
338
339/* Bits in the segment table entry */
340#define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
341#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
342#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
343
344#define _SEGMENT_ENTRY (0)
345#define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
346
Gerald Schaefer53492b12008-04-30 13:38:46 +0200347#define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
348#define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
Gerald Schaefer75077af2012-10-08 16:30:15 -0700349#define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
350#define _SEGMENT_ENTRY_SPLIT (1UL << _SEGMENT_ENTRY_SPLIT_BIT)
Gerald Schaefer53492b12008-04-30 13:38:46 +0200351
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -0700352/* Set of bits not changed in pmd_modify */
353#define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
354 | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
355
Martin Schwidefsky6c61cfe2011-06-06 14:14:42 +0200356/* Page status table bits for virtualization */
357#define RCP_ACC_BITS 0xf000000000000000UL
358#define RCP_FP_BIT 0x0800000000000000UL
359#define RCP_PCL_BIT 0x0080000000000000UL
360#define RCP_HR_BIT 0x0040000000000000UL
361#define RCP_HC_BIT 0x0020000000000000UL
362#define RCP_GR_BIT 0x0004000000000000UL
363#define RCP_GC_BIT 0x0002000000000000UL
364
365/* User dirty / referenced bit for KVM's migration feature */
366#define KVM_UR_BIT 0x0000800000000000UL
367#define KVM_UC_BIT 0x0000400000000000UL
368
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200369#endif /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200370
371/*
372 * A user page table pointer has the space-switch-event bit, the
373 * private-space-control bit and the storage-alteration-event-control
374 * bit set. A kernel page table pointer doesn't need them.
375 */
376#define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
377 _ASCE_ALT_EVENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379/*
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200380 * Page protection definitions.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200382#define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
383#define PAGE_RO __pgprot(_PAGE_TYPE_RO)
384#define PAGE_RW __pgprot(_PAGE_TYPE_RW)
385
386#define PAGE_KERNEL PAGE_RW
387#define PAGE_COPY PAGE_RO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
389/*
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200390 * On s390 the page table entry has an invalid bit and a read-only bit.
391 * Read permission implies execute permission and write permission
392 * implies read permission.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 */
394 /*xwr*/
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200395#define __P000 PAGE_NONE
396#define __P001 PAGE_RO
397#define __P010 PAGE_RO
398#define __P011 PAGE_RO
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200399#define __P100 PAGE_RO
400#define __P101 PAGE_RO
401#define __P110 PAGE_RO
402#define __P111 PAGE_RO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200404#define __S000 PAGE_NONE
405#define __S001 PAGE_RO
406#define __S010 PAGE_RW
407#define __S011 PAGE_RW
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200408#define __S100 PAGE_RO
409#define __S101 PAGE_RO
410#define __S110 PAGE_RW
411#define __S111 PAGE_RW
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200413static inline int mm_exclusive(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200415 return likely(mm == current->active_mm &&
416 atomic_read(&mm->context.attach_count) <= 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200419static inline int mm_has_pgste(struct mm_struct *mm)
420{
421#ifdef CONFIG_PGSTE
422 if (unlikely(mm->context.has_pgste))
423 return 1;
424#endif
425 return 0;
426}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427/*
428 * pgd/pmd/pte query functions
429 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200430#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800432static inline int pgd_present(pgd_t pgd) { return 1; }
433static inline int pgd_none(pgd_t pgd) { return 0; }
434static inline int pgd_bad(pgd_t pgd) { return 0; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200436static inline int pud_present(pud_t pud) { return 1; }
437static inline int pud_none(pud_t pud) { return 0; }
438static inline int pud_bad(pud_t pud) { return 0; }
439
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200440#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100442static inline int pgd_present(pgd_t pgd)
443{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100444 if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
445 return 1;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100446 return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
447}
448
449static inline int pgd_none(pgd_t pgd)
450{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100451 if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
452 return 0;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100453 return (pgd_val(pgd) & _REGION_ENTRY_INV) != 0UL;
454}
455
456static inline int pgd_bad(pgd_t pgd)
457{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100458 /*
459 * With dynamic page table levels the pgd can be a region table
460 * entry or a segment table entry. Check for the bit that are
461 * invalid for either table entry.
462 */
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100463 unsigned long mask =
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100464 ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100465 ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
466 return (pgd_val(pgd) & mask) != 0;
467}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200468
469static inline int pud_present(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100471 if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
472 return 1;
Martin Schwidefsky0d017922007-12-17 16:25:48 +0100473 return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200476static inline int pud_none(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100478 if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
479 return 0;
Martin Schwidefsky0d017922007-12-17 16:25:48 +0100480 return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481}
482
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200483static inline int pud_bad(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100485 /*
486 * With dynamic page table levels the pud can be a region table
487 * entry or a segment table entry. Check for the bit that are
488 * invalid for either table entry.
489 */
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100490 unsigned long mask =
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100491 ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100492 ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
493 return (pud_val(pud) & mask) != 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494}
495
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200496#endif /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200497
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800498static inline int pmd_present(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +0200500 unsigned long mask = _SEGMENT_ENTRY_INV | _SEGMENT_ENTRY_RO;
501 return (pmd_val(pmd) & mask) == _HPAGE_TYPE_NONE ||
502 !(pmd_val(pmd) & _SEGMENT_ENTRY_INV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800505static inline int pmd_none(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +0200507 return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) &&
508 !(pmd_val(pmd) & _SEGMENT_ENTRY_RO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509}
510
Heiko Carstens378b1e72012-10-01 12:58:34 +0200511static inline int pmd_large(pmd_t pmd)
512{
513#ifdef CONFIG_64BIT
514 return !!(pmd_val(pmd) & _SEGMENT_ENTRY_LARGE);
515#else
516 return 0;
517#endif
518}
519
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800520static inline int pmd_bad(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200522 unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
523 return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524}
525
Gerald Schaefer75077af2012-10-08 16:30:15 -0700526#define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
527extern void pmdp_splitting_flush(struct vm_area_struct *vma,
528 unsigned long addr, pmd_t *pmdp);
529
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -0700530#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
531extern int pmdp_set_access_flags(struct vm_area_struct *vma,
532 unsigned long address, pmd_t *pmdp,
533 pmd_t entry, int dirty);
534
535#define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
536extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
537 unsigned long address, pmd_t *pmdp);
538
539#define __HAVE_ARCH_PMD_WRITE
540static inline int pmd_write(pmd_t pmd)
541{
542 return (pmd_val(pmd) & _SEGMENT_ENTRY_RO) == 0;
543}
544
545static inline int pmd_young(pmd_t pmd)
546{
547 return 0;
548}
549
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800550static inline int pte_none(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200552 return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553}
554
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800555static inline int pte_present(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200557 unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
558 return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
559 (!(pte_val(pte) & _PAGE_INVALID) &&
560 !(pte_val(pte) & _PAGE_SWT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561}
562
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800563static inline int pte_file(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200565 unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
566 return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567}
568
Nick Piggin7e675132008-04-28 02:13:00 -0700569static inline int pte_special(pte_t pte)
570{
Nick Piggina08cb622008-04-28 02:13:03 -0700571 return (pte_val(pte) & _PAGE_SPECIAL);
Nick Piggin7e675132008-04-28 02:13:00 -0700572}
573
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200574#define __HAVE_ARCH_PTE_SAME
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200575static inline int pte_same(pte_t a, pte_t b)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100576{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200577 return pte_val(a) == pte_val(b);
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100578}
579
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200580static inline pgste_t pgste_get_lock(pte_t *ptep)
581{
582 unsigned long new = 0;
583#ifdef CONFIG_PGSTE
584 unsigned long old;
585
586 preempt_disable();
587 asm(
588 " lg %0,%2\n"
589 "0: lgr %1,%0\n"
590 " nihh %0,0xff7f\n" /* clear RCP_PCL_BIT in old */
591 " oihh %1,0x0080\n" /* set RCP_PCL_BIT in new */
592 " csg %0,%1,%2\n"
593 " jl 0b\n"
594 : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
595 : "Q" (ptep[PTRS_PER_PTE]) : "cc");
596#endif
597 return __pgste(new);
598}
599
600static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100601{
602#ifdef CONFIG_PGSTE
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200603 asm(
604 " nihh %1,0xff7f\n" /* clear RCP_PCL_BIT */
605 " stg %1,%0\n"
606 : "=Q" (ptep[PTRS_PER_PTE])
607 : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE]) : "cc");
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100608 preempt_enable();
609#endif
610}
611
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200612static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100613{
614#ifdef CONFIG_PGSTE
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200615 unsigned long address, bits;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200616 unsigned char skey;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100617
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100618 if (!pte_present(*ptep))
619 return pgste;
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200620 address = pte_val(*ptep) & PAGE_MASK;
621 skey = page_get_storage_key(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200622 bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
623 /* Clear page changed & referenced bit in the storage key */
Carsten Otte7c818782011-12-01 13:32:16 +0100624 if (bits & _PAGE_CHANGED)
625 page_set_storage_key(address, skey ^ bits, 1);
626 else if (bits)
627 page_reset_referenced(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200628 /* Transfer page changed & referenced bit to guest bits in pgste */
629 pgste_val(pgste) |= bits << 48; /* RCP_GR_BIT & RCP_GC_BIT */
630 /* Get host changed & referenced bits from pgste */
631 bits |= (pgste_val(pgste) & (RCP_HR_BIT | RCP_HC_BIT)) >> 52;
632 /* Clear host bits in pgste. */
633 pgste_val(pgste) &= ~(RCP_HR_BIT | RCP_HC_BIT);
634 pgste_val(pgste) &= ~(RCP_ACC_BITS | RCP_FP_BIT);
635 /* Copy page access key and fetch protection bit to pgste */
636 pgste_val(pgste) |=
637 (unsigned long) (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
638 /* Transfer changed and referenced to kvm user bits */
639 pgste_val(pgste) |= bits << 45; /* KVM_UR_BIT & KVM_UC_BIT */
640 /* Transfer changed & referenced to pte sofware bits */
641 pte_val(*ptep) |= bits << 1; /* _PAGE_SWR & _PAGE_SWC */
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100642#endif
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200643 return pgste;
644
645}
646
647static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
648{
649#ifdef CONFIG_PGSTE
650 int young;
651
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100652 if (!pte_present(*ptep))
653 return pgste;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200654 young = page_reset_referenced(pte_val(*ptep) & PAGE_MASK);
655 /* Transfer page referenced bit to pte software bit (host view) */
656 if (young || (pgste_val(pgste) & RCP_HR_BIT))
657 pte_val(*ptep) |= _PAGE_SWR;
658 /* Clear host referenced bit in pgste. */
659 pgste_val(pgste) &= ~RCP_HR_BIT;
660 /* Transfer page referenced bit to guest bit in pgste */
661 pgste_val(pgste) |= (unsigned long) young << 50; /* set RCP_GR_BIT */
662#endif
663 return pgste;
664
665}
666
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100667static inline void pgste_set_pte(pte_t *ptep, pgste_t pgste, pte_t entry)
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200668{
669#ifdef CONFIG_PGSTE
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200670 unsigned long address;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200671 unsigned long okey, nkey;
672
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100673 if (!pte_present(entry))
674 return;
675 address = pte_val(entry) & PAGE_MASK;
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200676 okey = nkey = page_get_storage_key(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200677 nkey &= ~(_PAGE_ACC_BITS | _PAGE_FP_BIT);
678 /* Set page access key and fetch protection bit from pgste */
679 nkey |= (pgste_val(pgste) & (RCP_ACC_BITS | RCP_FP_BIT)) >> 56;
680 if (okey != nkey)
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200681 page_set_storage_key(address, nkey, 1);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200682#endif
683}
684
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200685/**
686 * struct gmap_struct - guest address space
687 * @mm: pointer to the parent mm_struct
688 * @table: pointer to the page directory
Christian Borntraeger480e5922011-09-20 17:07:28 +0200689 * @asce: address space control element for gmap page table
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200690 * @crst_list: list of all crst tables used in the guest address space
691 */
692struct gmap {
693 struct list_head list;
694 struct mm_struct *mm;
695 unsigned long *table;
Christian Borntraeger480e5922011-09-20 17:07:28 +0200696 unsigned long asce;
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200697 struct list_head crst_list;
698};
699
700/**
701 * struct gmap_rmap - reverse mapping for segment table entries
702 * @next: pointer to the next gmap_rmap structure in the list
703 * @entry: pointer to a segment table entry
704 */
705struct gmap_rmap {
706 struct list_head list;
707 unsigned long *entry;
708};
709
710/**
711 * struct gmap_pgtable - gmap information attached to a page table
712 * @vmaddr: address of the 1MB segment in the process virtual memory
713 * @mapper: list of segment table entries maping a page table
714 */
715struct gmap_pgtable {
716 unsigned long vmaddr;
717 struct list_head mapper;
718};
719
720struct gmap *gmap_alloc(struct mm_struct *mm);
721void gmap_free(struct gmap *gmap);
722void gmap_enable(struct gmap *gmap);
723void gmap_disable(struct gmap *gmap);
724int gmap_map_segment(struct gmap *gmap, unsigned long from,
725 unsigned long to, unsigned long length);
726int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
Carsten Otte499069e2011-10-30 15:17:02 +0100727unsigned long __gmap_fault(unsigned long address, struct gmap *);
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200728unsigned long gmap_fault(unsigned long address, struct gmap *);
Christian Borntraeger388186b2011-10-30 15:17:03 +0100729void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200730
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200731/*
732 * Certain architectures need to do special things when PTEs
733 * within a page table are directly modified. Thus, the following
734 * hook is made available.
735 */
736static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
737 pte_t *ptep, pte_t entry)
738{
739 pgste_t pgste;
740
741 if (mm_has_pgste(mm)) {
742 pgste = pgste_get_lock(ptep);
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100743 pgste_set_pte(ptep, pgste, entry);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200744 *ptep = entry;
745 pgste_set_unlock(ptep, pgste);
746 } else
747 *ptep = entry;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100748}
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750/*
751 * query functions pte_write/pte_dirty/pte_young only work if
752 * pte_present() is true. Undefined behaviour if not..
753 */
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800754static inline int pte_write(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755{
756 return (pte_val(pte) & _PAGE_RO) == 0;
757}
758
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800759static inline int pte_dirty(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200761#ifdef CONFIG_PGSTE
762 if (pte_val(pte) & _PAGE_SWC)
763 return 1;
764#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 return 0;
766}
767
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800768static inline int pte_young(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200770#ifdef CONFIG_PGSTE
771 if (pte_val(pte) & _PAGE_SWR)
772 return 1;
773#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 return 0;
775}
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777/*
778 * pgd/pmd/pte modification functions
779 */
780
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200781static inline void pgd_clear(pgd_t *pgd)
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100782{
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200783#ifdef CONFIG_64BIT
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100784 if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
785 pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200786#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100789static inline void pud_clear(pud_t *pud)
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100790{
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200791#ifdef CONFIG_64BIT
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200792 if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
793 pud_val(*pud) = _REGION3_ENTRY_EMPTY;
794#endif
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100795}
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100796
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200797static inline void pmd_clear(pmd_t *pmdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798{
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200799 pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800}
801
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800802static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200804 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805}
806
807/*
808 * The following pte modification functions only work if
809 * pte_present() is true. Undefined behaviour if not..
810 */
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800811static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Nick Piggin138c9022008-07-08 11:31:06 +0200813 pte_val(pte) &= _PAGE_CHG_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 pte_val(pte) |= pgprot_val(newprot);
815 return pte;
816}
817
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800818static inline pte_t pte_wrprotect(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200820 /* Do not clobber _PAGE_TYPE_NONE pages! */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 if (!(pte_val(pte) & _PAGE_INVALID))
822 pte_val(pte) |= _PAGE_RO;
823 return pte;
824}
825
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800826static inline pte_t pte_mkwrite(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 pte_val(pte) &= ~_PAGE_RO;
829 return pte;
830}
831
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800832static inline pte_t pte_mkclean(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200834#ifdef CONFIG_PGSTE
835 pte_val(pte) &= ~_PAGE_SWC;
836#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 return pte;
838}
839
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800840static inline pte_t pte_mkdirty(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 return pte;
843}
844
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800845static inline pte_t pte_mkold(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200847#ifdef CONFIG_PGSTE
848 pte_val(pte) &= ~_PAGE_SWR;
849#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 return pte;
851}
852
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800853static inline pte_t pte_mkyoung(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return pte;
856}
857
Nick Piggin7e675132008-04-28 02:13:00 -0700858static inline pte_t pte_mkspecial(pte_t pte)
859{
Nick Piggina08cb622008-04-28 02:13:03 -0700860 pte_val(pte) |= _PAGE_SPECIAL;
Nick Piggin7e675132008-04-28 02:13:00 -0700861 return pte;
862}
863
Heiko Carstens84afdce2010-10-25 16:10:36 +0200864#ifdef CONFIG_HUGETLB_PAGE
865static inline pte_t pte_mkhuge(pte_t pte)
866{
867 /*
868 * PROT_NONE needs to be remapped from the pte type to the ste type.
869 * The HW invalid bit is also different for pte and ste. The pte
870 * invalid bit happens to be the same as the ste _SEGMENT_ENTRY_LARGE
871 * bit, so we don't have to clear it.
872 */
873 if (pte_val(pte) & _PAGE_INVALID) {
874 if (pte_val(pte) & _PAGE_SWT)
875 pte_val(pte) |= _HPAGE_TYPE_NONE;
876 pte_val(pte) |= _SEGMENT_ENTRY_INV;
877 }
878 /*
879 * Clear SW pte bits SWT and SWX, there are no SW bits in a segment
880 * table entry.
881 */
882 pte_val(pte) &= ~(_PAGE_SWT | _PAGE_SWX);
883 /*
884 * Also set the change-override bit because we don't need dirty bit
885 * tracking for hugetlbfs pages.
886 */
887 pte_val(pte) |= (_SEGMENT_ENTRY_LARGE | _SEGMENT_ENTRY_CO);
888 return pte;
889}
890#endif
891
Florian Funke15e86b02008-10-10 21:33:26 +0200892/*
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200893 * Get (and clear) the user dirty bit for a pte.
Florian Funke15e86b02008-10-10 21:33:26 +0200894 */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200895static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
896 pte_t *ptep)
Florian Funke15e86b02008-10-10 21:33:26 +0200897{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200898 pgste_t pgste;
899 int dirty = 0;
Florian Funke15e86b02008-10-10 21:33:26 +0200900
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200901 if (mm_has_pgste(mm)) {
902 pgste = pgste_get_lock(ptep);
903 pgste = pgste_update_all(ptep, pgste);
904 dirty = !!(pgste_val(pgste) & KVM_UC_BIT);
905 pgste_val(pgste) &= ~KVM_UC_BIT;
906 pgste_set_unlock(ptep, pgste);
907 return dirty;
Florian Funke15e86b02008-10-10 21:33:26 +0200908 }
Florian Funke15e86b02008-10-10 21:33:26 +0200909 return dirty;
910}
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200911
912/*
913 * Get (and clear) the user referenced bit for a pte.
914 */
915static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
916 pte_t *ptep)
917{
918 pgste_t pgste;
919 int young = 0;
920
921 if (mm_has_pgste(mm)) {
922 pgste = pgste_get_lock(ptep);
923 pgste = pgste_update_young(ptep, pgste);
924 young = !!(pgste_val(pgste) & KVM_UR_BIT);
925 pgste_val(pgste) &= ~KVM_UR_BIT;
926 pgste_set_unlock(ptep, pgste);
927 }
928 return young;
929}
Florian Funke15e86b02008-10-10 21:33:26 +0200930
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200931#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
932static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
933 unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200935 pgste_t pgste;
936 pte_t pte;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100937
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200938 if (mm_has_pgste(vma->vm_mm)) {
939 pgste = pgste_get_lock(ptep);
940 pgste = pgste_update_young(ptep, pgste);
941 pte = *ptep;
942 *ptep = pte_mkold(pte);
943 pgste_set_unlock(ptep, pgste);
944 return pte_young(pte);
945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 return 0;
947}
948
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200949#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
950static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
951 unsigned long address, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100953 /* No need to flush TLB
954 * On s390 reference bits are in storage key and never in TLB
955 * With virtualization we handle the reference bit, without we
956 * we can simply return */
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100957 return ptep_test_and_clear_young(vma, address, ptep);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958}
959
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200960static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
961{
962 if (!(pte_val(*ptep) & _PAGE_INVALID)) {
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200963#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100964 /* pto must point to the start of the segment table */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200965 pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
966#else
967 /* ipte in zarch mode can do the math */
968 pte_t *pto = ptep;
969#endif
Martin Schwidefsky94c12cc2006-09-28 16:56:43 +0200970 asm volatile(
971 " ipte %2,%3"
972 : "=m" (*ptep) : "m" (*ptep),
973 "a" (pto), "a" (address));
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200974 }
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200975}
976
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200977/*
978 * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
979 * both clear the TLB for the unmapped pte. The reason is that
980 * ptep_get_and_clear is used in common code (e.g. change_pte_range)
981 * to modify an active pte. The sequence is
982 * 1) ptep_get_and_clear
983 * 2) set_pte_at
984 * 3) flush_tlb_range
985 * On s390 the tlb needs to get flushed with the modification of the pte
986 * if the pte is active. The only way how this can be implemented is to
987 * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
988 * is a nop.
989 */
990#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200991static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
992 unsigned long address, pte_t *ptep)
993{
994 pgste_t pgste;
995 pte_t pte;
996
997 mm->context.flush_mm = 1;
998 if (mm_has_pgste(mm))
999 pgste = pgste_get_lock(ptep);
1000
1001 pte = *ptep;
1002 if (!mm_exclusive(mm))
1003 __ptep_ipte(address, ptep);
1004 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1005
1006 if (mm_has_pgste(mm)) {
1007 pgste = pgste_update_all(&pte, pgste);
1008 pgste_set_unlock(ptep, pgste);
1009 }
1010 return pte;
1011}
1012
1013#define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
1014static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
1015 unsigned long address,
1016 pte_t *ptep)
1017{
1018 pte_t pte;
1019
1020 mm->context.flush_mm = 1;
1021 if (mm_has_pgste(mm))
1022 pgste_get_lock(ptep);
1023
1024 pte = *ptep;
1025 if (!mm_exclusive(mm))
1026 __ptep_ipte(address, ptep);
1027 return pte;
1028}
1029
1030static inline void ptep_modify_prot_commit(struct mm_struct *mm,
1031 unsigned long address,
1032 pte_t *ptep, pte_t pte)
1033{
1034 *ptep = pte;
1035 if (mm_has_pgste(mm))
1036 pgste_set_unlock(ptep, *(pgste_t *)(ptep + PTRS_PER_PTE));
1037}
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001038
1039#define __HAVE_ARCH_PTEP_CLEAR_FLUSH
Martin Schwidefskyf0e47c22007-07-17 04:03:03 -07001040static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
1041 unsigned long address, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001043 pgste_t pgste;
1044 pte_t pte;
1045
1046 if (mm_has_pgste(vma->vm_mm))
1047 pgste = pgste_get_lock(ptep);
1048
1049 pte = *ptep;
1050 __ptep_ipte(address, ptep);
1051 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1052
1053 if (mm_has_pgste(vma->vm_mm)) {
1054 pgste = pgste_update_all(&pte, pgste);
1055 pgste_set_unlock(ptep, pgste);
1056 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 return pte;
1058}
1059
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001060/*
1061 * The batched pte unmap code uses ptep_get_and_clear_full to clear the
1062 * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
1063 * tlbs of an mm if it can guarantee that the ptes of the mm_struct
1064 * cannot be accessed while the batched unmap is running. In this case
1065 * full==1 and a simple pte_clear is enough. See tlb.h.
1066 */
1067#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
1068static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001069 unsigned long address,
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001070 pte_t *ptep, int full)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001072 pgste_t pgste;
1073 pte_t pte;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001074
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001075 if (mm_has_pgste(mm))
1076 pgste = pgste_get_lock(ptep);
1077
1078 pte = *ptep;
1079 if (!full)
1080 __ptep_ipte(address, ptep);
1081 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1082
1083 if (mm_has_pgste(mm)) {
1084 pgste = pgste_update_all(&pte, pgste);
1085 pgste_set_unlock(ptep, pgste);
1086 }
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001087 return pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001090#define __HAVE_ARCH_PTEP_SET_WRPROTECT
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001091static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
1092 unsigned long address, pte_t *ptep)
1093{
1094 pgste_t pgste;
1095 pte_t pte = *ptep;
1096
1097 if (pte_write(pte)) {
1098 mm->context.flush_mm = 1;
1099 if (mm_has_pgste(mm))
1100 pgste = pgste_get_lock(ptep);
1101
1102 if (!mm_exclusive(mm))
1103 __ptep_ipte(address, ptep);
1104 *ptep = pte_wrprotect(pte);
1105
1106 if (mm_has_pgste(mm))
1107 pgste_set_unlock(ptep, pgste);
1108 }
1109 return pte;
1110}
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001111
1112#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001113static inline int ptep_set_access_flags(struct vm_area_struct *vma,
1114 unsigned long address, pte_t *ptep,
1115 pte_t entry, int dirty)
1116{
1117 pgste_t pgste;
1118
1119 if (pte_same(*ptep, entry))
1120 return 0;
1121 if (mm_has_pgste(vma->vm_mm))
1122 pgste = pgste_get_lock(ptep);
1123
1124 __ptep_ipte(address, ptep);
1125 *ptep = entry;
1126
1127 if (mm_has_pgste(vma->vm_mm))
1128 pgste_set_unlock(ptep, pgste);
1129 return 1;
1130}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 * Conversion functions: convert a page and protection to a page entry,
1134 * and a page entry and page directory to the page they refer to.
1135 */
1136static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
1137{
1138 pte_t __pte;
1139 pte_val(__pte) = physpage + pgprot_val(pgprot);
1140 return __pte;
1141}
1142
Heiko Carstens2dcea572006-09-29 01:58:41 -07001143static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
1144{
Heiko Carstens0b2b6e12006-10-04 20:02:23 +02001145 unsigned long physpage = page_to_phys(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Heiko Carstens2dcea572006-09-29 01:58:41 -07001147 return mk_pte_phys(physpage, pgprot);
1148}
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001151#define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
1152#define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
1153#define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001155#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156#define pgd_offset_k(address) pgd_offset(&init_mm, address)
1157
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001158#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001160#define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
1161#define pud_deref(pmd) ({ BUG(); 0UL; })
1162#define pgd_deref(pmd) ({ BUG(); 0UL; })
1163
1164#define pud_offset(pgd, address) ((pud_t *) pgd)
1165#define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001167#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001169#define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
1170#define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001171#define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001172
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001173static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
1174{
Martin Schwidefsky6252d702008-02-09 18:24:37 +01001175 pud_t *pud = (pud_t *) pgd;
1176 if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
1177 pud = (pud_t *) pgd_deref(*pgd);
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001178 return pud + pud_index(address);
1179}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001180
1181static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
1182{
Martin Schwidefsky6252d702008-02-09 18:24:37 +01001183 pmd_t *pmd = (pmd_t *) pud;
1184 if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
1185 pmd = (pmd_t *) pud_deref(*pud);
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001186 return pmd + pmd_index(address);
1187}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001189#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001191#define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
1192#define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
1193#define pte_page(x) pfn_to_page(pte_pfn(x))
1194
1195#define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
1196
1197/* Find an entry in the lowest level page table.. */
1198#define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
1199#define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200#define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201#define pte_unmap(pte) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001203static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
1204{
1205 unsigned long sto = (unsigned long) pmdp -
1206 pmd_index(address) * sizeof(pmd_t);
1207
1208 if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INV)) {
1209 asm volatile(
1210 " .insn rrf,0xb98e0000,%2,%3,0,0"
1211 : "=m" (*pmdp)
1212 : "m" (*pmdp), "a" (sto),
1213 "a" ((address & HPAGE_MASK))
1214 : "cc"
1215 );
1216 }
1217}
1218
Gerald Schaefer75077af2012-10-08 16:30:15 -07001219#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001220
1221#define SEGMENT_NONE __pgprot(_HPAGE_TYPE_NONE)
1222#define SEGMENT_RO __pgprot(_HPAGE_TYPE_RO)
1223#define SEGMENT_RW __pgprot(_HPAGE_TYPE_RW)
1224
Gerald Schaefer9501d092012-10-08 16:30:18 -07001225#define __HAVE_ARCH_PGTABLE_DEPOSIT
1226extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
1227
1228#define __HAVE_ARCH_PGTABLE_WITHDRAW
1229extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
1230
Gerald Schaefer75077af2012-10-08 16:30:15 -07001231static inline int pmd_trans_splitting(pmd_t pmd)
1232{
1233 return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
1234}
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001235
1236static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
1237 pmd_t *pmdp, pmd_t entry)
1238{
1239 *pmdp = entry;
1240}
1241
1242static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
1243{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001244 /*
1245 * pgprot is PAGE_NONE, PAGE_RO, or PAGE_RW (see __Pxxx / __Sxxx)
1246 * Convert to segment table entry format.
1247 */
1248 if (pgprot_val(pgprot) == pgprot_val(PAGE_NONE))
1249 return pgprot_val(SEGMENT_NONE);
1250 if (pgprot_val(pgprot) == pgprot_val(PAGE_RO))
1251 return pgprot_val(SEGMENT_RO);
1252 return pgprot_val(SEGMENT_RW);
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001253}
1254
1255static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
1256{
1257 pmd_val(pmd) &= _SEGMENT_CHG_MASK;
1258 pmd_val(pmd) |= massage_pgprot_pmd(newprot);
1259 return pmd;
1260}
1261
1262static inline pmd_t pmd_mkhuge(pmd_t pmd)
1263{
1264 pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
1265 return pmd;
1266}
1267
1268static inline pmd_t pmd_mkwrite(pmd_t pmd)
1269{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001270 /* Do not clobber _HPAGE_TYPE_NONE pages! */
1271 if (!(pmd_val(pmd) & _SEGMENT_ENTRY_INV))
1272 pmd_val(pmd) &= ~_SEGMENT_ENTRY_RO;
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001273 return pmd;
1274}
1275
1276static inline pmd_t pmd_wrprotect(pmd_t pmd)
1277{
1278 pmd_val(pmd) |= _SEGMENT_ENTRY_RO;
1279 return pmd;
1280}
1281
1282static inline pmd_t pmd_mkdirty(pmd_t pmd)
1283{
1284 /* No dirty bit in the segment table entry. */
1285 return pmd;
1286}
1287
1288static inline pmd_t pmd_mkold(pmd_t pmd)
1289{
1290 /* No referenced bit in the segment table entry. */
1291 return pmd;
1292}
1293
1294static inline pmd_t pmd_mkyoung(pmd_t pmd)
1295{
1296 /* No referenced bit in the segment table entry. */
1297 return pmd;
1298}
1299
1300#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
1301static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
1302 unsigned long address, pmd_t *pmdp)
1303{
1304 unsigned long pmd_addr = pmd_val(*pmdp) & HPAGE_MASK;
1305 long tmp, rc;
1306 int counter;
1307
1308 rc = 0;
1309 if (MACHINE_HAS_RRBM) {
1310 counter = PTRS_PER_PTE >> 6;
1311 asm volatile(
1312 "0: .insn rre,0xb9ae0000,%0,%3\n" /* rrbm */
1313 " ogr %1,%0\n"
1314 " la %3,0(%4,%3)\n"
1315 " brct %2,0b\n"
1316 : "=&d" (tmp), "+&d" (rc), "+d" (counter),
1317 "+a" (pmd_addr)
1318 : "a" (64 * 4096UL) : "cc");
1319 rc = !!rc;
1320 } else {
1321 counter = PTRS_PER_PTE;
1322 asm volatile(
1323 "0: rrbe 0,%2\n"
1324 " la %2,0(%3,%2)\n"
1325 " brc 12,1f\n"
1326 " lhi %0,1\n"
1327 "1: brct %1,0b\n"
1328 : "+d" (rc), "+d" (counter), "+a" (pmd_addr)
1329 : "a" (4096UL) : "cc");
1330 }
1331 return rc;
1332}
1333
1334#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
1335static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
1336 unsigned long address, pmd_t *pmdp)
1337{
1338 pmd_t pmd = *pmdp;
1339
1340 __pmd_idte(address, pmdp);
1341 pmd_clear(pmdp);
1342 return pmd;
1343}
1344
1345#define __HAVE_ARCH_PMDP_CLEAR_FLUSH
1346static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
1347 unsigned long address, pmd_t *pmdp)
1348{
1349 return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
1350}
1351
1352#define __HAVE_ARCH_PMDP_INVALIDATE
1353static inline void pmdp_invalidate(struct vm_area_struct *vma,
1354 unsigned long address, pmd_t *pmdp)
1355{
1356 __pmd_idte(address, pmdp);
1357}
1358
1359static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
1360{
1361 pmd_t __pmd;
1362 pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
1363 return __pmd;
1364}
1365
1366#define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
1367#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
1368
1369static inline int pmd_trans_huge(pmd_t pmd)
1370{
1371 return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
1372}
1373
1374static inline int has_transparent_hugepage(void)
1375{
1376 return MACHINE_HAS_HPAGE ? 1 : 0;
1377}
1378
1379static inline unsigned long pmd_pfn(pmd_t pmd)
1380{
1381 if (pmd_trans_huge(pmd))
1382 return pmd_val(pmd) >> HPAGE_SHIFT;
1383 else
1384 return pmd_val(pmd) >> PAGE_SHIFT;
1385}
Gerald Schaefer75077af2012-10-08 16:30:15 -07001386#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388/*
1389 * 31 bit swap entry format:
1390 * A page-table entry has some bits we have to treat in a special way.
1391 * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
1392 * exception will occur instead of a page translation exception. The
1393 * specifiation exception has the bad habit not to store necessary
1394 * information in the lowcore.
1395 * Bit 21 and bit 22 are the page invalid bit and the page protection
1396 * bit. We set both to indicate a swapped page.
1397 * Bit 30 and 31 are used to distinguish the different page types. For
1398 * a swapped page these bits need to be zero.
1399 * This leaves the bits 1-19 and bits 24-29 to store type and offset.
1400 * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
1401 * plus 24 for the offset.
1402 * 0| offset |0110|o|type |00|
1403 * 0 0000000001111111111 2222 2 22222 33
1404 * 0 1234567890123456789 0123 4 56789 01
1405 *
1406 * 64 bit swap entry format:
1407 * A page-table entry has some bits we have to treat in a special way.
1408 * Bits 52 and bit 55 have to be zero, otherwise an specification
1409 * exception will occur instead of a page translation exception. The
1410 * specifiation exception has the bad habit not to store necessary
1411 * information in the lowcore.
1412 * Bit 53 and bit 54 are the page invalid bit and the page protection
1413 * bit. We set both to indicate a swapped page.
1414 * Bit 62 and 63 are used to distinguish the different page types. For
1415 * a swapped page these bits need to be zero.
1416 * This leaves the bits 0-51 and bits 56-61 to store type and offset.
1417 * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
1418 * plus 56 for the offset.
1419 * | offset |0110|o|type |00|
1420 * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
1421 * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
1422 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001423#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424#define __SWP_OFFSET_MASK (~0UL >> 12)
1425#else
1426#define __SWP_OFFSET_MASK (~0UL >> 11)
1427#endif
Adrian Bunk4448aaf2005-11-08 21:34:42 -08001428static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429{
1430 pte_t pte;
1431 offset &= __SWP_OFFSET_MASK;
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001432 pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
1434 return pte;
1435}
1436
1437#define __swp_type(entry) (((entry).val >> 2) & 0x1f)
1438#define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
1439#define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
1440
1441#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
1442#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
1443
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001444#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445# define PTE_FILE_MAX_BITS 26
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001446#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447# define PTE_FILE_MAX_BITS 59
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001448#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
1450#define pte_to_pgoff(__pte) \
1451 ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
1452
1453#define pgoff_to_pte(__off) \
1454 ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001455 | _PAGE_TYPE_FILE })
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
1457#endif /* !__ASSEMBLY__ */
1458
1459#define kern_addr_valid(addr) (1)
1460
Heiko Carstens17f34582008-04-30 13:38:47 +02001461extern int vmem_add_mapping(unsigned long start, unsigned long size);
1462extern int vmem_remove_mapping(unsigned long start, unsigned long size);
Carsten Otte402b0862008-03-25 18:47:10 +01001463extern int s390_enable_sie(void);
Heiko Carstensf4eb07c2006-12-08 15:56:07 +01001464
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465/*
1466 * No page table caches to initialise
1467 */
1468#define pgtable_cache_init() do { } while (0)
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470#include <asm-generic/pgtable.h>
1471
1472#endif /* _S390_PAGE_H */