blob: 9b9470e51e0438065776598076edf580d267a0d0 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2430_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsley93340a22010-02-22 22:09:12 -07005 * Copyright (C) 2004-2010 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020025#include "prm.h"
26#include "cm.h"
27#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
30
Paul Walmsley81b34fb2010-02-22 22:09:22 -070031#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
32
33/*
34 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000035 *
36 * NOTE:In many cases here we are assigning a 'default' parent. In many
37 * cases the parent is selectable. The get/set parent calls will also
38 * switch sources.
39 *
40 * Many some clocks say always_enabled, but they can be auto idled for
41 * power savings. They will always be available upon clock request.
42 *
43 * Several sources are given initial rates which may be wrong, this will
44 * be fixed up in the init func.
45 *
46 * Things are broadly separated below by clock domains. It is
47 * noteworthy that most periferals have dependencies on multiple clock
48 * domains. Many get their interface clocks from the L4 domain, but get
49 * functional clocks from fixed sources or other core domain derived
50 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070051 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000052
53/* Base external input clocks */
54static struct clk func_32k_ck = {
55 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000056 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000057 .rate = 32000,
Russell King3f0a8202009-01-31 10:05:51 +000058 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
66 .flags = RATE_FIXED,
67 .clkdm_name = "wkup_clkdm",
68};
69
Tony Lindgren046d6b22005-11-10 14:26:52 +000070/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
71static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
72 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000073 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030074 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020075 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000076};
77
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030078/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000079static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
80 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000081 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000082 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030083 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070084 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000085};
Paul Walmsleye32744b2008-03-18 15:47:55 +020086
Tony Lindgren046d6b22005-11-10 14:26:52 +000087static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
88 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000090 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +000091 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030092 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000093};
Paul Walmsleye32744b2008-03-18 15:47:55 +020094
Tony Lindgren046d6b22005-11-10 14:26:52 +000095/*
96 * Analog domain root source clocks
97 */
98
99/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200100/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
101 * deal with this
102 */
103
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300104static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200105 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
106 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
107 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000108 .clk_bypass = &sys_ck,
109 .clk_ref = &sys_ck,
110 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
111 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700112 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700113 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300114 .max_divider = 16,
115 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200116};
117
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118/*
119 * XXX Cannot add round_rate here yet, as this is still a composite clock,
120 * not just a DPLL
121 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000122static struct clk dpll_ck = {
123 .name = "dpll_ck",
Russell King897dcde2008-11-04 16:35:03 +0000124 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000125 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200126 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300127 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300128 .recalc = &omap2_dpllcore_recalc,
129 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000130};
131
132static struct clk apll96_ck = {
133 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700134 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000135 .parent = &sys_ck,
136 .rate = 96000000,
Russell King3f0a8202009-01-31 10:05:51 +0000137 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300138 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200139 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
140 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000141};
142
143static struct clk apll54_ck = {
144 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700145 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000146 .parent = &sys_ck,
147 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +0000148 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300149 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200150 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
151 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000152};
153
154/*
155 * PRCM digital base sources
156 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200157
158/* func_54m_ck */
159
160static const struct clksel_rate func_54m_apll54_rates[] = {
161 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
162 { .div = 0 },
163};
164
165static const struct clksel_rate func_54m_alt_rates[] = {
166 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
167 { .div = 0 },
168};
169
170static const struct clksel func_54m_clksel[] = {
171 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
172 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
173 { .parent = NULL },
174};
175
Tony Lindgren046d6b22005-11-10 14:26:52 +0000176static struct clk func_54m_ck = {
177 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000178 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000179 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300180 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200181 .init = &omap2_init_clksel_parent,
182 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
183 .clksel_mask = OMAP24XX_54M_SOURCE,
184 .clksel = func_54m_clksel,
185 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000186};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200187
Tony Lindgren046d6b22005-11-10 14:26:52 +0000188static struct clk core_ck = {
189 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000190 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000191 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300192 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200193 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000194};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200195
196/* func_96m_ck */
197static const struct clksel_rate func_96m_apll96_rates[] = {
198 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
199 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000200};
201
Paul Walmsleye32744b2008-03-18 15:47:55 +0200202static const struct clksel_rate func_96m_alt_rates[] = {
203 { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
204 { .div = 0 },
205};
206
207static const struct clksel func_96m_clksel[] = {
208 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
209 { .parent = &alt_ck, .rates = func_96m_alt_rates },
210 { .parent = NULL }
211};
212
213/* The parent of this clock is not selectable on 2420. */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000214static struct clk func_96m_ck = {
215 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000216 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000217 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300218 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200219 .init = &omap2_init_clksel_parent,
220 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
221 .clksel_mask = OMAP2430_96M_SOURCE,
222 .clksel = func_96m_clksel,
223 .recalc = &omap2_clksel_recalc,
224 .round_rate = &omap2_clksel_round_rate,
225 .set_rate = &omap2_clksel_set_rate
226};
227
228/* func_48m_ck */
229
230static const struct clksel_rate func_48m_apll96_rates[] = {
231 { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
232 { .div = 0 },
233};
234
235static const struct clksel_rate func_48m_alt_rates[] = {
236 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
237 { .div = 0 },
238};
239
240static const struct clksel func_48m_clksel[] = {
241 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
242 { .parent = &alt_ck, .rates = func_48m_alt_rates },
243 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000244};
245
246static struct clk func_48m_ck = {
247 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000248 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000249 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300250 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200251 .init = &omap2_init_clksel_parent,
252 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
253 .clksel_mask = OMAP24XX_48M_SOURCE,
254 .clksel = func_48m_clksel,
255 .recalc = &omap2_clksel_recalc,
256 .round_rate = &omap2_clksel_round_rate,
257 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000258};
259
260static struct clk func_12m_ck = {
261 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000262 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000263 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200264 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300265 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700266 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000267};
268
269/* Secure timer, only available in secure mode */
270static struct clk wdt1_osc_ck = {
271 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000272 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000273 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200274 .recalc = &followparent_recalc,
275};
276
277/*
278 * The common_clkout* clksel_rate structs are common to
279 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
280 * sys_clkout2_* are 2420-only, so the
281 * clksel_rate flags fields are inaccurate for those clocks. This is
282 * harmless since access to those clocks are gated by the struct clk
283 * flags fields, which mark them as 2420-only.
284 */
285static const struct clksel_rate common_clkout_src_core_rates[] = {
286 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
287 { .div = 0 }
288};
289
290static const struct clksel_rate common_clkout_src_sys_rates[] = {
291 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
292 { .div = 0 }
293};
294
295static const struct clksel_rate common_clkout_src_96m_rates[] = {
296 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
297 { .div = 0 }
298};
299
300static const struct clksel_rate common_clkout_src_54m_rates[] = {
301 { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
302 { .div = 0 }
303};
304
305static const struct clksel common_clkout_src_clksel[] = {
306 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
307 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
308 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
309 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
310 { .parent = NULL }
311};
312
313static struct clk sys_clkout_src = {
314 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000315 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200316 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300317 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700318 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200319 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
320 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700321 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200322 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
323 .clksel = common_clkout_src_clksel,
324 .recalc = &omap2_clksel_recalc,
325 .round_rate = &omap2_clksel_round_rate,
326 .set_rate = &omap2_clksel_set_rate
327};
328
329static const struct clksel_rate common_clkout_rates[] = {
330 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
331 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
332 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
333 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
334 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
335 { .div = 0 },
336};
337
338static const struct clksel sys_clkout_clksel[] = {
339 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
340 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000341};
342
343static struct clk sys_clkout = {
344 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000345 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200346 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300347 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700348 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200349 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
350 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000351 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200352 .round_rate = &omap2_clksel_round_rate,
353 .set_rate = &omap2_clksel_set_rate
354};
355
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100356static struct clk emul_ck = {
357 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000358 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100359 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300360 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700361 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
363 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100364
365};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200366
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367/*
368 * MPU clock domain
369 * Clocks:
370 * MPU_FCLK, MPU_ICLK
371 * INT_M_FCLK, INT_M_I_CLK
372 *
373 * - Individual clocks are hardware managed.
374 * - Base divider comes from: CM_CLKSEL_MPU
375 *
376 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200377static const struct clksel_rate mpu_core_rates[] = {
378 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
379 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200380 { .div = 0 },
381};
382
383static const struct clksel mpu_clksel[] = {
384 { .parent = &core_ck, .rates = mpu_core_rates },
385 { .parent = NULL }
386};
387
Tony Lindgren046d6b22005-11-10 14:26:52 +0000388static struct clk mpu_ck = { /* Control cpu */
389 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000390 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000391 .parent = &core_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700392 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300393 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200394 .init = &omap2_init_clksel_parent,
395 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
396 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200397 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000398 .recalc = &omap2_clksel_recalc,
399};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200400
Tony Lindgren046d6b22005-11-10 14:26:52 +0000401/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700402 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000403 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200404 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200405 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000406 * Won't be too specific here. The core clock comes into this block
407 * it is divided then tee'ed. One branch goes directly to xyz enable
408 * controls. The other branch gets further divided by 2 then possibly
409 * routed into a synchronizer and out of clocks abc.
410 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200411static const struct clksel_rate dsp_fck_core_rates[] = {
412 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
413 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
414 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
415 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200416 { .div = 0 },
417};
418
419static const struct clksel dsp_fck_clksel[] = {
420 { .parent = &core_ck, .rates = dsp_fck_core_rates },
421 { .parent = NULL }
422};
423
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424static struct clk dsp_fck = {
425 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000426 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000427 .parent = &core_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700428 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300429 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200430 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
431 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
432 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
433 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
434 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000435 .recalc = &omap2_clksel_recalc,
436};
437
Paul Walmsleye32744b2008-03-18 15:47:55 +0200438/* DSP interface clock */
439static const struct clksel_rate dsp_irate_ick_rates[] = {
440 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
441 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
442 { .div = 3, .val = 3, .flags = RATE_IN_243X },
443 { .div = 0 },
444};
445
446static const struct clksel dsp_irate_ick_clksel[] = {
447 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
448 { .parent = NULL }
449};
450
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300451/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200452static struct clk dsp_irate_ick = {
453 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000454 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200455 .parent = &dsp_fck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700456 .flags = DELAYED_APP,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200457 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
458 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
459 .clksel = dsp_irate_ick_clksel,
460 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200461};
462
Paul Walmsleye32744b2008-03-18 15:47:55 +0200463/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
464static struct clk iva2_1_ick = {
465 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000466 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200467 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200468 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
469 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000470};
471
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300472/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000473 * L3 clock domain
474 * L3 clocks are used for both interface and functional clocks to
475 * multiple entities. Some of these clocks are completely managed
476 * by hardware, and some others allow software control. Hardware
477 * managed ones general are based on directly CLK_REQ signals and
478 * various auto idle settings. The functional spec sets many of these
479 * as 'tie-high' for their enables.
480 *
481 * I-CLOCKS:
482 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
483 * CAM, HS-USB.
484 * F-CLOCK
485 * SSI.
486 *
487 * GPMC memories and SDRC have timing and clock sensitive registers which
488 * may very well need notification when the clock changes. Currently for low
489 * operating points, these are taken care of in sleep.S.
490 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200491static const struct clksel_rate core_l3_core_rates[] = {
492 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200493 { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
494 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200495 { .div = 0 }
496};
497
498static const struct clksel core_l3_clksel[] = {
499 { .parent = &core_ck, .rates = core_l3_core_rates },
500 { .parent = NULL }
501};
502
Tony Lindgren046d6b22005-11-10 14:26:52 +0000503static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
504 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000505 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000506 .parent = &core_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700507 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300508 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200509 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
510 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
511 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000512 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200513};
514
515/* usb_l4_ick */
516static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
517 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
518 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
519 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
520 { .div = 0 }
521};
522
523static const struct clksel usb_l4_ick_clksel[] = {
524 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
525 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000526};
527
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300528/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000529static struct clk usb_l4_ick = { /* FS-USB interface clock */
530 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000531 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800532 .parent = &core_l3_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700533 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300534 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200535 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
536 .enable_bit = OMAP24XX_EN_USB_SHIFT,
537 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
538 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
539 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000540 .recalc = &omap2_clksel_recalc,
541};
542
543/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300544 * L4 clock management domain
545 *
546 * This domain contains lots of interface clocks from the L4 interface, some
547 * functional clocks. Fixed APLL functional source clocks are managed in
548 * this domain.
549 */
550static const struct clksel_rate l4_core_l3_rates[] = {
551 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
552 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
553 { .div = 0 }
554};
555
556static const struct clksel l4_clksel[] = {
557 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
558 { .parent = NULL }
559};
560
561static struct clk l4_ck = { /* used both as an ick and fck */
562 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000563 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300564 .parent = &core_l3_ck,
Russell King3f0a8202009-01-31 10:05:51 +0000565 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300566 .clkdm_name = "core_l4_clkdm",
567 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
568 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
569 .clksel = l4_clksel,
570 .recalc = &omap2_clksel_recalc,
571 .round_rate = &omap2_clksel_round_rate,
572 .set_rate = &omap2_clksel_set_rate
573};
574
575/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000576 * SSI is in L3 management domain, its direct parent is core not l3,
577 * many core power domain entities are grouped into the L3 clock
578 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300579 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000580 *
581 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
582 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200583static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
584 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
585 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
586 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
587 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
588 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200589 { .div = 0 }
590};
591
592static const struct clksel ssi_ssr_sst_fck_clksel[] = {
593 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
594 { .parent = NULL }
595};
596
Tony Lindgren046d6b22005-11-10 14:26:52 +0000597static struct clk ssi_ssr_sst_fck = {
598 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000599 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000600 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +0000601 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300602 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200603 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
604 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
605 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
606 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
607 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000608 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200609 .round_rate = &omap2_clksel_round_rate,
610 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000611};
612
Paul Walmsley9299fd82009-01-27 19:12:54 -0700613/*
614 * Presumably this is the same as SSI_ICLK.
615 * TRM contradicts itself on what clockdomain SSI_ICLK is in
616 */
617static struct clk ssi_l4_ick = {
618 .name = "ssi_l4_ick",
619 .ops = &clkops_omap2_dflt_wait,
620 .parent = &l4_ck,
621 .clkdm_name = "core_l4_clkdm",
622 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
623 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
624 .recalc = &followparent_recalc,
625};
626
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300627
Tony Lindgren046d6b22005-11-10 14:26:52 +0000628/*
629 * GFX clock domain
630 * Clocks:
631 * GFX_FCLK, GFX_ICLK
632 * GFX_CG1(2d), GFX_CG2(3d)
633 *
634 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
635 * The 2d and 3d clocks run at a hardware determined
636 * divided value of fclk.
637 *
638 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200639
640/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
641static const struct clksel gfx_fck_clksel[] = {
642 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
643 { .parent = NULL },
644};
645
Tony Lindgren046d6b22005-11-10 14:26:52 +0000646static struct clk gfx_3d_fck = {
647 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000648 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000649 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300650 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200651 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
652 .enable_bit = OMAP24XX_EN_3D_SHIFT,
653 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
654 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
655 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000656 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200657 .round_rate = &omap2_clksel_round_rate,
658 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000659};
660
661static struct clk gfx_2d_fck = {
662 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000663 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000664 .parent = &core_l3_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700665 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300666 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200667 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
668 .enable_bit = OMAP24XX_EN_2D_SHIFT,
669 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
670 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
671 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000672 .recalc = &omap2_clksel_recalc,
673};
674
675static struct clk gfx_ick = {
676 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000677 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000678 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300679 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200680 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
681 .enable_bit = OMAP_EN_GFX_SHIFT,
682 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000683};
684
685/*
686 * Modem clock domain (2430)
687 * CLOCKS:
688 * MDM_OSC_CLK
689 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200690 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000691 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200692static const struct clksel_rate mdm_ick_core_rates[] = {
693 { .div = 1, .val = 1, .flags = RATE_IN_243X },
694 { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
695 { .div = 6, .val = 6, .flags = RATE_IN_243X },
696 { .div = 9, .val = 9, .flags = RATE_IN_243X },
697 { .div = 0 }
698};
699
700static const struct clksel mdm_ick_clksel[] = {
701 { .parent = &core_ck, .rates = mdm_ick_core_rates },
702 { .parent = NULL }
703};
704
Tony Lindgren046d6b22005-11-10 14:26:52 +0000705static struct clk mdm_ick = { /* used both as a ick and fck */
706 .name = "mdm_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000707 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000708 .parent = &core_ck,
Paul Walmsley1a337712010-02-22 22:09:16 -0700709 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300710 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200711 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
712 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
713 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
714 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
715 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000716 .recalc = &omap2_clksel_recalc,
717};
718
719static struct clk mdm_osc_ck = {
720 .name = "mdm_osc_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000721 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000722 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300723 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200724 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
725 .enable_bit = OMAP2430_EN_OSC_SHIFT,
726 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000727};
728
729/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000730 * DSS clock domain
731 * CLOCKs:
732 * DSS_L4_ICLK, DSS_L3_ICLK,
733 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
734 *
735 * DSS is both initiator and target.
736 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200737/* XXX Add RATE_NOT_VALIDATED */
738
739static const struct clksel_rate dss1_fck_sys_rates[] = {
740 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
741 { .div = 0 }
742};
743
744static const struct clksel_rate dss1_fck_core_rates[] = {
745 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
746 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
747 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
748 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
749 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
750 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
751 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
752 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
753 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
754 { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
755 { .div = 0 }
756};
757
758static const struct clksel dss1_fck_clksel[] = {
759 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
760 { .parent = &core_ck, .rates = dss1_fck_core_rates },
761 { .parent = NULL },
762};
763
Tony Lindgren046d6b22005-11-10 14:26:52 +0000764static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
765 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +0000766 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000767 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300768 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200769 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
770 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
771 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000772};
773
774static struct clk dss1_fck = {
775 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000776 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000777 .parent = &core_ck, /* Core or sys */
Russell King8ad8ff62009-01-19 15:27:29 +0000778 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300779 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200780 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
781 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
782 .init = &omap2_init_clksel_parent,
783 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
784 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
785 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000786 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200787 .round_rate = &omap2_clksel_round_rate,
788 .set_rate = &omap2_clksel_set_rate
789};
790
791static const struct clksel_rate dss2_fck_sys_rates[] = {
792 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
793 { .div = 0 }
794};
795
796static const struct clksel_rate dss2_fck_48m_rates[] = {
797 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
798 { .div = 0 }
799};
800
801static const struct clksel dss2_fck_clksel[] = {
802 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
803 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
804 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000805};
806
807static struct clk dss2_fck = { /* Alt clk used in power management */
808 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000809 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000810 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Russell King8ad8ff62009-01-19 15:27:29 +0000811 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300812 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200813 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
814 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
815 .init = &omap2_init_clksel_parent,
816 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
817 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
818 .clksel = dss2_fck_clksel,
819 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000820};
821
822static struct clk dss_54m_fck = { /* Alt clk used in power management */
823 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000824 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000825 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300826 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
828 .enable_bit = OMAP24XX_EN_TV_SHIFT,
829 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000830};
831
832/*
833 * CORE power domain ICLK & FCLK defines.
834 * Many of the these can have more than one possible parent. Entries
835 * here will likely have an L4 interface parent, and may have multiple
836 * functional clock parents.
837 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200838static const struct clksel_rate gpt_alt_rates[] = {
839 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
840 { .div = 0 }
841};
842
843static const struct clksel omap24xx_gpt_clksel[] = {
844 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
845 { .parent = &sys_ck, .rates = gpt_sys_rates },
846 { .parent = &alt_ck, .rates = gpt_alt_rates },
847 { .parent = NULL },
848};
849
Tony Lindgren046d6b22005-11-10 14:26:52 +0000850static struct clk gpt1_ick = {
851 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000852 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000853 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300854 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200855 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
856 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
857 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000858};
859
860static struct clk gpt1_fck = {
861 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000862 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000863 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300864 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200865 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
866 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
867 .init = &omap2_init_clksel_parent,
868 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
869 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
870 .clksel = omap24xx_gpt_clksel,
871 .recalc = &omap2_clksel_recalc,
872 .round_rate = &omap2_clksel_round_rate,
873 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000874};
875
876static struct clk gpt2_ick = {
877 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000878 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000879 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300880 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200881 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
882 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
883 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000884};
885
886static struct clk gpt2_fck = {
887 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000888 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000889 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300890 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200891 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
892 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
893 .init = &omap2_init_clksel_parent,
894 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
895 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
896 .clksel = omap24xx_gpt_clksel,
897 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000898};
899
900static struct clk gpt3_ick = {
901 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000902 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000903 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300904 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200905 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
906 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
907 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000908};
909
910static struct clk gpt3_fck = {
911 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000912 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000913 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300914 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200915 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
916 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
917 .init = &omap2_init_clksel_parent,
918 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
919 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
920 .clksel = omap24xx_gpt_clksel,
921 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000922};
923
924static struct clk gpt4_ick = {
925 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000926 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000927 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300928 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200929 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
930 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
931 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000932};
933
934static struct clk gpt4_fck = {
935 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000936 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000937 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300938 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200939 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
940 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
941 .init = &omap2_init_clksel_parent,
942 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
943 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
944 .clksel = omap24xx_gpt_clksel,
945 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000946};
947
948static struct clk gpt5_ick = {
949 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000950 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000951 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300952 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200953 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
954 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
955 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000956};
957
958static struct clk gpt5_fck = {
959 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000960 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000961 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300962 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200963 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
964 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
965 .init = &omap2_init_clksel_parent,
966 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
967 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
968 .clksel = omap24xx_gpt_clksel,
969 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000970};
971
972static struct clk gpt6_ick = {
973 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000974 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000975 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300976 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200977 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
978 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
979 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000980};
981
982static struct clk gpt6_fck = {
983 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000984 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000985 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300986 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200987 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
988 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
989 .init = &omap2_init_clksel_parent,
990 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
991 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
992 .clksel = omap24xx_gpt_clksel,
993 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000994};
995
996static struct clk gpt7_ick = {
997 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000998 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000999 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001000 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1001 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1002 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001003};
1004
1005static struct clk gpt7_fck = {
1006 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001007 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001008 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001009 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001010 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1011 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1012 .init = &omap2_init_clksel_parent,
1013 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1014 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1015 .clksel = omap24xx_gpt_clksel,
1016 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001017};
1018
1019static struct clk gpt8_ick = {
1020 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001021 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001022 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001023 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001024 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1025 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1026 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001027};
1028
1029static struct clk gpt8_fck = {
1030 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001031 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001032 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001033 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001034 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1035 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1036 .init = &omap2_init_clksel_parent,
1037 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1038 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1039 .clksel = omap24xx_gpt_clksel,
1040 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001041};
1042
1043static struct clk gpt9_ick = {
1044 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001045 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001046 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001047 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001048 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1049 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1050 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001051};
1052
1053static struct clk gpt9_fck = {
1054 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001055 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001056 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001057 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001058 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1059 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1060 .init = &omap2_init_clksel_parent,
1061 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1062 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1063 .clksel = omap24xx_gpt_clksel,
1064 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001065};
1066
1067static struct clk gpt10_ick = {
1068 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001069 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001070 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001071 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001072 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1073 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1074 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001075};
1076
1077static struct clk gpt10_fck = {
1078 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001079 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001080 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001081 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001082 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1083 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1084 .init = &omap2_init_clksel_parent,
1085 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1086 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1087 .clksel = omap24xx_gpt_clksel,
1088 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001089};
1090
1091static struct clk gpt11_ick = {
1092 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001093 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001094 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001095 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001096 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1097 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1098 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001099};
1100
1101static struct clk gpt11_fck = {
1102 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001103 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001104 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001105 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001106 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1107 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1108 .init = &omap2_init_clksel_parent,
1109 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1110 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1111 .clksel = omap24xx_gpt_clksel,
1112 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001113};
1114
1115static struct clk gpt12_ick = {
1116 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001117 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001118 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001119 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001120 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1121 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1122 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001123};
1124
1125static struct clk gpt12_fck = {
1126 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001127 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001128 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001129 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001130 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1131 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1132 .init = &omap2_init_clksel_parent,
1133 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1134 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1135 .clksel = omap24xx_gpt_clksel,
1136 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001137};
1138
1139static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001140 .name = "mcbsp1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001141 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001142 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001143 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001144 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1145 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1146 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001147};
1148
1149static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001150 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001151 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001152 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001153 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001154 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1155 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1156 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001157};
1158
1159static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001160 .name = "mcbsp2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001161 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001162 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001163 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001164 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1165 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1166 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001167};
1168
1169static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001170 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001171 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001172 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001173 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001174 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1175 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1176 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001177};
1178
1179static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001180 .name = "mcbsp3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001181 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001182 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001183 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001184 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1185 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1186 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001187};
1188
1189static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001190 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001191 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001192 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001193 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001194 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1195 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1196 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001197};
1198
1199static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001200 .name = "mcbsp4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001201 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001202 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001203 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001204 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1205 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1206 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001207};
1208
1209static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001210 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001211 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001212 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001213 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001214 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1215 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1216 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001217};
1218
1219static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001220 .name = "mcbsp5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001221 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001222 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001223 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001224 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1225 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1226 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001227};
1228
1229static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001230 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001231 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001232 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001233 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001234 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1235 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1236 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001237};
1238
1239static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001240 .name = "mcspi1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001241 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001242 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001243 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001244 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1245 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1246 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001247};
1248
1249static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001250 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001251 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001252 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001253 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001254 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1255 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1256 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001257};
1258
1259static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001260 .name = "mcspi2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001261 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001262 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001263 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001264 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1265 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1266 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001267};
1268
1269static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001270 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001271 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001272 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001273 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001274 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1275 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1276 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001277};
1278
1279static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001280 .name = "mcspi3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001281 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001282 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001283 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001284 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1285 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1286 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001287};
1288
1289static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001290 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001291 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001292 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001293 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001294 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1295 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1296 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001297};
1298
1299static struct clk uart1_ick = {
1300 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001301 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001302 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001303 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001304 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1305 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1306 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001307};
1308
1309static struct clk uart1_fck = {
1310 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001311 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001312 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001313 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001314 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1315 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1316 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001317};
1318
1319static struct clk uart2_ick = {
1320 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001321 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001322 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001323 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001324 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1325 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1326 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001327};
1328
1329static struct clk uart2_fck = {
1330 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001331 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001332 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001333 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001334 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1335 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1336 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001337};
1338
1339static struct clk uart3_ick = {
1340 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001341 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001342 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001343 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001344 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1345 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1346 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001347};
1348
1349static struct clk uart3_fck = {
1350 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001351 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001352 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001353 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001354 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1355 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1356 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001357};
1358
1359static struct clk gpios_ick = {
1360 .name = "gpios_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001361 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001362 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001363 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001364 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1365 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1366 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001367};
1368
1369static struct clk gpios_fck = {
1370 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001371 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001372 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001373 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001374 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1375 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1376 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001377};
1378
1379static struct clk mpu_wdt_ick = {
1380 .name = "mpu_wdt_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001381 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001382 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001383 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001384 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1385 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1386 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001387};
1388
1389static struct clk mpu_wdt_fck = {
1390 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001391 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001392 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001393 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001394 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1395 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1396 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001397};
1398
1399static struct clk sync_32k_ick = {
1400 .name = "sync_32k_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001401 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001402 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001403 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001404 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001405 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1406 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1407 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001408};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001409
Tony Lindgren046d6b22005-11-10 14:26:52 +00001410static struct clk wdt1_ick = {
1411 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001412 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001413 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001414 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001415 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1416 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1417 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001418};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001419
Tony Lindgren046d6b22005-11-10 14:26:52 +00001420static struct clk omapctrl_ick = {
1421 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001422 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001423 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001424 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001425 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001426 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1427 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1428 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001429};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001430
Tony Lindgren046d6b22005-11-10 14:26:52 +00001431static struct clk icr_ick = {
1432 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001433 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001434 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001435 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001436 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1437 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1438 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001439};
1440
1441static struct clk cam_ick = {
1442 .name = "cam_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001443 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001444 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001445 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001446 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1447 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1448 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001449};
1450
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001451/*
1452 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1453 * split into two separate clocks, since the parent clocks are different
1454 * and the clockdomains are also different.
1455 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001456static struct clk cam_fck = {
1457 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001458 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001459 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001460 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001461 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1462 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1463 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001464};
1465
1466static struct clk mailboxes_ick = {
1467 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001468 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001469 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001470 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001471 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1472 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1473 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001474};
1475
1476static struct clk wdt4_ick = {
1477 .name = "wdt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001478 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001479 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001480 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001481 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1482 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1483 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001484};
1485
1486static struct clk wdt4_fck = {
1487 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001488 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001489 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001490 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001491 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1492 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1493 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001494};
1495
Tony Lindgren046d6b22005-11-10 14:26:52 +00001496static struct clk mspro_ick = {
1497 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001498 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001499 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001500 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001501 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1502 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1503 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001504};
1505
1506static struct clk mspro_fck = {
1507 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001508 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001509 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001510 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001511 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1512 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1513 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001514};
1515
Tony Lindgren046d6b22005-11-10 14:26:52 +00001516static struct clk fac_ick = {
1517 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001518 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001519 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001520 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001521 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1522 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1523 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001524};
1525
1526static struct clk fac_fck = {
1527 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001528 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001529 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001530 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001531 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1532 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1533 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001534};
1535
Tony Lindgren046d6b22005-11-10 14:26:52 +00001536static struct clk hdq_ick = {
1537 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001538 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001539 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001540 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001541 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1542 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1543 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001544};
1545
1546static struct clk hdq_fck = {
1547 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001548 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001549 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001550 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001551 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1552 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1553 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001554};
1555
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001556/*
1557 * XXX This is marked as a 2420-only define, but it claims to be present
1558 * on 2430 also. Double-check.
1559 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001560static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001561 .name = "i2c2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001562 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001563 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001564 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001565 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1566 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1567 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001568};
1569
Tony Lindgren046d6b22005-11-10 14:26:52 +00001570static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001571 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001572 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001573 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001574 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001575 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1576 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1577 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001578};
1579
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001580/*
1581 * XXX This is marked as a 2420-only define, but it claims to be present
1582 * on 2430 also. Double-check.
1583 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001584static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001585 .name = "i2c1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001586 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001587 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001588 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1590 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1591 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001592};
1593
Tony Lindgren046d6b22005-11-10 14:26:52 +00001594static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001595 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001596 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001597 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001598 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001599 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1600 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1601 .recalc = &followparent_recalc,
1602};
1603
1604static struct clk gpmc_fck = {
1605 .name = "gpmc_fck",
Russell King897dcde2008-11-04 16:35:03 +00001606 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001607 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001608 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001609 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001610 .recalc = &followparent_recalc,
1611};
1612
1613static struct clk sdma_fck = {
1614 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001615 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001616 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001617 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001618 .recalc = &followparent_recalc,
1619};
1620
1621static struct clk sdma_ick = {
1622 .name = "sdma_ick",
Russell King897dcde2008-11-04 16:35:03 +00001623 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001624 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001625 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001626 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001627};
1628
Tony Lindgren046d6b22005-11-10 14:26:52 +00001629static struct clk sdrc_ick = {
1630 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001631 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001632 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001633 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001634 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001635 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1636 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1637 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001638};
1639
1640static struct clk des_ick = {
1641 .name = "des_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001642 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001643 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001644 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001645 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1646 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1647 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001648};
1649
1650static struct clk sha_ick = {
1651 .name = "sha_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001652 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001653 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001654 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001655 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1656 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1657 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001658};
1659
1660static struct clk rng_ick = {
1661 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001662 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001663 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001664 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001665 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1666 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1667 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001668};
1669
1670static struct clk aes_ick = {
1671 .name = "aes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001672 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001673 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001674 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001675 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1676 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1677 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001678};
1679
1680static struct clk pka_ick = {
1681 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001682 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001683 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001684 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001685 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1686 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1687 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688};
1689
1690static struct clk usb_fck = {
1691 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001692 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001694 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001695 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1696 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1697 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698};
1699
1700static struct clk usbhs_ick = {
1701 .name = "usbhs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001702 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001703 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001704 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001705 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1706 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1707 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001708};
1709
1710static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001711 .name = "mmchs1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001712 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001713 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001714 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001715 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1716 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1717 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001718};
1719
1720static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001721 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001722 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001724 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001725 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1726 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1727 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001728};
1729
1730static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001731 .name = "mmchs2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001732 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001734 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001735 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1736 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1737 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738};
1739
1740static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001741 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001742 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001743 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001744 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1745 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1746 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001747};
1748
1749static struct clk gpio5_ick = {
1750 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001751 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001752 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001753 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001754 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1755 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1756 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001757};
1758
1759static struct clk gpio5_fck = {
1760 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001761 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001762 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001763 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001764 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1765 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1766 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001767};
1768
1769static struct clk mdm_intc_ick = {
1770 .name = "mdm_intc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001771 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001772 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001773 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001774 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1775 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1776 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001777};
1778
1779static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001780 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001781 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001782 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001783 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001784 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1785 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1786 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001787};
1788
1789static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001790 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001791 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001792 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001793 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001794 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1795 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1796 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001797};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001798
Tony Lindgren046d6b22005-11-10 14:26:52 +00001799/*
1800 * This clock is a composite clock which does entire set changes then
1801 * forces a rebalance. It keys on the MPU speed, but it really could
1802 * be any key speed part of a set in the rate table.
1803 *
1804 * to really change a set, you need memory table sets which get changed
1805 * in sram, pre-notifiers & post notifiers, changing the top set, without
1806 * having low level display recalc's won't work... this is why dpm notifiers
1807 * work, isr's off, walk a list of clocks already _off_ and not messing with
1808 * the bus.
1809 *
1810 * This clock should have no parent. It embodies the entire upper level
1811 * active set. A parent will mess up some of the init also.
1812 */
1813static struct clk virt_prcm_set = {
1814 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001815 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001816 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001817 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001818 .set_rate = &omap2_select_table_rate,
1819 .round_rate = &omap2_round_to_table_rate,
1820};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001821
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001822
1823/*
1824 * clkdev integration
1825 */
1826
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001827static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001828 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001829 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1830 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1831 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
1832 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1833 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001834 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001835 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1836 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1837 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001838 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001839 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1840 CLK(NULL, "core_ck", &core_ck, CK_243X),
1841 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1842 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1843 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1844 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1845 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1846 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1847 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001848 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001849 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001850 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001851 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
1852 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001853 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001854 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001855 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1856 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1857 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001858 /* Modem domain clocks */
1859 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1860 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1861 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001862 CLK("omapdss", "ick", &dss_ick, CK_243X),
1863 CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
1864 CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
1865 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001866 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001867 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1868 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1869 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001870 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001871 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1872 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001873 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001874 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001875 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001876 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1877 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1878 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1879 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1880 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1881 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1882 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1883 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1884 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1885 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1886 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1887 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1888 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1889 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1890 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1891 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1892 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1893 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1894 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1895 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1896 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1897 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1898 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1899 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1900 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
1901 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
1902 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
1903 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001904 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
1905 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
1906 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
1907 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
1908 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
1909 CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001910 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
1911 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
1912 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
1913 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001914 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
1915 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001916 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1917 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1918 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1919 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1920 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1921 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1922 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1923 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1924 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
1925 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
1926 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1927 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1928 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001929 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001930 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1931 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1932 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1933 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1934 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1935 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1936 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1937 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1938 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1939 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1940 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
1941 CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001942 CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001943 CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001944 CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001945 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1946 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1947 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001948 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001949 CLK(NULL, "des_ick", &des_ick, CK_243X),
1950 CLK(NULL, "sha_ick", &sha_ick, CK_243X),
1951 CLK("omap_rng", "ick", &rng_ick, CK_243X),
1952 CLK(NULL, "aes_ick", &aes_ick, CK_243X),
1953 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
1954 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001955 CLK("musb_hdrc", "ick", &usbhs_ick, CK_243X),
1956 CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
1957 CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
1958 CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
1959 CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
1960 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
1961 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
1962 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
1963 CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
1964 CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
1965};
1966
1967/*
1968 * init code
1969 */
1970
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001971int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001972{
1973 const struct prcm_config *prcm;
1974 struct omap_clk *c;
1975 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001976
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001977 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
1978 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1979 cpu_mask = RATE_IN_243X;
1980 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001981
1982 clk_init(&omap2_clk_functions);
1983
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001984 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
1985 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001986 clk_preinit(c->lk.clk);
1987
1988 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1989 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07001990 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001991 propagate_rate(&sys_ck);
1992
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001993 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
1994 c++) {
1995 clkdev_add(&c->lk);
1996 clk_register(c->lk.clk);
1997 omap2_init_clk_clkdm(c->lk.clk);
1998 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001999
2000 /* Check the MPU rate set by bootloader */
2001 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2002 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2003 if (!(prcm->flags & cpu_mask))
2004 continue;
2005 if (prcm->xtal_speed != sys_ck.rate)
2006 continue;
2007 if (prcm->dpll_speed <= clkrate)
2008 break;
2009 }
2010 curr_prcm_set = prcm;
2011
2012 recalculate_root_clocks();
2013
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002014 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2015 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2016 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002017
2018 /*
2019 * Only enable those clocks we will need, let the drivers
2020 * enable other clocks as necessary
2021 */
2022 clk_enable_init_clocks();
2023
2024 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2025 vclk = clk_get(NULL, "virt_prcm_set");
2026 sclk = clk_get(NULL, "sys_ck");
2027 dclk = clk_get(NULL, "dpll_ck");
2028
2029 return 0;
2030}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002031