Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-mmp/irq-mmp2.c |
| 3 | * |
| 4 | * Generic IRQ handling, GPIO IRQ demultiplexing, etc. |
| 5 | * |
| 6 | * Author: Haojian Zhuang <haojian.zhuang@marvell.com> |
| 7 | * Copyright: Marvell International Ltd. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/init.h> |
| 15 | #include <linux/irq.h> |
| 16 | #include <linux/io.h> |
| 17 | |
| 18 | #include <mach/regs-icu.h> |
Eric Miao | 2728701 | 2010-07-15 22:22:33 +0800 | [diff] [blame] | 19 | #include <mach/mmp2.h> |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 20 | |
| 21 | #include "common.h" |
| 22 | |
| 23 | static void icu_mask_irq(unsigned int irq) |
| 24 | { |
| 25 | uint32_t r = __raw_readl(ICU_INT_CONF(irq)); |
| 26 | |
| 27 | r &= ~ICU_INT_ROUTE_PJ4_IRQ; |
| 28 | __raw_writel(r, ICU_INT_CONF(irq)); |
| 29 | } |
| 30 | |
| 31 | static void icu_unmask_irq(unsigned int irq) |
| 32 | { |
| 33 | uint32_t r = __raw_readl(ICU_INT_CONF(irq)); |
| 34 | |
| 35 | r |= ICU_INT_ROUTE_PJ4_IRQ; |
| 36 | __raw_writel(r, ICU_INT_CONF(irq)); |
| 37 | } |
| 38 | |
| 39 | static struct irq_chip icu_irq_chip = { |
| 40 | .name = "icu_irq", |
Haojian Zhuang | 4e3b4da | 2010-01-25 06:02:50 -0500 | [diff] [blame] | 41 | .mask = icu_mask_irq, |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 42 | .mask_ack = icu_mask_irq, |
| 43 | .unmask = icu_unmask_irq, |
| 44 | }; |
| 45 | |
Haojian Zhuang | df0c382 | 2010-02-03 10:01:18 -0500 | [diff] [blame] | 46 | static void pmic_irq_ack(unsigned int irq) |
| 47 | { |
| 48 | if (irq == IRQ_MMP2_PMIC) |
| 49 | mmp2_clear_pmic_int(); |
| 50 | } |
| 51 | |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 52 | #define SECOND_IRQ_MASK(_name_, irq_base, prefix) \ |
| 53 | static void _name_##_mask_irq(unsigned int irq) \ |
| 54 | { \ |
| 55 | uint32_t r; \ |
| 56 | r = __raw_readl(prefix##_MASK) | (1 << (irq - irq_base)); \ |
| 57 | __raw_writel(r, prefix##_MASK); \ |
| 58 | } |
| 59 | |
| 60 | #define SECOND_IRQ_UNMASK(_name_, irq_base, prefix) \ |
| 61 | static void _name_##_unmask_irq(unsigned int irq) \ |
| 62 | { \ |
| 63 | uint32_t r; \ |
| 64 | r = __raw_readl(prefix##_MASK) & ~(1 << (irq - irq_base)); \ |
| 65 | __raw_writel(r, prefix##_MASK); \ |
| 66 | } |
| 67 | |
| 68 | #define SECOND_IRQ_DEMUX(_name_, irq_base, prefix) \ |
| 69 | static void _name_##_irq_demux(unsigned int irq, struct irq_desc *desc) \ |
| 70 | { \ |
| 71 | unsigned long status, mask, n; \ |
| 72 | mask = __raw_readl(prefix##_MASK); \ |
| 73 | while (1) { \ |
| 74 | status = __raw_readl(prefix##_STATUS) & ~mask; \ |
| 75 | if (status == 0) \ |
| 76 | break; \ |
| 77 | n = find_first_bit(&status, BITS_PER_LONG); \ |
| 78 | while (n < BITS_PER_LONG) { \ |
| 79 | generic_handle_irq(irq_base + n); \ |
| 80 | n = find_next_bit(&status, BITS_PER_LONG, n+1); \ |
| 81 | } \ |
| 82 | } \ |
| 83 | } |
| 84 | |
| 85 | #define SECOND_IRQ_CHIP(_name_, irq_base, prefix) \ |
| 86 | SECOND_IRQ_MASK(_name_, irq_base, prefix) \ |
| 87 | SECOND_IRQ_UNMASK(_name_, irq_base, prefix) \ |
| 88 | SECOND_IRQ_DEMUX(_name_, irq_base, prefix) \ |
| 89 | static struct irq_chip _name_##_irq_chip = { \ |
| 90 | .name = #_name_, \ |
Haojian Zhuang | 4e3b4da | 2010-01-25 06:02:50 -0500 | [diff] [blame] | 91 | .mask = _name_##_mask_irq, \ |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 92 | .unmask = _name_##_unmask_irq, \ |
| 93 | } |
| 94 | |
| 95 | SECOND_IRQ_CHIP(pmic, IRQ_MMP2_PMIC_BASE, MMP2_ICU_INT4); |
| 96 | SECOND_IRQ_CHIP(rtc, IRQ_MMP2_RTC_BASE, MMP2_ICU_INT5); |
| 97 | SECOND_IRQ_CHIP(twsi, IRQ_MMP2_TWSI_BASE, MMP2_ICU_INT17); |
| 98 | SECOND_IRQ_CHIP(misc, IRQ_MMP2_MISC_BASE, MMP2_ICU_INT35); |
| 99 | SECOND_IRQ_CHIP(ssp, IRQ_MMP2_SSP_BASE, MMP2_ICU_INT51); |
| 100 | |
| 101 | static void init_mux_irq(struct irq_chip *chip, int start, int num) |
| 102 | { |
| 103 | int irq; |
| 104 | |
| 105 | for (irq = start; num > 0; irq++, num--) { |
Eric Miao | 2029e56 | 2010-02-02 23:39:35 -0800 | [diff] [blame] | 106 | /* mask and clear the IRQ */ |
| 107 | chip->mask(irq); |
| 108 | if (chip->ack) |
| 109 | chip->ack(irq); |
| 110 | |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 111 | set_irq_chip(irq, chip); |
| 112 | set_irq_flags(irq, IRQF_VALID); |
| 113 | set_irq_handler(irq, handle_level_irq); |
| 114 | } |
| 115 | } |
| 116 | |
Haojian Zhuang | 16144bf | 2010-01-25 06:03:54 -0500 | [diff] [blame] | 117 | void __init mmp2_init_icu(void) |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 118 | { |
| 119 | int irq; |
| 120 | |
| 121 | for (irq = 0; irq < IRQ_MMP2_MUX_BASE; irq++) { |
| 122 | icu_mask_irq(irq); |
| 123 | set_irq_chip(irq, &icu_irq_chip); |
| 124 | set_irq_flags(irq, IRQF_VALID); |
| 125 | |
| 126 | switch (irq) { |
| 127 | case IRQ_MMP2_PMIC_MUX: |
| 128 | case IRQ_MMP2_RTC_MUX: |
| 129 | case IRQ_MMP2_TWSI_MUX: |
| 130 | case IRQ_MMP2_MISC_MUX: |
| 131 | case IRQ_MMP2_SSP_MUX: |
| 132 | break; |
| 133 | default: |
| 134 | set_irq_handler(irq, handle_level_irq); |
| 135 | break; |
| 136 | } |
| 137 | } |
| 138 | |
Haojian Zhuang | df0c382 | 2010-02-03 10:01:18 -0500 | [diff] [blame] | 139 | /* NOTE: IRQ_MMP2_PMIC requires the PMIC MFPR register |
| 140 | * to be written to clear the interrupt |
| 141 | */ |
| 142 | pmic_irq_chip.ack = pmic_irq_ack; |
| 143 | |
Haojian Zhuang | 2f7e8fa | 2009-12-04 09:41:28 -0500 | [diff] [blame] | 144 | init_mux_irq(&pmic_irq_chip, IRQ_MMP2_PMIC_BASE, 2); |
| 145 | init_mux_irq(&rtc_irq_chip, IRQ_MMP2_RTC_BASE, 2); |
| 146 | init_mux_irq(&twsi_irq_chip, IRQ_MMP2_TWSI_BASE, 5); |
| 147 | init_mux_irq(&misc_irq_chip, IRQ_MMP2_MISC_BASE, 15); |
| 148 | init_mux_irq(&ssp_irq_chip, IRQ_MMP2_SSP_BASE, 2); |
| 149 | |
| 150 | set_irq_chained_handler(IRQ_MMP2_PMIC_MUX, pmic_irq_demux); |
| 151 | set_irq_chained_handler(IRQ_MMP2_RTC_MUX, rtc_irq_demux); |
| 152 | set_irq_chained_handler(IRQ_MMP2_TWSI_MUX, twsi_irq_demux); |
| 153 | set_irq_chained_handler(IRQ_MMP2_MISC_MUX, misc_irq_demux); |
| 154 | set_irq_chained_handler(IRQ_MMP2_SSP_MUX, ssp_irq_demux); |
| 155 | } |