blob: b6522ca2d8798957b82892be29f79a5cb24052dc [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Johannes Berg6238b002012-04-02 15:04:33 +020073#include "iwl-shared.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070074#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070075#include "iwl-csr.h"
76#include "iwl-prph.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070077#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -070078#include "iwl-agn-hw.h"
Johannes Berg6238b002012-04-02 15:04:33 +020079/* FIXME: need to abstract out TX command (once we know what it looks like) */
80#include "iwl-commands.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030081
Johannes Berg0439bb62012-03-05 11:24:45 -080082#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
83
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080084#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070085 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080086 (~(1<<(trans_pcie)->cmd_queue)))
87
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070088static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070090 struct iwl_trans_pcie *trans_pcie =
91 IWL_TRANS_GET_PCIE_TRANS(trans);
92 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020093 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030094
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070095 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030096
97 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030098
99 if (WARN_ON(rxq->bd || rxq->rb_stts))
100 return -EINVAL;
101
102 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100103 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
104 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300105 if (!rxq->bd)
106 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300107
108 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100109 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
110 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300111 if (!rxq->rb_stts)
112 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300113
114 return 0;
115
116err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300117 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
118 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300119 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
120 rxq->bd = NULL;
121err_bd:
122 return -ENOMEM;
123}
124
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700125static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300126{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700127 struct iwl_trans_pcie *trans_pcie =
128 IWL_TRANS_GET_PCIE_TRANS(trans);
129 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300130 int i;
131
132 /* Fill the rx_used queue with _all_ of the Rx buffers */
133 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
134 /* In the reset function, these buffers may have been allocated
135 * to an SKB, so we need to unmap and free potential storage */
136 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200137 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700138 PAGE_SIZE << trans_pcie->rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700140 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700141 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300142 rxq->pool[i].page = NULL;
143 }
144 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
145 }
146}
147
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700148static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149 struct iwl_rx_queue *rxq)
150{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700151 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152 u32 rb_size;
153 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700154 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
Johannes Bergb2cf4102012-04-09 17:46:51 -0700156 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
158 else
159 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
160
161 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163
164 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166
167 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700169 (u32)(rxq->bd_dma >> 8));
170
171 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200172 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700173 rxq->rb_stts_dma >> 4);
174
175 /* Enable Rx DMA
176 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
177 * the credit mechanism in 5000 HW RX FIFO
178 * Direct rx interrupts to hosts
179 * Rx buffer size 4 or 8k
180 * RB timeout 0x10
181 * 256 RBDs
182 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200183 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700184 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
185 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
186 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 rb_size|
188 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
189 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
190
191 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200192 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700193}
194
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700195static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700197 struct iwl_trans_pcie *trans_pcie =
198 IWL_TRANS_GET_PCIE_TRANS(trans);
199 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
200
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300201 int i, err;
202 unsigned long flags;
203
204 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700205 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300206 if (err)
207 return err;
208 }
209
210 spin_lock_irqsave(&rxq->lock, flags);
211 INIT_LIST_HEAD(&rxq->rx_free);
212 INIT_LIST_HEAD(&rxq->rx_used);
213
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700214 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300215
216 for (i = 0; i < RX_QUEUE_SIZE; i++)
217 rxq->queue[i] = NULL;
218
219 /* Set us so that we have processed and used all buffers, but have
220 * not restocked the Rx queue with fresh buffers */
221 rxq->read = rxq->write = 0;
222 rxq->write_actual = 0;
223 rxq->free_count = 0;
224 spin_unlock_irqrestore(&rxq->lock, flags);
225
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700228 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700229
Johannes Berg7b114882012-02-05 13:55:11 -0800230 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700231 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700232 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800233 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700234
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300235 return 0;
236}
237
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700238static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300239{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700240 struct iwl_trans_pcie *trans_pcie =
241 IWL_TRANS_GET_PCIE_TRANS(trans);
242 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
243
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300244 unsigned long flags;
245
246 /*if rxq->bd is NULL, it means that nothing has been allocated,
247 * exit now */
248 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700249 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300250 return;
251 }
252
253 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700254 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 spin_unlock_irqrestore(&rxq->lock, flags);
256
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200257 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300258 rxq->bd, rxq->bd_dma);
259 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
260 rxq->bd = NULL;
261
262 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200263 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300264 sizeof(struct iwl_rb_status),
265 rxq->rb_stts, rxq->rb_stts_dma);
266 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700267 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300268 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
269 rxq->rb_stts = NULL;
270}
271
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700272static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700273{
274
275 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200276 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
277 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700278 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
279}
280
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700281static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700282 struct iwl_dma_ptr *ptr, size_t size)
283{
284 if (WARN_ON(ptr->addr))
285 return -EINVAL;
286
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200287 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700288 &ptr->dma, GFP_KERNEL);
289 if (!ptr->addr)
290 return -ENOMEM;
291 ptr->size = size;
292 return 0;
293}
294
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700295static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700296 struct iwl_dma_ptr *ptr)
297{
298 if (unlikely(!ptr->addr))
299 return;
300
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200301 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700302 memset(ptr, 0, sizeof(*ptr));
303}
304
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700305static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
306{
307 struct iwl_tx_queue *txq = (void *)data;
308 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
309 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
310
311 spin_lock(&txq->lock);
312 /* check if triggered erroneously */
313 if (txq->q.read_ptr == txq->q.write_ptr) {
314 spin_unlock(&txq->lock);
315 return;
316 }
317 spin_unlock(&txq->lock);
318
319
320 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
321 jiffies_to_msecs(trans_pcie->wd_timeout));
322 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
323 txq->q.read_ptr, txq->q.write_ptr);
324 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
325 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
326 & (TFD_QUEUE_SIZE_MAX - 1),
327 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
328
329 iwl_op_mode_nic_error(trans->op_mode);
330}
331
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700332static int iwl_trans_txq_alloc(struct iwl_trans *trans,
333 struct iwl_tx_queue *txq, int slots_num,
334 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700335{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700336 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800338 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700339
Johannes Bergbf8440e2012-03-19 17:12:06 +0100340 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700341 return -EINVAL;
342
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700343 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
344 (unsigned long)txq);
345 txq->trans_pcie = trans_pcie;
346
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700347 txq->q.n_window = slots_num;
348
Johannes Bergbf8440e2012-03-19 17:12:06 +0100349 txq->entries = kcalloc(slots_num,
350 sizeof(struct iwl_pcie_tx_queue_entry),
351 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700352
Johannes Bergbf8440e2012-03-19 17:12:06 +0100353 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700354 goto error;
355
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800356 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700357 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100358 txq->entries[i].cmd =
359 kmalloc(sizeof(struct iwl_device_cmd),
360 GFP_KERNEL);
361 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700362 goto error;
363 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700364
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700365 /* Circular buffer of transmit frame descriptors (TFDs),
366 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200367 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700368 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700369 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700370 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700371 goto error;
372 }
373 txq->q.id = txq_id;
374
375 return 0;
376error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100377 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700378 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100379 kfree(txq->entries[i].cmd);
380 kfree(txq->entries);
381 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700382
383 return -ENOMEM;
384
385}
386
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700387static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700388 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700389{
390 int ret;
391
392 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700394 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
395 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
396 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
397
398 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700399 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700400 txq_id);
401 if (ret)
402 return ret;
403
Johannes Berg015c15e2012-03-05 11:24:24 -0800404 spin_lock_init(&txq->lock);
405
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700406 /*
407 * Tell nic where to find circular buffer of Tx Frame Descriptors for
408 * given Tx queue, and enable the DMA channel used for that queue.
409 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200410 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700411 txq->q.dma_addr >> 8);
412
413 return 0;
414}
415
416/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700417 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
418 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700419static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700420{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700421 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
422 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700423 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700424 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700425
426 if (!q->n_bd)
427 return;
428
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 /* In the command queue, all the TBs are mapped as BIDI
430 * so unmap them as such.
431 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800432 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700433 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800434 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700435 dma_dir = DMA_TO_DEVICE;
436
Johannes Berg015c15e2012-03-05 11:24:24 -0800437 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700438 while (q->write_ptr != q->read_ptr) {
439 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700440 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
441 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700442 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
443 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800444 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700445}
446
447/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700448 * iwl_tx_queue_free - Deallocate DMA queue.
449 * @txq: Transmit queue to deallocate.
450 *
451 * Empty queue by removing and destroying all BD's.
452 * Free all buffers.
453 * 0-fill, but do not free "txq" descriptor structure.
454 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700455static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700456{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700457 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
458 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200459 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460 int i;
461 if (WARN_ON(!txq))
462 return;
463
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700464 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700465
466 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700467
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800468 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700469 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100470 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
472 /* De-alloc circular buffer of TFDs */
473 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700474 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700475 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
476 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
477 }
478
Johannes Bergbf8440e2012-03-19 17:12:06 +0100479 kfree(txq->entries);
480 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700481
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700482 del_timer_sync(&txq->stuck_timer);
483
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700484 /* 0-fill queue descriptor structure */
485 memset(txq, 0, sizeof(*txq));
486}
487
488/**
489 * iwl_trans_tx_free - Free TXQ Context
490 *
491 * Destroy all TX DMA queues and structures
492 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700493static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700494{
495 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700496 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497
498 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700500 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700501 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700502 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503 }
504
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700505 kfree(trans_pcie->txq);
506 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700507
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700508 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700509
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700511}
512
513/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700514 * iwl_trans_tx_alloc - allocate TX context
515 * Allocate all Tx DMA structures and initialize them
516 *
517 * @param priv
518 * @return error code
519 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700520static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700521{
522 int ret;
523 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700524 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700525
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700526 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700527 sizeof(struct iwlagn_scd_bc_tbl);
528
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700529 /*It is not allowed to alloc twice, so warn when this happens.
530 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700531 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 ret = -EINVAL;
533 goto error;
534 }
535
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700536 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700537 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700538 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 goto error;
541 }
542
543 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700544 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700545 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700546 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700547 goto error;
548 }
549
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700550 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700551 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700552 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700554 ret = ENOMEM;
555 goto error;
556 }
557
558 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700559 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800560 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800561 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700562 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700563 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
564 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700565 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700566 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700567 goto error;
568 }
569 }
570
571 return 0;
572
573error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700574 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700575
576 return ret;
577}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579{
580 int ret;
581 int txq_id, slots_num;
582 unsigned long flags;
583 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700584 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700585
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700586 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700587 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700588 if (ret)
589 goto error;
590 alloc = true;
591 }
592
Johannes Berg7b114882012-02-05 13:55:11 -0800593 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200596 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700597
598 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200599 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700600 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601
Johannes Berg7b114882012-02-05 13:55:11 -0800602 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603
604 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700605 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800606 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800607 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700608 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700609 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
610 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700611 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700612 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700613 goto error;
614 }
615 }
616
617 return 0;
618error:
619 /*Upon error, free only if we allocated something */
620 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700621 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700622 return ret;
623}
624
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700625static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300626{
627/*
628 * (for documentation purposes)
629 * to set power to V_AUX, do:
630
631 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200632 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300633 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
634 ~APMG_PS_CTRL_MSK_PWR_SRC);
635 */
636
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200637 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300638 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
639 ~APMG_PS_CTRL_MSK_PWR_SRC);
640}
641
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200642/* PCI registers */
643#define PCI_CFG_RETRY_TIMEOUT 0x041
644#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
645#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
646
647static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
648{
649 int pos;
650 u16 pci_lnk_ctl;
651 struct iwl_trans_pcie *trans_pcie =
652 IWL_TRANS_GET_PCIE_TRANS(trans);
653
654 struct pci_dev *pci_dev = trans_pcie->pci_dev;
655
656 pos = pci_pcie_cap(pci_dev);
657 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
658 return pci_lnk_ctl;
659}
660
661static void iwl_apm_config(struct iwl_trans *trans)
662{
663 /*
664 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
665 * Check if BIOS (or OS) enabled L1-ASPM on this device.
666 * If so (likely), disable L0S, so device moves directly L0->L1;
667 * costs negligible amount of power savings.
668 * If not (unlikely), enable L0S, so there is at least some
669 * power savings, even without L1.
670 */
671 u16 lctl = iwl_pciexp_link_ctrl(trans);
672
673 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
674 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
675 /* L1-ASPM enabled; disable(!) L0S */
676 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
677 dev_printk(KERN_INFO, trans->dev,
678 "L1 Enabled; Disabling L0S\n");
679 } else {
680 /* L1-ASPM disabled; enable(!) L0S */
681 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
682 dev_printk(KERN_INFO, trans->dev,
683 "L1 Disabled; Enabling L0S\n");
684 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200685 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200686}
687
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200688/*
689 * Start up NIC's basic functionality after it has been reset
690 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
691 * NOTE: This does not load uCode nor start the embedded processor
692 */
693static int iwl_apm_init(struct iwl_trans *trans)
694{
Don Fry83626402012-03-07 09:52:37 -0800695 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200696 int ret = 0;
697 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
698
699 /*
700 * Use "set_bit" below rather than "write", to preserve any hardware
701 * bits already set by default after reset.
702 */
703
704 /* Disable L0S exit timer (platform NMI Work/Around) */
705 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
706 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
707
708 /*
709 * Disable L0s without affecting L1;
710 * don't wait for ICH L0s (ICH bug W/A)
711 */
712 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
713 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
714
715 /* Set FH wait threshold to maximum (HW error during stress W/A) */
716 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
717
718 /*
719 * Enable HAP INTA (interrupt from management bus) to
720 * wake device's PCI Express link L1a -> L0s
721 */
722 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
723 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
724
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200725 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200726
727 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700728 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200729 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700730 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200731
732 /*
733 * Set "initialization complete" bit to move adapter from
734 * D0U* --> D0A* (powered-up active) state.
735 */
736 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
737
738 /*
739 * Wait for clock stabilization; once stabilized, access to
740 * device-internal resources is supported, e.g. iwl_write_prph()
741 * and accesses to uCode SRAM.
742 */
743 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
744 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
745 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
746 if (ret < 0) {
747 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
748 goto out;
749 }
750
751 /*
752 * Enable DMA clock and wait for it to stabilize.
753 *
754 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
755 * do not disable clocks. This preserves any hardware bits already
756 * set by default in "CLK_CTRL_REG" after reset.
757 */
758 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
759 udelay(20);
760
761 /* Disable L1-Active */
762 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
763 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
764
Don Fry83626402012-03-07 09:52:37 -0800765 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200766
767out:
768 return ret;
769}
770
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200771static int iwl_apm_stop_master(struct iwl_trans *trans)
772{
773 int ret = 0;
774
775 /* stop device's busmaster DMA activity */
776 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
777
778 ret = iwl_poll_bit(trans, CSR_RESET,
779 CSR_RESET_REG_FLAG_MASTER_DISABLED,
780 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
781 if (ret)
782 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
783
784 IWL_DEBUG_INFO(trans, "stop master\n");
785
786 return ret;
787}
788
789static void iwl_apm_stop(struct iwl_trans *trans)
790{
Don Fry83626402012-03-07 09:52:37 -0800791 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200792 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
793
Don Fry83626402012-03-07 09:52:37 -0800794 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200795
796 /* Stop device's DMA activity */
797 iwl_apm_stop_master(trans);
798
799 /* Reset the entire device */
800 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
801
802 udelay(10);
803
804 /*
805 * Clear "initialization complete" bit to move adapter from
806 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
807 */
808 iwl_clear_bit(trans, CSR_GP_CNTRL,
809 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
810}
811
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700812static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300813{
Johannes Berg7b114882012-02-05 13:55:11 -0800814 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815 unsigned long flags;
816
817 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800818 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200819 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820
821 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200822 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700823 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300824
Johannes Berg7b114882012-02-05 13:55:11 -0800825 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700827 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300828
Johannes Bergecdb9752012-03-06 13:31:03 -0800829 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300830
Gregory Greenmana5916972012-01-10 19:22:56 +0200831#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300832 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700833 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200834#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300835
836 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300838 return -ENOMEM;
839
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700840 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300841 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200842 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300843 0x800FFFFF);
844 }
845
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300846 return 0;
847}
848
849#define HW_READY_TIMEOUT (50)
850
851/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700852static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300853{
854 int ret;
855
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200856 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300857 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
858
859 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200860 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
862 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
863 HW_READY_TIMEOUT);
864
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700865 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866 return ret;
867}
868
869/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200870static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300871{
872 int ret;
873
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700874 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300875
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700876 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200877 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300878 if (ret >= 0)
879 return 0;
880
881 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200882 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300883 CSR_HW_IF_CONFIG_REG_PREPARE);
884
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200885 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300886 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
887 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
888
889 if (ret < 0)
890 return ret;
891
892 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700893 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300894 if (ret >= 0)
895 return 0;
896 return ret;
897}
898
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200899/*
900 * ucode
901 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800902static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
903 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200904{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800905 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800906 dma_addr_t phy_addr = section->p_addr;
907 u32 byte_cnt = section->len;
908 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200909 int ret;
910
Johannes Berg13df1aa2012-03-06 13:31:00 -0800911 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200912
913 iwl_write_direct32(trans,
914 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
915 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
916
917 iwl_write_direct32(trans,
918 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
919
920 iwl_write_direct32(trans,
921 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
922 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
923
924 iwl_write_direct32(trans,
925 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
926 (iwl_get_dma_hi_addr(phy_addr)
927 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
928
929 iwl_write_direct32(trans,
930 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
931 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
932 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
933 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
934
935 iwl_write_direct32(trans,
936 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
937 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
938 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
939 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
940
David Spinadel6dfa8d02012-03-10 13:00:14 -0800941 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
942 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800943 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
944 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800946 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
947 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200948 return -ETIMEDOUT;
949 }
950
951 return 0;
952}
953
Johannes Berg0692fe42012-03-06 13:30:37 -0800954static int iwl_load_given_ucode(struct iwl_trans *trans,
955 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200956{
957 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800958 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200959
David Spinadel6dfa8d02012-03-10 13:00:14 -0800960 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
961 if (!image->sec[i].p_addr)
962 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200963
David Spinadel6dfa8d02012-03-10 13:00:14 -0800964 ret = iwl_load_section(trans, i, &image->sec[i]);
965 if (ret)
966 return ret;
967 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200968
969 /* Remove all resets to allow NIC to operate */
970 iwl_write32(trans, CSR_RESET, 0);
971
972 return 0;
973}
974
Johannes Berg0692fe42012-03-06 13:30:37 -0800975static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
976 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300977{
978 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800979 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300980
Johannes Berg496bab32012-03-06 13:30:45 -0800981 /* This may fail if AMT took ownership of the device */
982 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984 return -EIO;
985 }
986
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200987 iwl_enable_rfkill_int(trans);
988
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300989 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200990 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800991 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200992 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300993 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300994
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200995 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300996
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700997 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300998 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700999 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001000 return ret;
1001 }
1002
1003 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001004 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1005 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001006 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1007
1008 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001009 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001010 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001011
1012 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001013 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1014 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001015
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001016 /* Load the given image to the HW */
Johannes Berg9441b852012-03-07 09:52:22 -08001017 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001018}
1019
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001020/*
1021 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001022 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001023 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001024static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001025{
Johannes Berg7b114882012-02-05 13:55:11 -08001026 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1027 IWL_TRANS_GET_PCIE_TRANS(trans);
1028
1029 lockdep_assert_held(&trans_pcie->irq_lock);
1030
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001031 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001032}
1033
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001034static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001035{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001036 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001037 u32 a;
1038 unsigned long flags;
1039 int i, chan;
1040 u32 reg_val;
1041
Johannes Berg7b114882012-02-05 13:55:11 -08001042 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001043
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001044 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001045 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001046 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001047 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001048 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001049 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001050 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001051 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001052 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001055 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001056 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001057 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001058 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001059 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001060
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001061 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001062 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001063
1064 /* Enable DMA channel */
1065 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001066 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001067 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1068 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1069
1070 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001071 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1072 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001073 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1074
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001075 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001076 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001077 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001078
1079 /* initiate the queues */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001080 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001081 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1082 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1083 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001084 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001085 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001086 SCD_CONTEXT_QUEUE_OFFSET(i) +
1087 sizeof(u32),
1088 ((SCD_WIN_SIZE <<
1089 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1090 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1091 ((SCD_FRAME_LIMIT <<
1092 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1093 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1094 }
1095
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001096 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001097 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001098
1099 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001100 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001101
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001102 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001103
Johannes Berg9eae88f2012-03-15 13:26:52 -07001104 /* make sure all queue are not stopped/used */
1105 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1106 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001107
Johannes Berg9eae88f2012-03-15 13:26:52 -07001108 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1109 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110
Johannes Berg9eae88f2012-03-15 13:26:52 -07001111 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001112
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001113 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001114 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001115 }
1116
Johannes Berg7b114882012-02-05 13:55:11 -08001117 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001118
1119 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001120 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001121 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1122}
1123
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001124static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1125{
1126 iwl_reset_ict(trans);
1127 iwl_tx_start(trans);
1128}
1129
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001130/**
1131 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1132 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001133static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001134{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001135 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001136 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001137 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001138
1139 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001140 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001141
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001142 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001143
1144 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001145 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001146 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001147 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001148 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001149 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001150 1000);
1151 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001152 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001153 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001154 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001155 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001156 }
Johannes Berg7b114882012-02-05 13:55:11 -08001157 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001158
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001159 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001160 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001161 return 0;
1162 }
1163
1164 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001165 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001166 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001167 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001168
1169 return 0;
1170}
1171
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001172static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001173{
1174 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001175 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001176
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001177 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001178 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001179 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001180 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001181
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001182 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001183 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001184
1185 /*
1186 * If a HW restart happens during firmware loading,
1187 * then the firmware loading might call this function
1188 * and later it might be called again due to the
1189 * restart. So don't process again if the device is
1190 * already dead.
1191 */
Don Fry83626402012-03-07 09:52:37 -08001192 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001193 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001194#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001195 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001196#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001197 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001198 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001199 APMG_CLK_VAL_DMA_CLK_RQT);
1200 udelay(5);
1201 }
1202
1203 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001204 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001205 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001206
1207 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001208 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001209
1210 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1211 * Clean again the interrupt here
1212 */
Johannes Berg7b114882012-02-05 13:55:11 -08001213 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001214 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001215 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001216
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001217 iwl_enable_rfkill_int(trans);
1218
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001219 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001220 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001221 tasklet_kill(&trans_pcie->irq_tasklet);
1222
Johannes Berg1ee158d2012-02-17 10:07:44 -08001223 cancel_work_sync(&trans_pcie->rx_replenish);
1224
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001225 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001226 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001227
1228 /* clear all status bits */
1229 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1230 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1231 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001232 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001233}
1234
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001235static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1236{
1237 /* let the ucode operate on its own */
1238 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1239 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1240
1241 iwl_disable_interrupts(trans);
1242 iwl_clear_bit(trans, CSR_GP_CNTRL,
1243 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1244}
1245
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001246static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001247 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001248{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001249 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1250 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001251 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001252 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001253 struct iwl_tx_queue *txq;
1254 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001255 dma_addr_t phys_addr = 0;
1256 dma_addr_t txcmd_phys;
1257 dma_addr_t scratch_phys;
1258 u16 len, firstlen, secondlen;
1259 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001260 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001261 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001262 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001263
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001264 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001265 q = &txq->q;
1266
Johannes Berg9eae88f2012-03-15 13:26:52 -07001267 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1268 WARN_ON_ONCE(1);
1269 return -EINVAL;
1270 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001271
Johannes Berg9eae88f2012-03-15 13:26:52 -07001272 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001273
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001274 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001275 txq->entries[q->write_ptr].skb = skb;
1276 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001277
1278 dev_cmd->hdr.cmd = REPLY_TX;
1279 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1280 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001281
1282 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001283 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001284
1285 /*
1286 * Use the first empty entry in this queue's command buffer array
1287 * to contain the Tx command and MAC header concatenated together
1288 * (payload data will be in another buffer).
1289 * Size of this varies, due to varying MAC header length.
1290 * If end is not dword aligned, we'll have 2 extra bytes at the end
1291 * of the MAC header (device reads on dword boundaries).
1292 * We'll tell device about this padding later.
1293 */
1294 len = sizeof(struct iwl_tx_cmd) +
1295 sizeof(struct iwl_cmd_header) + hdr_len;
1296 firstlen = (len + 3) & ~3;
1297
1298 /* Tell NIC about any 2-byte padding after MAC header */
1299 if (firstlen != len)
1300 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1301
1302 /* Physical address of this Tx command's header (not MAC header!),
1303 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001304 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001305 &dev_cmd->hdr, firstlen,
1306 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001307 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001308 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001309 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1310 dma_unmap_len_set(out_meta, len, firstlen);
1311
1312 if (!ieee80211_has_morefrags(fc)) {
1313 txq->need_update = 1;
1314 } else {
1315 wait_write_ptr = 1;
1316 txq->need_update = 0;
1317 }
1318
1319 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1320 * if any (802.11 null frames have no payload). */
1321 secondlen = skb->len - hdr_len;
1322 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001323 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001324 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001325 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1326 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001327 dma_unmap_addr(out_meta, mapping),
1328 dma_unmap_len(out_meta, len),
1329 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001330 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001331 }
1332 }
1333
1334 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001335 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001336 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001337 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001338 secondlen, 0);
1339
1340 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1341 offsetof(struct iwl_tx_cmd, scratch);
1342
1343 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001344 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001345 DMA_BIDIRECTIONAL);
1346 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1347 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1348
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001349 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001350 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001351 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001352
1353 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001354 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001355
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001356 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001357 DMA_BIDIRECTIONAL);
1358
Johannes Berg6c1011e2012-03-06 13:30:48 -08001359 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1361 sizeof(struct iwl_tfd),
1362 &dev_cmd->hdr, firstlen,
1363 skb->data + hdr_len, secondlen);
1364
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001365 /* start timer if queue currently empty */
1366 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1367 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1368
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001369 /* Tell device the write index *just past* this latest filled TFD */
1370 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001371 iwl_txq_update_write_ptr(trans, txq);
1372
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001373 /*
1374 * At this point the frame is "transmitted" successfully
1375 * and we will get a TX status notification eventually,
1376 * regardless of the value of ret. "ret" only indicates
1377 * whether or not we should update the write pointer.
1378 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001379 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001380 if (wait_write_ptr) {
1381 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001382 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001383 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001384 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001385 }
1386 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001387 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001388 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001389 out_err:
1390 spin_unlock(&txq->lock);
1391 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001392}
1393
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001394static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001395{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001396 struct iwl_trans_pcie *trans_pcie =
1397 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001398 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001399 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001400
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001401 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cba2011-07-20 17:51:22 -07001402
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001403 if (!trans_pcie->irq_requested) {
1404 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1405 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001406
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001407 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001408
Johannes Berg75595532012-03-06 13:31:01 -08001409 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001410 DRV_NAME, trans);
1411 if (err) {
1412 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001413 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001414 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001415 }
1416
1417 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1418 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001419 }
1420
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001421 err = iwl_prepare_card_hw(trans);
1422 if (err) {
1423 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001424 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001425 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001426
1427 iwl_apm_init(trans);
1428
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001429 /* From now on, the op_mode will be kept updated about RF kill state */
1430 iwl_enable_rfkill_int(trans);
1431
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001432 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001433 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001434
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001435 return err;
1436
Johannes Bergf057ac42012-01-29 18:36:01 -08001437err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001438 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001439error:
1440 iwl_free_isr_ict(trans);
1441 tasklet_kill(&trans_pcie->irq_tasklet);
1442 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001443}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001444
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001445static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1446 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001447{
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001448 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001449 unsigned long flags;
1450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001451
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001452 iwl_apm_stop(trans);
1453
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001454 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1455 iwl_disable_interrupts(trans);
1456 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1457
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001458 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1459
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001460 if (!op_mode_leaving) {
1461 /*
1462 * Even if we stop the HW, we still want the RF kill
1463 * interrupt
1464 */
1465 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001466
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001467 /*
1468 * Check again since the RF kill state may have changed while
1469 * all the interrupts were disabled, in this case we couldn't
1470 * receive the RF kill interrupt and update the state in the
1471 * op_mode.
1472 */
1473 hw_rfkill = iwl_is_rfkill_set(trans);
1474 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1475 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001476}
1477
Johannes Berg9eae88f2012-03-15 13:26:52 -07001478static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1479 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001480{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001481 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1482 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001483 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1484 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001485 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001486
Johannes Berg015c15e2012-03-05 11:24:24 -08001487 spin_lock(&txq->lock);
1488
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001489 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001490 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1491 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001492 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001493 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001494 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001495 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001496
1497 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001498}
1499
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001500static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1501{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001502 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001503}
1504
1505static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1506{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001507 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001508}
1509
1510static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1511{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001512 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001513}
1514
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001515static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001516 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001517{
1518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1519
1520 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001521 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1522 trans_pcie->n_no_reclaim_cmds = 0;
1523 else
1524 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1525 if (trans_pcie->n_no_reclaim_cmds)
1526 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1527 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001528
1529 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1530
1531 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1532 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1533
1534 /* at least the command queue must be mapped */
1535 WARN_ON(!trans_pcie->n_q_to_fifo);
1536
1537 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1538 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001539
1540 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1541 if (trans_pcie->rx_buf_size_8k)
1542 trans_pcie->rx_page_order = get_order(8 * 1024);
1543 else
1544 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001545
1546 trans_pcie->wd_timeout =
1547 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001548
1549 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001550}
1551
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001552static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001553{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001554 struct iwl_trans_pcie *trans_pcie =
1555 IWL_TRANS_GET_PCIE_TRANS(trans);
1556
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001557 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001558#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001559 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001560#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001561 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001562 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001563 iwl_free_isr_ict(trans);
1564 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001565
1566 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001567 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001568 pci_release_regions(trans_pcie->pci_dev);
1569 pci_disable_device(trans_pcie->pci_dev);
1570
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001571 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001572}
1573
Don Fry47107e82012-03-15 13:27:06 -07001574static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1575{
1576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1577
1578 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001579 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001580 else
Don Fry01d651d2012-03-23 08:34:31 -07001581 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001582}
1583
Johannes Bergc01a4042011-09-15 11:46:45 -07001584#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001585static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1586{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001587 return 0;
1588}
1589
1590static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1591{
Johannes Bergc9eec952012-03-06 13:30:43 -08001592 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001593
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001594 iwl_enable_rfkill_int(trans);
1595
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001596 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001597 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001598
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001599 if (!hw_rfkill)
1600 iwl_enable_interrupts(trans);
1601
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001602 return 0;
1603}
Johannes Bergc01a4042011-09-15 11:46:45 -07001604#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001605
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001606#define IWL_FLUSH_WAIT_MS 2000
1607
1608static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1609{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001611 struct iwl_tx_queue *txq;
1612 struct iwl_queue *q;
1613 int cnt;
1614 unsigned long now = jiffies;
1615 int ret = 0;
1616
1617 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001618 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001619 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001620 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001621 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001622 q = &txq->q;
1623 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1624 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1625 msleep(1);
1626
1627 if (q->read_ptr != q->write_ptr) {
1628 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1629 ret = -ETIMEDOUT;
1630 break;
1631 }
1632 }
1633 return ret;
1634}
1635
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001636static const char *get_fh_string(int cmd)
1637{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001638#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001639 switch (cmd) {
1640 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1641 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1642 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1643 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1644 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1645 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1646 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1647 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1648 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1649 default:
1650 return "UNKNOWN";
1651 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001652#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001653}
1654
1655int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1656{
1657 int i;
1658#ifdef CONFIG_IWLWIFI_DEBUG
1659 int pos = 0;
1660 size_t bufsz = 0;
1661#endif
1662 static const u32 fh_tbl[] = {
1663 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1664 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1665 FH_RSCSR_CHNL0_WPTR,
1666 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1667 FH_MEM_RSSR_SHARED_CTRL_REG,
1668 FH_MEM_RSSR_RX_STATUS_REG,
1669 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1670 FH_TSSR_TX_STATUS_REG,
1671 FH_TSSR_TX_ERROR_REG
1672 };
1673#ifdef CONFIG_IWLWIFI_DEBUG
1674 if (display) {
1675 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1676 *buf = kmalloc(bufsz, GFP_KERNEL);
1677 if (!*buf)
1678 return -ENOMEM;
1679 pos += scnprintf(*buf + pos, bufsz - pos,
1680 "FH register values:\n");
1681 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1682 pos += scnprintf(*buf + pos, bufsz - pos,
1683 " %34s: 0X%08x\n",
1684 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001685 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001686 }
1687 return pos;
1688 }
1689#endif
1690 IWL_ERR(trans, "FH register values:\n");
1691 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1692 IWL_ERR(trans, " %34s: 0X%08x\n",
1693 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001694 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001695 }
1696 return 0;
1697}
1698
1699static const char *get_csr_string(int cmd)
1700{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001701#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001702 switch (cmd) {
1703 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1704 IWL_CMD(CSR_INT_COALESCING);
1705 IWL_CMD(CSR_INT);
1706 IWL_CMD(CSR_INT_MASK);
1707 IWL_CMD(CSR_FH_INT_STATUS);
1708 IWL_CMD(CSR_GPIO_IN);
1709 IWL_CMD(CSR_RESET);
1710 IWL_CMD(CSR_GP_CNTRL);
1711 IWL_CMD(CSR_HW_REV);
1712 IWL_CMD(CSR_EEPROM_REG);
1713 IWL_CMD(CSR_EEPROM_GP);
1714 IWL_CMD(CSR_OTP_GP_REG);
1715 IWL_CMD(CSR_GIO_REG);
1716 IWL_CMD(CSR_GP_UCODE_REG);
1717 IWL_CMD(CSR_GP_DRIVER_REG);
1718 IWL_CMD(CSR_UCODE_DRV_GP1);
1719 IWL_CMD(CSR_UCODE_DRV_GP2);
1720 IWL_CMD(CSR_LED_REG);
1721 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1722 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1723 IWL_CMD(CSR_ANA_PLL_CFG);
1724 IWL_CMD(CSR_HW_REV_WA_REG);
1725 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1726 default:
1727 return "UNKNOWN";
1728 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001729#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001730}
1731
1732void iwl_dump_csr(struct iwl_trans *trans)
1733{
1734 int i;
1735 static const u32 csr_tbl[] = {
1736 CSR_HW_IF_CONFIG_REG,
1737 CSR_INT_COALESCING,
1738 CSR_INT,
1739 CSR_INT_MASK,
1740 CSR_FH_INT_STATUS,
1741 CSR_GPIO_IN,
1742 CSR_RESET,
1743 CSR_GP_CNTRL,
1744 CSR_HW_REV,
1745 CSR_EEPROM_REG,
1746 CSR_EEPROM_GP,
1747 CSR_OTP_GP_REG,
1748 CSR_GIO_REG,
1749 CSR_GP_UCODE_REG,
1750 CSR_GP_DRIVER_REG,
1751 CSR_UCODE_DRV_GP1,
1752 CSR_UCODE_DRV_GP2,
1753 CSR_LED_REG,
1754 CSR_DRAM_INT_TBL_REG,
1755 CSR_GIO_CHICKEN_BITS,
1756 CSR_ANA_PLL_CFG,
1757 CSR_HW_REV_WA_REG,
1758 CSR_DBG_HPET_MEM_REG
1759 };
1760 IWL_ERR(trans, "CSR values:\n");
1761 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1762 "CSR_INT_PERIODIC_REG)\n");
1763 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1764 IWL_ERR(trans, " %25s: 0X%08x\n",
1765 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001766 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001767 }
1768}
1769
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001770#ifdef CONFIG_IWLWIFI_DEBUGFS
1771/* create and remove of files */
1772#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001773 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001774 &iwl_dbgfs_##name##_ops)) \
1775 return -ENOMEM; \
1776} while (0)
1777
1778/* file operation */
1779#define DEBUGFS_READ_FUNC(name) \
1780static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1781 char __user *user_buf, \
1782 size_t count, loff_t *ppos);
1783
1784#define DEBUGFS_WRITE_FUNC(name) \
1785static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1786 const char __user *user_buf, \
1787 size_t count, loff_t *ppos);
1788
1789
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001790#define DEBUGFS_READ_FILE_OPS(name) \
1791 DEBUGFS_READ_FUNC(name); \
1792static const struct file_operations iwl_dbgfs_##name##_ops = { \
1793 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001794 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001795 .llseek = generic_file_llseek, \
1796};
1797
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001798#define DEBUGFS_WRITE_FILE_OPS(name) \
1799 DEBUGFS_WRITE_FUNC(name); \
1800static const struct file_operations iwl_dbgfs_##name##_ops = { \
1801 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001802 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001803 .llseek = generic_file_llseek, \
1804};
1805
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001806#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1807 DEBUGFS_READ_FUNC(name); \
1808 DEBUGFS_WRITE_FUNC(name); \
1809static const struct file_operations iwl_dbgfs_##name##_ops = { \
1810 .write = iwl_dbgfs_##name##_write, \
1811 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001812 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001813 .llseek = generic_file_llseek, \
1814};
1815
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001816static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1817 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001818 size_t count, loff_t *ppos)
1819{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001820 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001821 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001822 struct iwl_tx_queue *txq;
1823 struct iwl_queue *q;
1824 char *buf;
1825 int pos = 0;
1826 int cnt;
1827 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001828 size_t bufsz;
1829
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001830 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001831
Johannes Bergf9e75442012-03-30 09:37:39 +02001832 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001833 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001834
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001835 buf = kzalloc(bufsz, GFP_KERNEL);
1836 if (!buf)
1837 return -ENOMEM;
1838
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001839 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001840 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001841 q = &txq->q;
1842 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001843 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001844 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001845 !!test_bit(cnt, trans_pcie->queue_used),
1846 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001847 }
1848 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1849 kfree(buf);
1850 return ret;
1851}
1852
1853static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1854 char __user *user_buf,
1855 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001856 struct iwl_trans *trans = file->private_data;
1857 struct iwl_trans_pcie *trans_pcie =
1858 IWL_TRANS_GET_PCIE_TRANS(trans);
1859 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001860 char buf[256];
1861 int pos = 0;
1862 const size_t bufsz = sizeof(buf);
1863
1864 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1865 rxq->read);
1866 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1867 rxq->write);
1868 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1869 rxq->free_count);
1870 if (rxq->rb_stts) {
1871 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1872 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1873 } else {
1874 pos += scnprintf(buf + pos, bufsz - pos,
1875 "closed_rb_num: Not Allocated\n");
1876 }
1877 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1878}
1879
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001880static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1881 char __user *user_buf,
1882 size_t count, loff_t *ppos) {
1883
1884 struct iwl_trans *trans = file->private_data;
1885 struct iwl_trans_pcie *trans_pcie =
1886 IWL_TRANS_GET_PCIE_TRANS(trans);
1887 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1888
1889 int pos = 0;
1890 char *buf;
1891 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1892 ssize_t ret;
1893
1894 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001895 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001896 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001897
1898 pos += scnprintf(buf + pos, bufsz - pos,
1899 "Interrupt Statistics Report:\n");
1900
1901 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1902 isr_stats->hw);
1903 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1904 isr_stats->sw);
1905 if (isr_stats->sw || isr_stats->hw) {
1906 pos += scnprintf(buf + pos, bufsz - pos,
1907 "\tLast Restarting Code: 0x%X\n",
1908 isr_stats->err_code);
1909 }
1910#ifdef CONFIG_IWLWIFI_DEBUG
1911 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1912 isr_stats->sch);
1913 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1914 isr_stats->alive);
1915#endif
1916 pos += scnprintf(buf + pos, bufsz - pos,
1917 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1918
1919 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1920 isr_stats->ctkill);
1921
1922 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1923 isr_stats->wakeup);
1924
1925 pos += scnprintf(buf + pos, bufsz - pos,
1926 "Rx command responses:\t\t %u\n", isr_stats->rx);
1927
1928 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1929 isr_stats->tx);
1930
1931 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1932 isr_stats->unhandled);
1933
1934 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1935 kfree(buf);
1936 return ret;
1937}
1938
1939static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1940 const char __user *user_buf,
1941 size_t count, loff_t *ppos)
1942{
1943 struct iwl_trans *trans = file->private_data;
1944 struct iwl_trans_pcie *trans_pcie =
1945 IWL_TRANS_GET_PCIE_TRANS(trans);
1946 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1947
1948 char buf[8];
1949 int buf_size;
1950 u32 reset_flag;
1951
1952 memset(buf, 0, sizeof(buf));
1953 buf_size = min(count, sizeof(buf) - 1);
1954 if (copy_from_user(buf, user_buf, buf_size))
1955 return -EFAULT;
1956 if (sscanf(buf, "%x", &reset_flag) != 1)
1957 return -EFAULT;
1958 if (reset_flag == 0)
1959 memset(isr_stats, 0, sizeof(*isr_stats));
1960
1961 return count;
1962}
1963
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001964static ssize_t iwl_dbgfs_csr_write(struct file *file,
1965 const char __user *user_buf,
1966 size_t count, loff_t *ppos)
1967{
1968 struct iwl_trans *trans = file->private_data;
1969 char buf[8];
1970 int buf_size;
1971 int csr;
1972
1973 memset(buf, 0, sizeof(buf));
1974 buf_size = min(count, sizeof(buf) - 1);
1975 if (copy_from_user(buf, user_buf, buf_size))
1976 return -EFAULT;
1977 if (sscanf(buf, "%d", &csr) != 1)
1978 return -EFAULT;
1979
1980 iwl_dump_csr(trans);
1981
1982 return count;
1983}
1984
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001985static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1986 char __user *user_buf,
1987 size_t count, loff_t *ppos)
1988{
1989 struct iwl_trans *trans = file->private_data;
1990 char *buf;
1991 int pos = 0;
1992 ssize_t ret = -EFAULT;
1993
1994 ret = pos = iwl_dump_fh(trans, &buf, true);
1995 if (buf) {
1996 ret = simple_read_from_buffer(user_buf,
1997 count, ppos, buf, pos);
1998 kfree(buf);
1999 }
2000
2001 return ret;
2002}
2003
Johannes Berg48dffd32012-04-09 17:46:57 -07002004static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2005 const char __user *user_buf,
2006 size_t count, loff_t *ppos)
2007{
2008 struct iwl_trans *trans = file->private_data;
2009
2010 if (!trans->op_mode)
2011 return -EAGAIN;
2012
2013 iwl_op_mode_nic_error(trans->op_mode);
2014
2015 return count;
2016}
2017
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002018DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002019DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002020DEBUGFS_READ_FILE_OPS(rx_queue);
2021DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002022DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002023DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002024
2025/*
2026 * Create the debugfs files and directories
2027 *
2028 */
2029static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2030 struct dentry *dir)
2031{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002032 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2033 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002034 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002035 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2036 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002037 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002038 return 0;
2039}
2040#else
2041static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2042 struct dentry *dir)
2043{ return 0; }
2044
2045#endif /*CONFIG_IWLWIFI_DEBUGFS */
2046
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002047const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002048 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002049 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002050 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002051 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002052 .stop_device = iwl_trans_pcie_stop_device,
2053
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002054 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2055
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002056 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002057
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002058 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002059 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002060
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002061 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002062 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002063
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002064 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002065
2066 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002067
2068 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2069
Johannes Bergc01a4042011-09-15 11:46:45 -07002070#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002071 .suspend = iwl_trans_pcie_suspend,
2072 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002073#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002074 .write8 = iwl_trans_pcie_write8,
2075 .write32 = iwl_trans_pcie_write32,
2076 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002077 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002078 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002079};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002080
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002081struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002082 const struct pci_device_id *ent,
2083 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002084{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002085 struct iwl_trans_pcie *trans_pcie;
2086 struct iwl_trans *trans;
2087 u16 pci_cmd;
2088 int err;
2089
2090 trans = kzalloc(sizeof(struct iwl_trans) +
2091 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2092
2093 if (WARN_ON(!trans))
2094 return NULL;
2095
2096 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2097
2098 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002099 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002100 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002101 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002102 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002103
2104 /* W/A - seems to solve weird behavior. We need to remove this if we
2105 * don't want to stay in L1 all the time. This wastes a lot of power */
2106 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2107 PCIE_LINK_STATE_CLKPM);
2108
2109 if (pci_enable_device(pdev)) {
2110 err = -ENODEV;
2111 goto out_no_pci;
2112 }
2113
2114 pci_set_master(pdev);
2115
2116 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2117 if (!err)
2118 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2119 if (err) {
2120 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2121 if (!err)
2122 err = pci_set_consistent_dma_mask(pdev,
2123 DMA_BIT_MASK(32));
2124 /* both attempts failed: */
2125 if (err) {
2126 dev_printk(KERN_ERR, &pdev->dev,
2127 "No suitable DMA available.\n");
2128 goto out_pci_disable_device;
2129 }
2130 }
2131
2132 err = pci_request_regions(pdev, DRV_NAME);
2133 if (err) {
2134 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2135 goto out_pci_disable_device;
2136 }
2137
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002138 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002139 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002140 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002141 err = -ENODEV;
2142 goto out_pci_release_regions;
2143 }
2144
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002145 dev_printk(KERN_INFO, &pdev->dev,
2146 "pci_resource_len = 0x%08llx\n",
2147 (unsigned long long) pci_resource_len(pdev, 0));
2148 dev_printk(KERN_INFO, &pdev->dev,
2149 "pci_resource_base = %p\n", trans_pcie->hw_base);
2150
2151 dev_printk(KERN_INFO, &pdev->dev,
2152 "HW Revision ID = 0x%X\n", pdev->revision);
2153
2154 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2155 * PCI Tx retries from interfering with C3 CPU state */
2156 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2157
2158 err = pci_enable_msi(pdev);
2159 if (err)
2160 dev_printk(KERN_ERR, &pdev->dev,
2161 "pci_enable_msi failed(0X%x)", err);
2162
2163 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002164 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002165 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002166 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002167 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002168 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2169 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002170
2171 /* TODO: Move this away, not needed if not MSI */
2172 /* enable rfkill interrupt: hw bug w/a */
2173 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2174 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2175 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2176 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2177 }
2178
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002179 /* Initialize the wait queue for commands */
2180 init_waitqueue_head(&trans->wait_command_queue);
2181
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002182 return trans;
2183
2184out_pci_release_regions:
2185 pci_release_regions(pdev);
2186out_pci_disable_device:
2187 pci_disable_device(pdev);
2188out_no_pci:
2189 kfree(trans);
2190 return NULL;
2191}
2192