blob: 2dbad82aab616dc0a14b145f25750725a0183e16 [file] [log] [blame]
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001/*
2 *
3 * Support for a cx23417 mpeg encoder via cx231xx host port.
4 *
5 * (c) 2004 Jelle Foks <jelle@foks.us>
6 * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
7 * (c) 2008 Steven Toth <stoth@linuxtv.org>
8 * - CX23885/7/8 support
9 *
10 * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <linux/module.h>
28#include <linux/moduleparam.h>
29#include <linux/init.h>
30#include <linux/fs.h>
31#include <linux/delay.h>
32#include <linux/device.h>
33#include <linux/firmware.h>
34#include <linux/smp_lock.h>
35#include <media/v4l2-common.h>
36#include <media/v4l2-ioctl.h>
37#include <media/cx2341x.h>
38#include <linux/usb.h>
39
40#include "cx231xx.h"
41/*#include "cx23885-ioctl.h"*/
42
43#define CX231xx_FIRM_IMAGE_SIZE 376836
44#define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
45
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -030046/* for polaris ITVC */
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -030047#define ITVC_WRITE_DIR 0x03FDFC00
48#define ITVC_READ_DIR 0x0001FC00
49
50#define MCI_MEMORY_DATA_BYTE0 0x00
51#define MCI_MEMORY_DATA_BYTE1 0x08
52#define MCI_MEMORY_DATA_BYTE2 0x10
53#define MCI_MEMORY_DATA_BYTE3 0x18
54
55#define MCI_MEMORY_ADDRESS_BYTE2 0x20
56#define MCI_MEMORY_ADDRESS_BYTE1 0x28
57#define MCI_MEMORY_ADDRESS_BYTE0 0x30
58
59#define MCI_REGISTER_DATA_BYTE0 0x40
60#define MCI_REGISTER_DATA_BYTE1 0x48
61#define MCI_REGISTER_DATA_BYTE2 0x50
62#define MCI_REGISTER_DATA_BYTE3 0x58
63
64#define MCI_REGISTER_ADDRESS_BYTE0 0x60
65#define MCI_REGISTER_ADDRESS_BYTE1 0x68
66
67#define MCI_REGISTER_MODE 0x70
68
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -030069/* Read and write modes for polaris ITVC */
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -030070#define MCI_MODE_REGISTER_READ 0x000
71#define MCI_MODE_REGISTER_WRITE 0x100
72#define MCI_MODE_MEMORY_READ 0x000
73#define MCI_MODE_MEMORY_WRITE 0x4000
74
75static unsigned int mpegbufs = 8;
76module_param(mpegbufs, int, 0644);
77MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
78static unsigned int mpeglines = 128;
79module_param(mpeglines, int, 0644);
80MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
81static unsigned int mpeglinesize = 512;
82module_param(mpeglinesize, int, 0644);
83MODULE_PARM_DESC(mpeglinesize,
84 "number of bytes in each line of an MPEG buffer, range 512-1024");
85
86static unsigned int v4l_debug = 1;
87module_param(v4l_debug, int, 0644);
88MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
89struct cx231xx_dmaqueue *dma_qq;
90#define dprintk(level, fmt, arg...)\
91 do { if (v4l_debug >= level) \
92 printk(KERN_INFO "%s: " fmt, \
93 (dev) ? dev->name : "cx231xx[?]", ## arg); \
94 } while (0)
95
96static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
97 {
98 .name = "NTSC-M",
99 .id = V4L2_STD_NTSC_M,
100 }, {
101 .name = "NTSC-JP",
102 .id = V4L2_STD_NTSC_M_JP,
103 }, {
104 .name = "PAL-BG",
105 .id = V4L2_STD_PAL_BG,
106 }, {
107 .name = "PAL-DK",
108 .id = V4L2_STD_PAL_DK,
109 }, {
110 .name = "PAL-I",
111 .id = V4L2_STD_PAL_I,
112 }, {
113 .name = "PAL-M",
114 .id = V4L2_STD_PAL_M,
115 }, {
116 .name = "PAL-N",
117 .id = V4L2_STD_PAL_N,
118 }, {
119 .name = "PAL-Nc",
120 .id = V4L2_STD_PAL_Nc,
121 }, {
122 .name = "PAL-60",
123 .id = V4L2_STD_PAL_60,
124 }, {
125 .name = "SECAM-L",
126 .id = V4L2_STD_SECAM_L,
127 }, {
128 .name = "SECAM-DK",
129 .id = V4L2_STD_SECAM_DK,
130 }
131};
132
133/* ------------------------------------------------------------------ */
134enum cx231xx_capture_type {
135 CX231xx_MPEG_CAPTURE,
136 CX231xx_RAW_CAPTURE,
137 CX231xx_RAW_PASSTHRU_CAPTURE
138};
139enum cx231xx_capture_bits {
140 CX231xx_RAW_BITS_NONE = 0x00,
141 CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
142 CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
143 CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
144 CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
145 CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
146};
147enum cx231xx_capture_end {
148 CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
149 CX231xx_END_NOW, /* stop immediately, no irq */
150};
151enum cx231xx_framerate {
152 CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
153 CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
154};
155enum cx231xx_stream_port {
156 CX231xx_OUTPUT_PORT_MEMORY,
157 CX231xx_OUTPUT_PORT_STREAMING,
158 CX231xx_OUTPUT_PORT_SERIAL
159};
160enum cx231xx_data_xfer_status {
161 CX231xx_MORE_BUFFERS_FOLLOW,
162 CX231xx_LAST_BUFFER,
163};
164enum cx231xx_picture_mask {
165 CX231xx_PICTURE_MASK_NONE,
166 CX231xx_PICTURE_MASK_I_FRAMES,
167 CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
168 CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
169};
170enum cx231xx_vbi_mode_bits {
171 CX231xx_VBI_BITS_SLICED,
172 CX231xx_VBI_BITS_RAW,
173};
174enum cx231xx_vbi_insertion_bits {
175 CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
176 CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
177 CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
178 CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
179 CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
180};
181enum cx231xx_dma_unit {
182 CX231xx_DMA_BYTES,
183 CX231xx_DMA_FRAMES,
184};
185enum cx231xx_dma_transfer_status_bits {
186 CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
187 CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
188 CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
189};
190enum cx231xx_pause {
191 CX231xx_PAUSE_ENCODING,
192 CX231xx_RESUME_ENCODING,
193};
194enum cx231xx_copyright {
195 CX231xx_COPYRIGHT_OFF,
196 CX231xx_COPYRIGHT_ON,
197};
198enum cx231xx_notification_type {
199 CX231xx_NOTIFICATION_REFRESH,
200};
201enum cx231xx_notification_status {
202 CX231xx_NOTIFICATION_OFF,
203 CX231xx_NOTIFICATION_ON,
204};
205enum cx231xx_notification_mailbox {
206 CX231xx_NOTIFICATION_NO_MAILBOX = -1,
207};
208enum cx231xx_field1_lines {
209 CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
210 CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
211 CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
212};
213enum cx231xx_field2_lines {
214 CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
215 CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
216 CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
217};
218enum cx231xx_custom_data_type {
219 CX231xx_CUSTOM_EXTENSION_USR_DATA,
220 CX231xx_CUSTOM_PRIVATE_PACKET,
221};
222enum cx231xx_mute {
223 CX231xx_UNMUTE,
224 CX231xx_MUTE,
225};
226enum cx231xx_mute_video_mask {
227 CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
228 CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
229 CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
230};
231enum cx231xx_mute_video_shift {
232 CX231xx_MUTE_VIDEO_V_SHIFT = 8,
233 CX231xx_MUTE_VIDEO_U_SHIFT = 16,
234 CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
235};
236
237/* defines below are from ivtv-driver.h */
238#define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
239
240/* Firmware API commands */
241#define IVTV_API_STD_TIMEOUT 500
242
243/* Registers */
244/* IVTV_REG_OFFSET */
245#define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
246#define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
247#define IVTV_REG_SPU (0x9050)
248#define IVTV_REG_HW_BLOCKS (0x9054)
249#define IVTV_REG_VPU (0x9058)
250#define IVTV_REG_APU (0xA064)
251
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300252/*
253 * Bit definitions for MC417_RWD and MC417_OEN registers
254 *
255 * bits 31-16
256 *+-----------+
257 *| Reserved |
258 *|+-----------+
259 *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
260 *|+-------+-------+-------+-------+-------+-------+-------+-------+
261 *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
262 *|+-------+-------+-------+-------+-------+-------+-------+-------+
263 *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
264 *|+-------+-------+-------+-------+-------+-------+-------+-------+
265 *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
266 *|+-------+-------+-------+-------+-------+-------+-------+-------+
267 */
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300268#define MC417_MIWR 0x8000
269#define MC417_MIRD 0x4000
270#define MC417_MICS 0x2000
271#define MC417_MIRDY 0x1000
272#define MC417_MIADDR 0x0F00
273#define MC417_MIDATA 0x00FF
274
275
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300276/* Bit definitions for MC417_CTL register ****
277 *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
278 *+--------+-------------+--------+--------------+------------+
279 *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
280 *+--------+-------------+--------+--------------+------------+
281 */
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300282#define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
283#define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
284#define MC417_UART_GPIO_EN 0x00000001
285
286/* Values for speed control */
287#define MC417_SPD_CTL_SLOW 0x1
288#define MC417_SPD_CTL_MEDIUM 0x0
289#define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
290
291/* Values for GPIO select */
292#define MC417_GPIO_SEL_GPIO3 0x3
293#define MC417_GPIO_SEL_GPIO2 0x2
294#define MC417_GPIO_SEL_GPIO1 0x1
295#define MC417_GPIO_SEL_GPIO0 0x0
296
297
298#define CX23417_GPIO_MASK 0xFC0003FF
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300299static int setITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 value)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300300{
301 int status = 0;
302 u32 _gpio_direction = 0;
303
304 _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
305 _gpio_direction = _gpio_direction|gpio_direction;
306 status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
307 (u8 *)&value, 4, 0, 0);
308 return status;
309}
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300310static int getITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 *pValue)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300311{
312 int status = 0;
313 u32 _gpio_direction = 0;
314
315 _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
316 _gpio_direction = _gpio_direction|gpio_direction;
317
318 status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
319 (u8 *)pValue, 4, 0, 1);
320 return status;
321}
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300322
323static int waitForMciComplete(struct cx231xx *dev)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300324{
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300325 u32 gpio;
326 u32 gpio_driection = 0;
327 u8 count = 0;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300328 getITVCReg(dev, gpio_driection, &gpio);
329
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300330 while (!(gpio&0x020000)) {
331 msleep(10);
332
333 getITVCReg(dev, gpio_driection, &gpio);
334
335 if (count++ > 100) {
336 dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
337 return -1;
338 }
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300339 }
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300340 return 0;
341}
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300342
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300343static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300344{
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300345 u32 temp;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300346 int status = 0;
347
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300348 temp = 0x82|MCI_REGISTER_DATA_BYTE0|((value&0x000000FF)<<8);
349 temp = temp<<10;
350 status = setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300351 if (status < 0)
352 return status;
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300353 temp = temp|((0x05)<<10);
354 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300355
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300356 /*write data byte 1;*/
357 temp = 0x82|MCI_REGISTER_DATA_BYTE1|(value&0x0000FF00);
358 temp = temp<<10;
359 setITVCReg(dev, ITVC_WRITE_DIR, temp);
360 temp = temp|((0x05)<<10);
361 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300362
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300363 /*write data byte 2;*/
364 temp = 0x82|MCI_REGISTER_DATA_BYTE2|((value&0x00FF0000)>>8);
365 temp = temp<<10;
366 setITVCReg(dev, ITVC_WRITE_DIR, temp);
367 temp = temp|((0x05)<<10);
368 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300369
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300370 /*write data byte 3;*/
371 temp = 0x82|MCI_REGISTER_DATA_BYTE3|((value&0xFF000000)>>16);
372 temp = temp<<10;
373 setITVCReg(dev, ITVC_WRITE_DIR, temp);
374 temp = temp|((0x05)<<10);
375 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300376
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300377 /*write address byte 0;*/
378 temp = 0x82|MCI_REGISTER_ADDRESS_BYTE0|((address&0x000000FF)<<8);
379 temp = temp<<10;
380 setITVCReg(dev, ITVC_WRITE_DIR, temp);
381 temp = temp|((0x05)<<10);
382 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300383
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300384 /*write address byte 1;*/
385 temp = 0x82|MCI_REGISTER_ADDRESS_BYTE1|(address&0x0000FF00);
386 temp = temp<<10;
387 setITVCReg(dev, ITVC_WRITE_DIR, temp);
388 temp = temp|((0x05)<<10);
389 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300390
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300391 /*Write that the mode is write.*/
392 temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
393 temp = temp<<10;
394 setITVCReg(dev, ITVC_WRITE_DIR, temp);
395 temp = temp|((0x05)<<10);
396 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300397
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300398 return waitForMciComplete(dev);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300399}
400
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300401static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300402{
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300403 /*write address byte 0;*/
404 u32 temp;
405 u32 return_value = 0;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300406 int ret = 0;
407
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300408 temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
409 temp = temp << 10;
410 setITVCReg(dev, ITVC_WRITE_DIR, temp);
411 temp = temp | ((0x05) << 10);
412 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300413
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300414 /*write address byte 1;*/
415 temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
416 temp = temp << 10;
417 setITVCReg(dev, ITVC_WRITE_DIR, temp);
418 temp = temp | ((0x05) << 10);
419 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300420
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300421 /*write that the mode is read;*/
422 temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
423 temp = temp << 10;
424 setITVCReg(dev, ITVC_WRITE_DIR, temp);
425 temp = temp | ((0x05) << 10);
426 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300427
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300428 /*wait for the MIRDY line to be asserted ,
429 signalling that the read is done;*/
430 ret = waitForMciComplete(dev);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300431
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300432 /*switch the DATA- GPIO to input mode;*/
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300433
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300434 /*Read data byte 0;*/
435 temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
436 setITVCReg(dev, ITVC_READ_DIR, temp);
437 temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
438 setITVCReg(dev, ITVC_READ_DIR, temp);
439 getITVCReg(dev, ITVC_READ_DIR, &temp);
440 return_value |= ((temp & 0x03FC0000) >> 18);
441 setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300442
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300443 /* Read data byte 1;*/
444 temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
445 setITVCReg(dev, ITVC_READ_DIR, temp);
446 temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
447 setITVCReg(dev, ITVC_READ_DIR, temp);
448 getITVCReg(dev, ITVC_READ_DIR, &temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300449
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300450 return_value |= ((temp & 0x03FC0000) >> 10);
451 setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300452
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300453 /*Read data byte 2;*/
454 temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
455 setITVCReg(dev, ITVC_READ_DIR, temp);
456 temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
457 setITVCReg(dev, ITVC_READ_DIR, temp);
458 getITVCReg(dev, ITVC_READ_DIR, &temp);
459 return_value |= ((temp & 0x03FC0000) >> 2);
460 setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300461
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300462 /*Read data byte 3;*/
463 temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
464 setITVCReg(dev, ITVC_READ_DIR, temp);
465 temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
466 setITVCReg(dev, ITVC_READ_DIR, temp);
467 getITVCReg(dev, ITVC_READ_DIR, &temp);
468 return_value |= ((temp & 0x03FC0000) << 6);
469 setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300470
471 *value = return_value;
472
473
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300474 return ret;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300475}
476
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300477static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300478{
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300479 /*write data byte 0;*/
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300480
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300481 u32 temp;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300482 int ret = 0;
483
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300484 temp = 0x82 | MCI_MEMORY_DATA_BYTE0|((value & 0x000000FF) << 8);
485 temp = temp << 10;
486 ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300487 if (ret < 0)
488 return ret;
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300489 temp = temp | ((0x05) << 10);
490 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300491
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300492 /*write data byte 1;*/
493 temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
494 temp = temp << 10;
495 setITVCReg(dev, ITVC_WRITE_DIR, temp);
496 temp = temp | ((0x05) << 10);
497 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300498
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300499 /*write data byte 2;*/
500 temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
501 temp = temp<<10;
502 setITVCReg(dev, ITVC_WRITE_DIR, temp);
503 temp = temp|((0x05)<<10);
504 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300505
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300506 /*write data byte 3;*/
507 temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
508 temp = temp<<10;
509 setITVCReg(dev, ITVC_WRITE_DIR, temp);
510 temp = temp|((0x05)<<10);
511 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300512
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300513 /* write address byte 2;*/
514 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300515 ((address & 0x003F0000)>>8);
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300516 temp = temp<<10;
517 setITVCReg(dev, ITVC_WRITE_DIR, temp);
518 temp = temp|((0x05)<<10);
519 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300520
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300521 /* write address byte 1;*/
522 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
523 temp = temp<<10;
524 setITVCReg(dev, ITVC_WRITE_DIR, temp);
525 temp = temp|((0x05)<<10);
526 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300527
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300528 /* write address byte 0;*/
529 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
530 temp = temp<<10;
531 setITVCReg(dev, ITVC_WRITE_DIR, temp);
532 temp = temp|((0x05)<<10);
533 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300534
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300535 /*wait for MIRDY line;*/
536 waitForMciComplete(dev);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300537
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300538 return 0;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300539}
540
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300541static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300542{
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300543 u32 temp = 0;
544 u32 return_value = 0;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300545 int ret = 0;
546
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300547 /*write address byte 2;*/
548 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300549 ((address & 0x003F0000)>>8);
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300550 temp = temp<<10;
551 ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300552 if (ret < 0)
553 return ret;
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300554 temp = temp|((0x05)<<10);
555 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300556
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300557 /*write address byte 1*/
558 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
559 temp = temp<<10;
560 setITVCReg(dev, ITVC_WRITE_DIR, temp);
561 temp = temp|((0x05)<<10);
562 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300563
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300564 /*write address byte 0*/
565 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF)<<8);
566 temp = temp<<10;
567 setITVCReg(dev, ITVC_WRITE_DIR, temp);
568 temp = temp|((0x05)<<10);
569 setITVCReg(dev, ITVC_WRITE_DIR, temp);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300570
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300571 /*Wait for MIRDY line*/
572 ret = waitForMciComplete(dev);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300573
574
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300575 /*Read data byte 3;*/
576 temp = (0x82|MCI_MEMORY_DATA_BYTE3)<<10;
577 setITVCReg(dev, ITVC_READ_DIR, temp);
578 temp = ((0x81|MCI_MEMORY_DATA_BYTE3)<<10);
579 setITVCReg(dev, ITVC_READ_DIR, temp);
580 getITVCReg(dev, ITVC_READ_DIR, &temp);
581 return_value |= ((temp&0x03FC0000)<<6);
582 setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300583
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300584 /*Read data byte 2;*/
585 temp = (0x82|MCI_MEMORY_DATA_BYTE2)<<10;
586 setITVCReg(dev, ITVC_READ_DIR, temp);
587 temp = ((0x81|MCI_MEMORY_DATA_BYTE2)<<10);
588 setITVCReg(dev, ITVC_READ_DIR, temp);
589 getITVCReg(dev, ITVC_READ_DIR, &temp);
590 return_value |= ((temp&0x03FC0000)>>2);
591 setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300592
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300593 /* Read data byte 1;*/
594 temp = (0x82|MCI_MEMORY_DATA_BYTE1)<<10;
595 setITVCReg(dev, ITVC_READ_DIR, temp);
596 temp = ((0x81|MCI_MEMORY_DATA_BYTE1)<<10);
597 setITVCReg(dev, ITVC_READ_DIR, temp);
598 getITVCReg(dev, ITVC_READ_DIR, &temp);
599 return_value |= ((temp&0x03FC0000)>>10);
600 setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300601
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300602 /*Read data byte 0;*/
603 temp = (0x82|MCI_MEMORY_DATA_BYTE0)<<10;
604 setITVCReg(dev, ITVC_READ_DIR, temp);
605 temp = ((0x81|MCI_MEMORY_DATA_BYTE0)<<10);
606 setITVCReg(dev, ITVC_READ_DIR, temp);
607 getITVCReg(dev, ITVC_READ_DIR, &temp);
608 return_value |= ((temp&0x03FC0000)>>18);
609 setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300610
611 *value = return_value;
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300612 return ret;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300613}
614
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300615static void mc417_gpio_set(struct cx231xx *dev, u32 mask)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300616{
617 u32 val;
618
619 /* Set the gpio value */
620 mc417_register_read(dev, 0x900C, &val);
621 val |= (mask & 0x000ffff);
622 mc417_register_write(dev, 0x900C, val);
623}
624
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300625static void mc417_gpio_clear(struct cx231xx *dev, u32 mask)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300626{
627 u32 val;
628
629 /* Clear the gpio value */
630 mc417_register_read(dev, 0x900C, &val);
631 val &= ~(mask & 0x0000ffff);
632 mc417_register_write(dev, 0x900C, val);
633}
634
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300635static void mc417_gpio_enable(struct cx231xx *dev, u32 mask, int asoutput)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300636{
637 u32 val;
638
639 /* Enable GPIO direction bits */
640 mc417_register_read(dev, 0x9020, &val);
641 if (asoutput)
642 val |= (mask & 0x0000ffff);
643 else
644 val &= ~(mask & 0x0000ffff);
645
646 mc417_register_write(dev, 0x9020, val);
647}
648/* ------------------------------------------------------------------ */
649
650/* MPEG encoder API */
651static char *cmd_to_str(int cmd)
652{
653 switch (cmd) {
654 case CX2341X_ENC_PING_FW:
655 return "PING_FW";
656 case CX2341X_ENC_START_CAPTURE:
657 return "START_CAPTURE";
658 case CX2341X_ENC_STOP_CAPTURE:
659 return "STOP_CAPTURE";
660 case CX2341X_ENC_SET_AUDIO_ID:
661 return "SET_AUDIO_ID";
662 case CX2341X_ENC_SET_VIDEO_ID:
663 return "SET_VIDEO_ID";
664 case CX2341X_ENC_SET_PCR_ID:
665 return "SET_PCR_PID";
666 case CX2341X_ENC_SET_FRAME_RATE:
667 return "SET_FRAME_RATE";
668 case CX2341X_ENC_SET_FRAME_SIZE:
669 return "SET_FRAME_SIZE";
670 case CX2341X_ENC_SET_BIT_RATE:
671 return "SET_BIT_RATE";
672 case CX2341X_ENC_SET_GOP_PROPERTIES:
673 return "SET_GOP_PROPERTIES";
674 case CX2341X_ENC_SET_ASPECT_RATIO:
675 return "SET_ASPECT_RATIO";
676 case CX2341X_ENC_SET_DNR_FILTER_MODE:
677 return "SET_DNR_FILTER_PROPS";
678 case CX2341X_ENC_SET_DNR_FILTER_PROPS:
679 return "SET_DNR_FILTER_PROPS";
680 case CX2341X_ENC_SET_CORING_LEVELS:
681 return "SET_CORING_LEVELS";
682 case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
683 return "SET_SPATIAL_FILTER_TYPE";
684 case CX2341X_ENC_SET_VBI_LINE:
685 return "SET_VBI_LINE";
686 case CX2341X_ENC_SET_STREAM_TYPE:
687 return "SET_STREAM_TYPE";
688 case CX2341X_ENC_SET_OUTPUT_PORT:
689 return "SET_OUTPUT_PORT";
690 case CX2341X_ENC_SET_AUDIO_PROPERTIES:
691 return "SET_AUDIO_PROPERTIES";
692 case CX2341X_ENC_HALT_FW:
693 return "HALT_FW";
694 case CX2341X_ENC_GET_VERSION:
695 return "GET_VERSION";
696 case CX2341X_ENC_SET_GOP_CLOSURE:
697 return "SET_GOP_CLOSURE";
698 case CX2341X_ENC_GET_SEQ_END:
699 return "GET_SEQ_END";
700 case CX2341X_ENC_SET_PGM_INDEX_INFO:
701 return "SET_PGM_INDEX_INFO";
702 case CX2341X_ENC_SET_VBI_CONFIG:
703 return "SET_VBI_CONFIG";
704 case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
705 return "SET_DMA_BLOCK_SIZE";
706 case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
707 return "GET_PREV_DMA_INFO_MB_10";
708 case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
709 return "GET_PREV_DMA_INFO_MB_9";
710 case CX2341X_ENC_SCHED_DMA_TO_HOST:
711 return "SCHED_DMA_TO_HOST";
712 case CX2341X_ENC_INITIALIZE_INPUT:
713 return "INITIALIZE_INPUT";
714 case CX2341X_ENC_SET_FRAME_DROP_RATE:
715 return "SET_FRAME_DROP_RATE";
716 case CX2341X_ENC_PAUSE_ENCODER:
717 return "PAUSE_ENCODER";
718 case CX2341X_ENC_REFRESH_INPUT:
719 return "REFRESH_INPUT";
720 case CX2341X_ENC_SET_COPYRIGHT:
721 return "SET_COPYRIGHT";
722 case CX2341X_ENC_SET_EVENT_NOTIFICATION:
723 return "SET_EVENT_NOTIFICATION";
724 case CX2341X_ENC_SET_NUM_VSYNC_LINES:
725 return "SET_NUM_VSYNC_LINES";
726 case CX2341X_ENC_SET_PLACEHOLDER:
727 return "SET_PLACEHOLDER";
728 case CX2341X_ENC_MUTE_VIDEO:
729 return "MUTE_VIDEO";
730 case CX2341X_ENC_MUTE_AUDIO:
731 return "MUTE_AUDIO";
732 case CX2341X_ENC_MISC:
733 return "MISC";
734 default:
735 return "UNKNOWN";
736 }
737}
738
739static int cx231xx_mbox_func(void *priv,
740 u32 command,
741 int in,
742 int out,
743 u32 data[CX2341X_MBOX_MAX_DATA])
744{
745 struct cx231xx *dev = priv;
746 unsigned long timeout;
747 u32 value, flag, retval = 0;
748 int i;
749
750 dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
751 cmd_to_str(command));
752
753 /* this may not be 100% safe if we can't read any memory location
754 without side effects */
755 mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
756 if (value != 0x12345678) {
757 dprintk(3,
758 "Firmware and/or mailbox pointer not initialized "
759 "or corrupted, signature = 0x%x, cmd = %s\n", value,
760 cmd_to_str(command));
761 return -1;
762 }
763
764 /* This read looks at 32 bits, but flag is only 8 bits.
765 * Seems we also bail if CMD or TIMEOUT bytes are set???
766 */
767 mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
768 if (flag) {
769 dprintk(3, "ERROR: Mailbox appears to be in use "
770 "(%x), cmd = %s\n", flag, cmd_to_str(command));
771 return -1;
772 }
773
774 flag |= 1; /* tell 'em we're working on it */
775 mc417_memory_write(dev, dev->cx23417_mailbox, flag);
776
777 /* write command + args + fill remaining with zeros */
778 /* command code */
779 mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
780 mc417_memory_write(dev, dev->cx23417_mailbox + 3,
781 IVTV_API_STD_TIMEOUT); /* timeout */
782 for (i = 0; i < in; i++) {
783 mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
784 dprintk(3, "API Input %d = %d\n", i, data[i]);
785 }
786 for (; i < CX2341X_MBOX_MAX_DATA; i++)
787 mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
788
789 flag |= 3; /* tell 'em we're done writing */
790 mc417_memory_write(dev, dev->cx23417_mailbox, flag);
791
792 /* wait for firmware to handle the API command */
793 timeout = jiffies + msecs_to_jiffies(10);
794 for (;;) {
795 mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
796 if (0 != (flag & 4))
797 break;
798 if (time_after(jiffies, timeout)) {
799 dprintk(3, "ERROR: API Mailbox timeout\n");
800 return -1;
801 }
802 udelay(10);
803 }
804
805 /* read output values */
806 for (i = 0; i < out; i++) {
807 mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
808 dprintk(3, "API Output %d = %d\n", i, data[i]);
809 }
810
811 mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
812 dprintk(3, "API result = %d\n", retval);
813
814 flag = 0;
815 mc417_memory_write(dev, dev->cx23417_mailbox, flag);
816
817 return retval;
818}
819
820/* We don't need to call the API often, so using just one
821 * mailbox will probably suffice
822 */
823static int cx231xx_api_cmd(struct cx231xx *dev,
824 u32 command,
825 u32 inputcnt,
826 u32 outputcnt,
827 ...)
828{
829 u32 data[CX2341X_MBOX_MAX_DATA];
830 va_list vargs;
831 int i, err;
832
833 dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
834
835 va_start(vargs, outputcnt);
836 for (i = 0; i < inputcnt; i++)
837 data[i] = va_arg(vargs, int);
838
839 err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
840 for (i = 0; i < outputcnt; i++) {
841 int *vptr = va_arg(vargs, int *);
842 *vptr = data[i];
843 }
844 va_end(vargs);
845
846 return err;
847}
848
849static int cx231xx_find_mailbox(struct cx231xx *dev)
850{
851 u32 signature[4] = {
852 0x12345678, 0x34567812, 0x56781234, 0x78123456
853 };
854 int signaturecnt = 0;
855 u32 value;
856 int i;
857 int ret = 0;
858
859 dprintk(2, "%s()\n", __func__);
860
861 for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
862 ret = mc417_memory_read(dev, i, &value);
863 if (ret < 0)
864 return ret;
865 if (value == signature[signaturecnt])
866 signaturecnt++;
867 else
868 signaturecnt = 0;
869 if (4 == signaturecnt) {
870 dprintk(1, "Mailbox signature found at 0x%x\n", i+1);
871 return i+1;
872 }
873 }
874 dprintk(3, "Mailbox signature values not found!\n");
875 return -1;
876}
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -0300877
878static void mciWriteMemoryToGPIO(struct cx231xx *dev, u32 address, u32 value,
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300879 u32 *p_fw_image)
880{
881
882 u32 temp = 0;
883 int i = 0;
884
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300885 temp = 0x82|MCI_MEMORY_DATA_BYTE0|((value&0x000000FF)<<8);
886 temp = temp<<10;
887 *p_fw_image = temp;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300888 p_fw_image++;
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300889 temp = temp|((0x05)<<10);
890 *p_fw_image = temp;
891 p_fw_image++;
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300892
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -0300893 /*write data byte 1;*/
894 temp = 0x82|MCI_MEMORY_DATA_BYTE1|(value&0x0000FF00);
895 temp = temp<<10;
896 *p_fw_image = temp;
897 p_fw_image++;
898 temp = temp|((0x05)<<10);
899 *p_fw_image = temp;
900 p_fw_image++;
901
902 /*write data byte 2;*/
903 temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
904 temp = temp<<10;
905 *p_fw_image = temp;
906 p_fw_image++;
907 temp = temp|((0x05)<<10);
908 *p_fw_image = temp;
909 p_fw_image++;
910
911 /*write data byte 3;*/
912 temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
913 temp = temp<<10;
914 *p_fw_image = temp;
915 p_fw_image++;
916 temp = temp|((0x05)<<10);
917 *p_fw_image = temp;
918 p_fw_image++;
919
920 /* write address byte 2;*/
921 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
922 ((address & 0x003F0000)>>8);
923 temp = temp<<10;
924 *p_fw_image = temp;
925 p_fw_image++;
926 temp = temp|((0x05)<<10);
927 *p_fw_image = temp;
928 p_fw_image++;
929
930 /* write address byte 1;*/
931 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
932 temp = temp<<10;
933 *p_fw_image = temp;
934 p_fw_image++;
935 temp = temp|((0x05)<<10);
936 *p_fw_image = temp;
937 p_fw_image++;
938
939 /* write address byte 0;*/
940 temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
941 temp = temp<<10;
942 *p_fw_image = temp;
943 p_fw_image++;
944 temp = temp|((0x05)<<10);
945 *p_fw_image = temp;
946 p_fw_image++;
947
948 for (i = 0; i < 6; i++) {
949 *p_fw_image = 0xFFFFFFFF;
950 p_fw_image++;
951 }
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -0300952}
953
954
955static int cx231xx_load_firmware(struct cx231xx *dev)
956{
957 static const unsigned char magic[8] = {
958 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
959 };
960 const struct firmware *firmware;
961 int i, retval = 0;
962 u32 value = 0;
963 u32 gpio_output = 0;
964 /*u32 checksum = 0;*/
965 /*u32 *dataptr;*/
966 u32 transfer_size = 0;
967 u32 fw_data = 0;
968 u32 address = 0;
969 /*u32 current_fw[800];*/
970 u32 *p_current_fw, *p_fw;
971 u32 *p_fw_data;
972 int frame = 0;
973 u16 _buffer_size = 4096;
974 u8 *p_buffer;
975
976 p_current_fw = (u32 *)vmalloc(1884180*4);
977 p_fw = p_current_fw;
978 if (p_current_fw == 0) {
979 dprintk(2, "FAIL!!!\n");
980 return -1;
981 }
982
983 p_buffer = (u8 *)vmalloc(4096);
984 if (p_buffer == 0) {
985 dprintk(2, "FAIL!!!\n");
986 return -1;
987 }
988
989 dprintk(2, "%s()\n", __func__);
990
991 /* Save GPIO settings before reset of APU */
992 retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
993 retval |= mc417_memory_read(dev, 0x900C, &value);
994
995 retval = mc417_register_write(dev,
996 IVTV_REG_VPU, 0xFFFFFFED);
997 retval |= mc417_register_write(dev,
998 IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
999 retval |= mc417_register_write(dev,
1000 IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
1001 retval |= mc417_register_write(dev,
1002 IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
1003 retval |= mc417_register_write(dev,
1004 IVTV_REG_APU, 0);
1005
1006 if (retval != 0) {
1007 printk(KERN_ERR "%s: Error with mc417_register_write\n",
1008 __func__);
1009 return -1;
1010 }
1011
1012 retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
1013 &dev->udev->dev);
1014
1015 if (retval != 0) {
1016 printk(KERN_ERR
1017 "ERROR: Hotplug firmware request failed (%s).\n",
1018 CX231xx_FIRM_IMAGE_NAME);
1019 printk(KERN_ERR "Please fix your hotplug setup, the board will "
1020 "not work without firmware loaded!\n");
1021 return -1;
1022 }
1023
1024 if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
1025 printk(KERN_ERR "ERROR: Firmware size mismatch "
1026 "(have %zd, expected %d)\n",
1027 firmware->size, CX231xx_FIRM_IMAGE_SIZE);
1028 release_firmware(firmware);
1029 return -1;
1030 }
1031
1032 if (0 != memcmp(firmware->data, magic, 8)) {
1033 printk(KERN_ERR
1034 "ERROR: Firmware magic mismatch, wrong file?\n");
1035 release_firmware(firmware);
1036 return -1;
1037 }
1038
1039 initGPIO(dev);
1040
1041 /* transfer to the chip */
1042 dprintk(2, "Loading firmware to GPIO...\n");
1043 p_fw_data = (u32 *)firmware->data;
Mauro Carvalho Chehab62c78c92010-09-25 23:46:08 -03001044 dprintk(2, "firmware->size=%zd\n", firmware->size);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001045 for (transfer_size = 0; transfer_size < firmware->size;
1046 transfer_size += 4) {
1047 fw_data = *p_fw_data;
1048
1049 mciWriteMemoryToGPIO(dev, address, fw_data, p_current_fw);
1050 address = address + 1;
1051 p_current_fw += 20;
1052 p_fw_data += 1;
1053 }
1054
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -03001055 /*download the firmware by ep5-out*/
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001056
1057 for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
Mauro Carvalho Chehabbae94dc2010-10-07 03:33:00 -03001058 frame++) {
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001059 for (i = 0; i < _buffer_size; i++) {
Mauro Carvalho Chehabbae94dc2010-10-07 03:33:00 -03001060 *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
1061 i++;
1062 *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
1063 i++;
1064 *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
1065 i++;
1066 *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001067 }
1068 cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
1069 }
1070
1071 p_current_fw = p_fw;
1072 vfree(p_current_fw);
1073 p_current_fw = NULL;
1074 uninitGPIO(dev);
1075 release_firmware(firmware);
1076 dprintk(1, "Firmware upload successful.\n");
1077
1078 retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
1079 IVTV_CMD_HW_BLOCKS_RST);
1080 if (retval < 0) {
1081 printk(KERN_ERR "%s: Error with mc417_register_write\n",
1082 __func__);
1083 return retval;
1084 }
1085 /* F/W power up disturbs the GPIOs, restore state */
1086 retval |= mc417_register_write(dev, 0x9020, gpio_output);
1087 retval |= mc417_register_write(dev, 0x900C, value);
1088
1089 retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
1090 retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
1091
1092 if (retval < 0) {
1093 printk(KERN_ERR "%s: Error with mc417_register_write\n",
1094 __func__);
1095 return retval;
1096 }
1097 return 0;
1098}
1099
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -03001100static void cx231xx_417_check_encoder(struct cx231xx *dev)
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001101{
1102 u32 status, seq;
1103
1104 status = 0;
1105 seq = 0;
1106 cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
1107 dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
1108}
1109
1110static void cx231xx_codec_settings(struct cx231xx *dev)
1111{
1112 dprintk(1, "%s()\n", __func__);
1113
1114 /* assign frame size */
1115 cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
1116 dev->ts1.height, dev->ts1.width);
1117
1118 dev->mpeg_params.width = dev->ts1.width;
1119 dev->mpeg_params.height = dev->ts1.height;
1120
1121 cx2341x_update(dev, cx231xx_mbox_func, NULL, &dev->mpeg_params);
1122
1123 cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
1124 cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
1125}
1126
1127static int cx231xx_initialize_codec(struct cx231xx *dev)
1128{
1129 int version;
1130 int retval;
1131 u32 i, data[7];
1132 u32 val = 0;
1133
1134 dprintk(1, "%s()\n", __func__);
1135 cx231xx_disable656(dev);
1136 retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
1137 if (retval < 0) {
1138 dprintk(2, "%s() PING OK\n", __func__);
1139 retval = cx231xx_load_firmware(dev);
1140 if (retval < 0) {
1141 printk(KERN_ERR "%s() f/w load failed\n", __func__);
1142 return retval;
1143 }
1144 retval = cx231xx_find_mailbox(dev);
1145 if (retval < 0) {
1146 printk(KERN_ERR "%s() mailbox < 0, error\n",
1147 __func__);
1148 return -1;
1149 }
1150 dev->cx23417_mailbox = retval;
1151 retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
1152 if (retval < 0) {
1153 printk(KERN_ERR
1154 "ERROR: cx23417 firmware ping failed!\n");
1155 return -1;
1156 }
1157 retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
1158 &version);
1159 if (retval < 0) {
1160 printk(KERN_ERR "ERROR: cx23417 firmware get encoder :"
1161 "version failed!\n");
1162 return -1;
1163 }
1164 dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
1165 msleep(200);
1166 }
1167
1168 for (i = 0; i < 1; i++) {
1169 retval = mc417_register_read(dev, 0x20f8, &val);
1170 dprintk(3, "***before enable656() VIM Capture Lines =%d ***\n",
1171 val);
1172 if (retval < 0)
1173 return retval;
1174 }
1175
1176 cx231xx_enable656(dev);
1177 /* stop mpeg capture */
1178 cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE,
1179 3, 0, 1, 3, 4);
1180
1181 cx231xx_codec_settings(dev);
1182 msleep(60);
1183
1184/* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
1185 CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
1186 cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
1187 CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1188 0, 0);
1189*/
1190 /* Setup to capture VBI */
1191 data[0] = 0x0001BD00;
1192 data[1] = 1; /* frames per interrupt */
1193 data[2] = 4; /* total bufs */
1194 data[3] = 0x91559155; /* start codes */
1195 data[4] = 0x206080C0; /* stop codes */
1196 data[5] = 6; /* lines */
1197 data[6] = 64; /* BPL */
1198/*
1199 cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
1200 data[2], data[3], data[4], data[5], data[6]);
1201
1202 for (i = 2; i <= 24; i++) {
1203 int valid;
1204
1205 valid = ((i >= 19) && (i <= 21));
1206 cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
1207 valid, 0 , 0, 0);
1208 cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
1209 i | 0x80000000, valid, 0, 0, 0);
1210 }
1211*/
1212/* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
1213 msleep(60);
1214*/
1215 /* initialize the video input */
1216 retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
1217 if (retval < 0)
1218 return retval;
1219 msleep(60);
1220
1221 /* Enable VIP style pixel invalidation so we work with scaled mode */
1222 mc417_memory_write(dev, 2120, 0x00000080);
1223
1224 /* start capturing to the host interface */
1225 retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
1226 CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
1227 if (retval < 0)
1228 return retval;
1229 msleep(10);
1230
1231 for (i = 0; i < 1; i++) {
1232 mc417_register_read(dev, 0x20f8, &val);
1233 dprintk(3, "***VIM Capture Lines =%d ***\n", val);
1234 }
1235
1236 return 0;
1237}
1238
1239/* ------------------------------------------------------------------ */
1240
1241static int bb_buf_setup(struct videobuf_queue *q,
1242 unsigned int *count, unsigned int *size)
1243{
1244 struct cx231xx_fh *fh = q->priv_data;
1245
1246 fh->dev->ts1.ts_packet_size = mpeglinesize;
1247 fh->dev->ts1.ts_packet_count = mpeglines;
1248
1249 *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
1250 *count = mpegbufs;
1251
1252 return 0;
1253}
1254static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
1255{
1256 struct cx231xx_fh *fh = vq->priv_data;
1257 struct cx231xx *dev = fh->dev;
1258 unsigned long flags = 0;
1259
1260 if (in_interrupt())
1261 BUG();
1262
1263 spin_lock_irqsave(&dev->video_mode.slock, flags);
1264 if (dev->USE_ISO) {
1265 if (dev->video_mode.isoc_ctl.buf == buf)
1266 dev->video_mode.isoc_ctl.buf = NULL;
1267 } else {
1268 if (dev->video_mode.bulk_ctl.buf == buf)
1269 dev->video_mode.bulk_ctl.buf = NULL;
1270 }
1271 spin_unlock_irqrestore(&dev->video_mode.slock, flags);
1272 videobuf_waiton(vq, &buf->vb, 0, 0);
1273 videobuf_vmalloc_free(&buf->vb);
1274 buf->vb.state = VIDEOBUF_NEEDS_INIT;
1275}
1276
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -03001277static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001278 struct cx231xx_dmaqueue *dma_q)
1279{
1280 void *vbuf;
1281 struct cx231xx_buffer *buf;
1282 u32 tail_data = 0;
1283 char *p_data;
1284
1285 if (dma_q->mpeg_buffer_done == 0) {
1286 if (list_empty(&dma_q->active))
1287 return;
1288
1289 buf = list_entry(dma_q->active.next,
1290 struct cx231xx_buffer, vb.queue);
1291 dev->video_mode.isoc_ctl.buf = buf;
1292 dma_q->mpeg_buffer_done = 1;
1293 }
1294 /* Fill buffer */
1295 buf = dev->video_mode.isoc_ctl.buf;
1296 vbuf = videobuf_to_vmalloc(&buf->vb);
1297
1298 if ((dma_q->mpeg_buffer_completed+len) <
1299 mpeglines*mpeglinesize) {
1300 if (dma_q->add_ps_package_head ==
1301 CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
1302 memcpy(vbuf+dma_q->mpeg_buffer_completed,
1303 dma_q->ps_head, 3);
1304 dma_q->mpeg_buffer_completed =
1305 dma_q->mpeg_buffer_completed + 3;
1306 dma_q->add_ps_package_head =
1307 CX231XX_NONEED_PS_PACKAGE_HEAD;
1308 }
1309 memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
1310 dma_q->mpeg_buffer_completed =
1311 dma_q->mpeg_buffer_completed + len;
1312 } else {
1313 dma_q->mpeg_buffer_done = 0;
1314
1315 tail_data =
1316 mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
1317 memcpy(vbuf+dma_q->mpeg_buffer_completed,
1318 data, tail_data);
1319
1320 buf->vb.state = VIDEOBUF_DONE;
1321 buf->vb.field_count++;
1322 do_gettimeofday(&buf->vb.ts);
1323 list_del(&buf->vb.queue);
1324 wake_up(&buf->vb.done);
1325 dma_q->mpeg_buffer_completed = 0;
1326
1327 if (len - tail_data > 0) {
1328 p_data = data + tail_data;
1329 dma_q->left_data_count = len - tail_data;
1330 memcpy(dma_q->p_left_data,
1331 p_data, len - tail_data);
1332 }
1333
1334 }
1335
1336 return;
1337}
1338
Mauro Carvalho Chehab82c3cca2010-10-07 21:01:31 -03001339static void buffer_filled(char *data, int len, struct urb *urb,
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03001340 struct cx231xx_dmaqueue *dma_q)
1341{
1342 void *vbuf;
1343 struct cx231xx_buffer *buf;
1344
1345 if (list_empty(&dma_q->active))
1346 return;
1347
1348
1349 buf = list_entry(dma_q->active.next,
1350 struct cx231xx_buffer, vb.queue);
1351
1352
1353 /* Fill buffer */
1354 vbuf = videobuf_to_vmalloc(&buf->vb);
1355 memcpy(vbuf, data, len);
1356 buf->vb.state = VIDEOBUF_DONE;
1357 buf->vb.field_count++;
1358 do_gettimeofday(&buf->vb.ts);
1359 list_del(&buf->vb.queue);
1360 wake_up(&buf->vb.done);
1361
1362 return;
1363}
1364static inline int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
1365{
1366 struct cx231xx_dmaqueue *dma_q = urb->context;
1367 unsigned char *p_buffer;
1368 u32 buffer_size = 0;
1369 u32 i = 0;
1370
1371 for (i = 0; i < urb->number_of_packets; i++) {
1372 if (dma_q->left_data_count > 0) {
1373 buffer_copy(dev, dma_q->p_left_data,
1374 dma_q->left_data_count, urb, dma_q);
1375 dma_q->mpeg_buffer_completed = dma_q->left_data_count;
1376 dma_q->left_data_count = 0;
1377 }
1378
1379 p_buffer = urb->transfer_buffer +
1380 urb->iso_frame_desc[i].offset;
1381 buffer_size = urb->iso_frame_desc[i].actual_length;
1382
1383 if (buffer_size > 0)
1384 buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
1385 }
1386
1387 return 0;
1388}
1389static inline int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
1390{
1391
1392 /*char *outp;*/
1393 /*struct cx231xx_buffer *buf;*/
1394 struct cx231xx_dmaqueue *dma_q = urb->context;
1395 unsigned char *p_buffer, *buffer;
1396 u32 buffer_size = 0;
1397
1398 p_buffer = urb->transfer_buffer;
1399 buffer_size = urb->actual_length;
1400
1401 buffer = kmalloc(buffer_size, GFP_ATOMIC);
1402
1403 memcpy(buffer, dma_q->ps_head, 3);
1404 memcpy(buffer+3, p_buffer, buffer_size-3);
1405 memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
1406
1407 p_buffer = buffer;
1408 buffer_filled(p_buffer, buffer_size, urb, dma_q);
1409
1410 kfree(buffer);
1411 return 0;
1412}
1413
1414static int bb_buf_prepare(struct videobuf_queue *q,
1415 struct videobuf_buffer *vb, enum v4l2_field field)
1416{
1417 struct cx231xx_fh *fh = q->priv_data;
1418 struct cx231xx_buffer *buf =
1419 container_of(vb, struct cx231xx_buffer, vb);
1420 struct cx231xx *dev = fh->dev;
1421 int rc = 0, urb_init = 0;
1422 int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
1423
1424 dma_qq = &dev->video_mode.vidq;
1425
1426 if (0 != buf->vb.baddr && buf->vb.bsize < size)
1427 return -EINVAL;
1428 buf->vb.width = fh->dev->ts1.ts_packet_size;
1429 buf->vb.height = fh->dev->ts1.ts_packet_count;
1430 buf->vb.size = size;
1431 buf->vb.field = field;
1432
1433 if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
1434 rc = videobuf_iolock(q, &buf->vb, NULL);
1435 if (rc < 0)
1436 goto fail;
1437 }
1438
1439 if (dev->USE_ISO) {
1440 if (!dev->video_mode.isoc_ctl.num_bufs)
1441 urb_init = 1;
1442 } else {
1443 if (!dev->video_mode.bulk_ctl.num_bufs)
1444 urb_init = 1;
1445 }
1446 /*cx231xx_info("urb_init=%d dev->video_mode.max_pkt_size=%d\n",
1447 urb_init, dev->video_mode.max_pkt_size);*/
1448 dev->mode_tv = 1;
1449
1450 if (urb_init) {
1451 rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
1452 rc = cx231xx_unmute_audio(dev);
1453 if (dev->USE_ISO) {
1454 cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
1455 rc = cx231xx_init_isoc(dev, mpeglines,
1456 mpegbufs,
1457 dev->ts1_mode.max_pkt_size,
1458 cx231xx_isoc_copy);
1459 } else {
1460 cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
1461 rc = cx231xx_init_bulk(dev, mpeglines,
1462 mpegbufs,
1463 dev->ts1_mode.max_pkt_size,
1464 cx231xx_bulk_copy);
1465 }
1466 if (rc < 0)
1467 goto fail;
1468 }
1469
1470 buf->vb.state = VIDEOBUF_PREPARED;
1471 return 0;
1472
1473fail:
1474 free_buffer(q, buf);
1475 return rc;
1476}
1477
1478static void bb_buf_queue(struct videobuf_queue *q,
1479 struct videobuf_buffer *vb)
1480{
1481 struct cx231xx_fh *fh = q->priv_data;
1482
1483 struct cx231xx_buffer *buf =
1484 container_of(vb, struct cx231xx_buffer, vb);
1485 struct cx231xx *dev = fh->dev;
1486 struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
1487
1488 buf->vb.state = VIDEOBUF_QUEUED;
1489 list_add_tail(&buf->vb.queue, &vidq->active);
1490
1491}
1492
1493static void bb_buf_release(struct videobuf_queue *q,
1494 struct videobuf_buffer *vb)
1495{
1496 struct cx231xx_buffer *buf =
1497 container_of(vb, struct cx231xx_buffer, vb);
1498 /*struct cx231xx_fh *fh = q->priv_data;*/
1499 /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
1500
1501 free_buffer(q, buf);
1502}
1503
1504static struct videobuf_queue_ops cx231xx_qops = {
1505 .buf_setup = bb_buf_setup,
1506 .buf_prepare = bb_buf_prepare,
1507 .buf_queue = bb_buf_queue,
1508 .buf_release = bb_buf_release,
1509};
1510
1511/* ------------------------------------------------------------------ */
1512
1513static const u32 *ctrl_classes[] = {
1514 cx2341x_mpeg_ctrls,
1515 NULL
1516};
1517
1518static int cx231xx_queryctrl(struct cx231xx *dev,
1519 struct v4l2_queryctrl *qctrl)
1520{
1521 qctrl->id = v4l2_ctrl_next(ctrl_classes, qctrl->id);
1522 if (qctrl->id == 0)
1523 return -EINVAL;
1524
1525 /* MPEG V4L2 controls */
1526 if (cx2341x_ctrl_query(&dev->mpeg_params, qctrl))
1527 qctrl->flags |= V4L2_CTRL_FLAG_DISABLED;
1528
1529 return 0;
1530}
1531
1532static int cx231xx_querymenu(struct cx231xx *dev,
1533 struct v4l2_querymenu *qmenu)
1534{
1535 struct v4l2_queryctrl qctrl;
1536
1537 qctrl.id = qmenu->id;
1538 cx231xx_queryctrl(dev, &qctrl);
1539 return v4l2_ctrl_query_menu(qmenu, &qctrl,
1540 cx2341x_ctrl_get_menu(&dev->mpeg_params, qmenu->id));
1541}
1542
1543static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
1544{
1545 struct cx231xx_fh *fh = file->private_data;
1546 struct cx231xx *dev = fh->dev;
1547
1548 *norm = dev->encodernorm.id;
1549 return 0;
1550}
1551static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id *id)
1552{
1553 struct cx231xx_fh *fh = file->private_data;
1554 struct cx231xx *dev = fh->dev;
1555 unsigned int i;
1556
1557 for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
1558 if (*id & cx231xx_tvnorms[i].id)
1559 break;
1560 if (i == ARRAY_SIZE(cx231xx_tvnorms))
1561 return -EINVAL;
1562 dev->encodernorm = cx231xx_tvnorms[i];
1563
1564 if (dev->encodernorm.id & 0xb000) {
1565 dprintk(3, "encodernorm set to NTSC\n");
1566 dev->norm = V4L2_STD_NTSC;
1567 dev->ts1.height = 480;
1568 dev->mpeg_params.is_50hz = 0;
1569 } else {
1570 dprintk(3, "encodernorm set to PAL\n");
1571 dev->norm = V4L2_STD_PAL_B;
1572 dev->ts1.height = 576;
1573 dev->mpeg_params.is_50hz = 1;
1574 }
1575 call_all(dev, core, s_std, dev->norm);
1576 /* do mode control overrides */
1577 cx231xx_do_mode_ctrl_overrides(dev);
1578
1579 dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
1580 return 0;
1581}
1582static int vidioc_g_audio(struct file *file, void *fh,
1583 struct v4l2_audio *a)
1584{
1585 struct v4l2_audio *vin = a;
1586
1587 int ret = -EINVAL;
1588 if (vin->index > 0)
1589 return ret;
1590 strncpy(vin->name, "VideoGrabber Audio", 14);
1591 vin->capability = V4L2_AUDCAP_STEREO;
1592return 0;
1593}
1594static int vidioc_enumaudio(struct file *file, void *fh,
1595 struct v4l2_audio *a)
1596{
1597 struct v4l2_audio *vin = a;
1598
1599 int ret = -EINVAL;
1600
1601 if (vin->index > 0)
1602 return ret;
1603 strncpy(vin->name, "VideoGrabber Audio", 14);
1604 vin->capability = V4L2_AUDCAP_STEREO;
1605
1606
1607return 0;
1608}
1609static const char *iname[] = {
1610 [CX231XX_VMUX_COMPOSITE1] = "Composite1",
1611 [CX231XX_VMUX_SVIDEO] = "S-Video",
1612 [CX231XX_VMUX_TELEVISION] = "Television",
1613 [CX231XX_VMUX_CABLE] = "Cable TV",
1614 [CX231XX_VMUX_DVB] = "DVB",
1615 [CX231XX_VMUX_DEBUG] = "for debug only",
1616};
1617static int vidioc_enum_input(struct file *file, void *priv,
1618 struct v4l2_input *i)
1619{
1620 struct cx231xx_fh *fh = file->private_data;
1621 struct cx231xx *dev = fh->dev;
1622 struct cx231xx_input *input;
1623 int n;
1624 dprintk(3, "enter vidioc_enum_input()i->index=%d\n", i->index);
1625
1626 if (i->index >= 4)
1627 return -EINVAL;
1628
1629
1630 input = &cx231xx_boards[dev->model].input[i->index];
1631
1632 if (input->type == 0)
1633 return -EINVAL;
1634
1635 /* FIXME
1636 * strcpy(i->name, input->name); */
1637
1638 n = i->index;
1639 strcpy(i->name, iname[INPUT(n)->type]);
1640
1641 if (input->type == CX231XX_VMUX_TELEVISION ||
1642 input->type == CX231XX_VMUX_CABLE)
1643 i->type = V4L2_INPUT_TYPE_TUNER;
1644 else
1645 i->type = V4L2_INPUT_TYPE_CAMERA;
1646
1647
1648 return 0;
1649}
1650
1651static int vidioc_g_input(struct file *file, void *priv, unsigned int *i)
1652{
1653 *i = 0;
1654 return 0;
1655}
1656
1657static int vidioc_s_input(struct file *file, void *priv, unsigned int i)
1658{
1659 struct cx231xx_fh *fh = file->private_data;
1660 struct cx231xx *dev = fh->dev;
1661
1662 dprintk(3, "enter vidioc_s_input() i=%d\n", i);
1663
1664 mutex_lock(&dev->lock);
1665
1666 video_mux(dev, i);
1667
1668 mutex_unlock(&dev->lock);
1669
1670 if (i >= 4)
1671 return -EINVAL;
1672 dev->input = i;
1673 dprintk(3, "exit vidioc_s_input()\n");
1674 return 0;
1675}
1676
1677static int vidioc_g_tuner(struct file *file, void *priv,
1678 struct v4l2_tuner *t)
1679{
1680 return 0;
1681}
1682
1683static int vidioc_s_tuner(struct file *file, void *priv,
1684 struct v4l2_tuner *t)
1685{
1686 return 0;
1687}
1688
1689static int vidioc_g_frequency(struct file *file, void *priv,
1690 struct v4l2_frequency *f)
1691{
1692 return 0;
1693}
1694
1695static int vidioc_s_frequency(struct file *file, void *priv,
1696 struct v4l2_frequency *f)
1697{
1698
1699
1700 return 0;
1701}
1702
1703static int vidioc_s_ctrl(struct file *file, void *priv,
1704 struct v4l2_control *ctl)
1705{
1706 struct cx231xx_fh *fh = file->private_data;
1707 struct cx231xx *dev = fh->dev;
1708 dprintk(3, "enter vidioc_s_ctrl()\n");
1709 /* Update the A/V core */
1710 call_all(dev, core, s_ctrl, ctl);
1711 dprintk(3, "exit vidioc_s_ctrl()\n");
1712 return 0;
1713}
1714static struct v4l2_capability pvr_capability = {
1715 .driver = "cx231xx",
1716 .card = "VideoGrabber",
1717 .bus_info = "usb",
1718 .version = 1,
1719 .capabilities = (V4L2_CAP_VIDEO_CAPTURE |
1720 V4L2_CAP_TUNER | V4L2_CAP_AUDIO | V4L2_CAP_RADIO |
1721 V4L2_CAP_STREAMING | V4L2_CAP_READWRITE),
1722 .reserved = {0, 0, 0, 0}
1723};
1724static int vidioc_querycap(struct file *file, void *priv,
1725 struct v4l2_capability *cap)
1726{
1727
1728
1729
1730 memcpy(cap, &pvr_capability, sizeof(struct v4l2_capability));
1731 return 0;
1732}
1733
1734static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
1735 struct v4l2_fmtdesc *f)
1736{
1737
1738 if (f->index != 0)
1739 return -EINVAL;
1740
1741 strlcpy(f->description, "MPEG", sizeof(f->description));
1742 f->pixelformat = V4L2_PIX_FMT_MPEG;
1743
1744 return 0;
1745}
1746
1747static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
1748 struct v4l2_format *f)
1749{
1750 struct cx231xx_fh *fh = file->private_data;
1751 struct cx231xx *dev = fh->dev;
1752 dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
1753 f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
1754 f->fmt.pix.bytesperline = 0;
1755 f->fmt.pix.sizeimage =
1756 dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
1757 f->fmt.pix.colorspace = 0;
1758 f->fmt.pix.width = dev->ts1.width;
1759 f->fmt.pix.height = dev->ts1.height;
1760 f->fmt.pix.field = fh->vidq.field;
1761 dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d, f: %d\n",
1762 dev->ts1.width, dev->ts1.height, fh->vidq.field);
1763 dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
1764 return 0;
1765}
1766
1767static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
1768 struct v4l2_format *f)
1769{
1770 struct cx231xx_fh *fh = file->private_data;
1771 struct cx231xx *dev = fh->dev;
1772 dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
1773 f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
1774 f->fmt.pix.bytesperline = 0;
1775 f->fmt.pix.sizeimage =
1776 dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
1777 f->fmt.pix.colorspace = 0;
1778 dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d, f: %d\n",
1779 dev->ts1.width, dev->ts1.height, fh->vidq.field);
1780 dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
1781 return 0;
1782}
1783
1784static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
1785 struct v4l2_format *f)
1786{
1787
1788 return 0;
1789}
1790
1791static int vidioc_reqbufs(struct file *file, void *priv,
1792 struct v4l2_requestbuffers *p)
1793{
1794 struct cx231xx_fh *fh = file->private_data;
1795
1796 return videobuf_reqbufs(&fh->vidq, p);
1797}
1798
1799static int vidioc_querybuf(struct file *file, void *priv,
1800 struct v4l2_buffer *p)
1801{
1802 struct cx231xx_fh *fh = file->private_data;
1803
1804 return videobuf_querybuf(&fh->vidq, p);
1805}
1806
1807static int vidioc_qbuf(struct file *file, void *priv,
1808 struct v4l2_buffer *p)
1809{
1810 struct cx231xx_fh *fh = file->private_data;
1811
1812 return videobuf_qbuf(&fh->vidq, p);
1813}
1814
1815static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
1816{
1817 struct cx231xx_fh *fh = priv;
1818
1819 return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
1820}
1821
1822
1823static int vidioc_streamon(struct file *file, void *priv,
1824 enum v4l2_buf_type i)
1825{
1826 struct cx231xx_fh *fh = file->private_data;
1827
1828 struct cx231xx *dev = fh->dev;
1829 int rc = 0;
1830 dprintk(3, "enter vidioc_streamon()\n");
1831 cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
1832 rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
1833 if (dev->USE_ISO)
1834 rc = cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
1835 CX231XX_NUM_BUFS,
1836 dev->video_mode.max_pkt_size,
1837 cx231xx_isoc_copy);
1838 else {
1839 rc = cx231xx_init_bulk(dev, 320,
1840 5,
1841 dev->ts1_mode.max_pkt_size,
1842 cx231xx_bulk_copy);
1843 }
1844 dprintk(3, "exit vidioc_streamon()\n");
1845 return videobuf_streamon(&fh->vidq);
1846}
1847
1848static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
1849{
1850 struct cx231xx_fh *fh = file->private_data;
1851
1852 return videobuf_streamoff(&fh->vidq);
1853}
1854
1855static int vidioc_g_ext_ctrls(struct file *file, void *priv,
1856 struct v4l2_ext_controls *f)
1857{
1858 struct cx231xx_fh *fh = priv;
1859 struct cx231xx *dev = fh->dev;
1860 dprintk(3, "enter vidioc_g_ext_ctrls()\n");
1861 if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
1862 return -EINVAL;
1863 dprintk(3, "exit vidioc_g_ext_ctrls()\n");
1864 return cx2341x_ext_ctrls(&dev->mpeg_params, 0, f, VIDIOC_G_EXT_CTRLS);
1865}
1866
1867static int vidioc_s_ext_ctrls(struct file *file, void *priv,
1868 struct v4l2_ext_controls *f)
1869{
1870 struct cx231xx_fh *fh = priv;
1871 struct cx231xx *dev = fh->dev;
1872 struct cx2341x_mpeg_params p;
1873 int err;
1874 dprintk(3, "enter vidioc_s_ext_ctrls()\n");
1875 if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
1876 return -EINVAL;
1877
1878 p = dev->mpeg_params;
1879 err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
1880 if (err == 0) {
1881 err = cx2341x_update(dev, cx231xx_mbox_func,
1882 &dev->mpeg_params, &p);
1883 dev->mpeg_params = p;
1884 }
1885
1886 return err;
1887
1888
1889return 0;
1890}
1891
1892static int vidioc_try_ext_ctrls(struct file *file, void *priv,
1893 struct v4l2_ext_controls *f)
1894{
1895 struct cx231xx_fh *fh = priv;
1896 struct cx231xx *dev = fh->dev;
1897 struct cx2341x_mpeg_params p;
1898 int err;
1899 dprintk(3, "enter vidioc_try_ext_ctrls()\n");
1900 if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
1901 return -EINVAL;
1902
1903 p = dev->mpeg_params;
1904 err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
1905 dprintk(3, "exit vidioc_try_ext_ctrls() err=%d\n", err);
1906 return err;
1907}
1908
1909static int vidioc_log_status(struct file *file, void *priv)
1910{
1911 struct cx231xx_fh *fh = priv;
1912 struct cx231xx *dev = fh->dev;
1913 char name[32 + 2];
1914
1915 snprintf(name, sizeof(name), "%s/2", dev->name);
1916 dprintk(3,
1917 "%s/2: ============ START LOG STATUS ============\n",
1918 dev->name);
1919 call_all(dev, core, log_status);
1920 cx2341x_log_status(&dev->mpeg_params, name);
1921 dprintk(3,
1922 "%s/2: ============= END LOG STATUS =============\n",
1923 dev->name);
1924 return 0;
1925}
1926
1927static int vidioc_querymenu(struct file *file, void *priv,
1928 struct v4l2_querymenu *a)
1929{
1930 struct cx231xx_fh *fh = priv;
1931 struct cx231xx *dev = fh->dev;
1932 dprintk(3, "enter vidioc_querymenu()\n");
1933 dprintk(3, "exit vidioc_querymenu()\n");
1934 return cx231xx_querymenu(dev, a);
1935}
1936
1937static int vidioc_queryctrl(struct file *file, void *priv,
1938 struct v4l2_queryctrl *c)
1939{
1940 struct cx231xx_fh *fh = priv;
1941 struct cx231xx *dev = fh->dev;
1942 dprintk(3, "enter vidioc_queryctrl()\n");
1943 dprintk(3, "exit vidioc_queryctrl()\n");
1944 return cx231xx_queryctrl(dev, c);
1945}
1946
1947static int mpeg_open(struct file *file)
1948{
1949 int minor = video_devdata(file)->minor;
1950 struct cx231xx *h, *dev = NULL;
1951 /*struct list_head *list;*/
1952 struct cx231xx_fh *fh;
1953 /*u32 value = 0;*/
1954
1955 dprintk(2, "%s()\n", __func__);
1956
1957 list_for_each_entry(h, &cx231xx_devlist, devlist) {
1958 if (h->v4l_device->minor == minor)
1959 dev = h;
1960 }
1961
1962 if (dev == NULL) {
1963 unlock_kernel();
1964 return -ENODEV;
1965 }
1966 mutex_lock(&dev->lock);
1967
1968 /* allocate + initialize per filehandle data */
1969 fh = kzalloc(sizeof(*fh), GFP_KERNEL);
1970 if (NULL == fh) {
1971 mutex_unlock(&dev->lock);
1972 return -ENOMEM;
1973 }
1974
1975 file->private_data = fh;
1976 fh->dev = dev;
1977
1978
1979 videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
1980 NULL, &dev->video_mode.slock,
1981 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
1982 sizeof(struct cx231xx_buffer), fh, NULL);
1983/*
1984 videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
1985 &dev->udev->dev, &dev->ts1.slock,
1986 V4L2_BUF_TYPE_VIDEO_CAPTURE,
1987 V4L2_FIELD_INTERLACED,
1988 sizeof(struct cx231xx_buffer),
1989 fh, NULL);
1990*/
1991
1992
1993 cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
1994 cx231xx_set_gpio_value(dev, 2, 0);
1995
1996 cx231xx_initialize_codec(dev);
1997
1998 mutex_unlock(&dev->lock);
1999 cx231xx_start_TS1(dev);
2000
2001 return 0;
2002}
2003
2004static int mpeg_release(struct file *file)
2005{
2006 struct cx231xx_fh *fh = file->private_data;
2007 struct cx231xx *dev = fh->dev;
2008
Devin Heitmuellerdd067a82010-07-07 19:28:23 -03002009 dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03002010
2011 if (!dev) {
2012 dprintk(3, "abort!!!\n");
2013 return 0;
2014 }
2015
2016 mutex_lock(&dev->lock);
2017
2018 cx231xx_stop_TS1(dev);
2019
2020 /* do this before setting alternate! */
2021 if (dev->USE_ISO)
2022 cx231xx_uninit_isoc(dev);
2023 else
2024 cx231xx_uninit_bulk(dev);
2025 cx231xx_set_mode(dev, CX231XX_SUSPEND);
2026
2027 cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
2028 CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
2029 CX231xx_RAW_BITS_NONE);
2030
2031 /* FIXME: Review this crap */
2032 /* Shut device down on last close */
2033 if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
2034 if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
2035 /* stop mpeg capture */
2036
2037 msleep(500);
2038 cx231xx_417_check_encoder(dev);
2039
2040 }
2041 }
2042
2043 if (fh->vidq.streaming)
2044 videobuf_streamoff(&fh->vidq);
2045 if (fh->vidq.reading)
2046 videobuf_read_stop(&fh->vidq);
2047
2048 videobuf_mmap_free(&fh->vidq);
2049 file->private_data = NULL;
2050 kfree(fh);
2051 mutex_unlock(&dev->lock);
2052 return 0;
2053}
2054
2055static ssize_t mpeg_read(struct file *file, char __user *data,
2056 size_t count, loff_t *ppos)
2057{
2058 struct cx231xx_fh *fh = file->private_data;
2059 struct cx231xx *dev = fh->dev;
2060
2061
2062 /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
2063 /* Start mpeg encoder on first read. */
2064 if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
2065 if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
2066 if (cx231xx_initialize_codec(dev) < 0)
2067 return -EINVAL;
2068 }
2069 }
2070
2071 return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
2072 file->f_flags & O_NONBLOCK);
2073}
2074
2075static unsigned int mpeg_poll(struct file *file,
2076 struct poll_table_struct *wait)
2077{
2078 struct cx231xx_fh *fh = file->private_data;
2079 /*struct cx231xx *dev = fh->dev;*/
2080
2081 /*dprintk(2, "%s\n", __func__);*/
2082
2083 return videobuf_poll_stream(file, &fh->vidq, wait);
2084}
2085
2086static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
2087{
2088 struct cx231xx_fh *fh = file->private_data;
2089 struct cx231xx *dev = fh->dev;
2090
2091 dprintk(2, "%s()\n", __func__);
2092
2093 return videobuf_mmap_mapper(&fh->vidq, vma);
2094}
2095
2096static struct v4l2_file_operations mpeg_fops = {
2097 .owner = THIS_MODULE,
2098 .open = mpeg_open,
2099 .release = mpeg_release,
2100 .read = mpeg_read,
2101 .poll = mpeg_poll,
2102 .mmap = mpeg_mmap,
2103 .ioctl = video_ioctl2,
2104};
2105
2106static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
2107 .vidioc_s_std = vidioc_s_std,
2108 .vidioc_g_std = vidioc_g_std,
2109 .vidioc_enum_input = vidioc_enum_input,
2110 .vidioc_enumaudio = vidioc_enumaudio,
Mauro Carvalho Chehab955e6ed2010-10-07 03:23:25 -03002111 .vidioc_g_audio = vidioc_g_audio,
Palash Bandyopadhyay64fbf442010-07-06 18:12:25 -03002112 .vidioc_g_input = vidioc_g_input,
2113 .vidioc_s_input = vidioc_s_input,
2114 .vidioc_g_tuner = vidioc_g_tuner,
2115 .vidioc_s_tuner = vidioc_s_tuner,
2116 .vidioc_g_frequency = vidioc_g_frequency,
2117 .vidioc_s_frequency = vidioc_s_frequency,
2118 .vidioc_s_ctrl = vidioc_s_ctrl,
2119 .vidioc_querycap = vidioc_querycap,
2120 .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
2121 .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
2122 .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
2123 .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
2124 .vidioc_reqbufs = vidioc_reqbufs,
2125 .vidioc_querybuf = vidioc_querybuf,
2126 .vidioc_qbuf = vidioc_qbuf,
2127 .vidioc_dqbuf = vidioc_dqbuf,
2128 .vidioc_streamon = vidioc_streamon,
2129 .vidioc_streamoff = vidioc_streamoff,
2130 .vidioc_g_ext_ctrls = vidioc_g_ext_ctrls,
2131 .vidioc_s_ext_ctrls = vidioc_s_ext_ctrls,
2132 .vidioc_try_ext_ctrls = vidioc_try_ext_ctrls,
2133 .vidioc_log_status = vidioc_log_status,
2134 .vidioc_querymenu = vidioc_querymenu,
2135 .vidioc_queryctrl = vidioc_queryctrl,
2136/* .vidioc_g_chip_ident = cx231xx_g_chip_ident,*/
2137#ifdef CONFIG_VIDEO_ADV_DEBUG
2138/* .vidioc_g_register = cx231xx_g_register,*/
2139/* .vidioc_s_register = cx231xx_s_register,*/
2140#endif
2141};
2142
2143static struct video_device cx231xx_mpeg_template = {
2144 .name = "cx231xx",
2145 .fops = &mpeg_fops,
2146 .ioctl_ops = &mpeg_ioctl_ops,
2147 .minor = -1,
2148 .tvnorms = CX231xx_NORMS,
2149 .current_norm = V4L2_STD_NTSC_M,
2150};
2151
2152void cx231xx_417_unregister(struct cx231xx *dev)
2153{
2154 dprintk(1, "%s()\n", __func__);
2155 dprintk(3, "%s()\n", __func__);
2156
2157 if (dev->v4l_device) {
2158 if (-1 != dev->v4l_device->minor)
2159 video_unregister_device(dev->v4l_device);
2160 else
2161 video_device_release(dev->v4l_device);
2162 dev->v4l_device = NULL;
2163 }
2164}
2165
2166static struct video_device *cx231xx_video_dev_alloc(
2167 struct cx231xx *dev,
2168 struct usb_device *usbdev,
2169 struct video_device *template,
2170 char *type)
2171{
2172 struct video_device *vfd;
2173
2174 dprintk(1, "%s()\n", __func__);
2175 vfd = video_device_alloc();
2176 if (NULL == vfd)
2177 return NULL;
2178 *vfd = *template;
2179 vfd->minor = -1;
2180 snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
2181 type, cx231xx_boards[dev->model].name);
2182
2183 vfd->v4l2_dev = &dev->v4l2_dev;
2184 vfd->release = video_device_release;
2185
2186 return vfd;
2187
2188}
2189
2190int cx231xx_417_register(struct cx231xx *dev)
2191{
2192 /* FIXME: Port1 hardcoded here */
2193 int err = -ENODEV;
2194 struct cx231xx_tsport *tsport = &dev->ts1;
2195
2196 dprintk(1, "%s()\n", __func__);
2197
2198 /* Set default TV standard */
2199 dev->encodernorm = cx231xx_tvnorms[0];
2200
2201 if (dev->encodernorm.id & V4L2_STD_525_60)
2202 tsport->height = 480;
2203 else
2204 tsport->height = 576;
2205
2206 tsport->width = 720;
2207 cx2341x_fill_defaults(&dev->mpeg_params);
2208 dev->norm = V4L2_STD_NTSC;
2209
2210 dev->mpeg_params.port = CX2341X_PORT_SERIAL;
2211
2212 /* Allocate and initialize V4L video device */
2213 dev->v4l_device = cx231xx_video_dev_alloc(dev,
2214 dev->udev, &cx231xx_mpeg_template, "mpeg");
2215 err = video_register_device(dev->v4l_device,
2216 VFL_TYPE_GRABBER, -1);
2217 if (err < 0) {
2218 dprintk(3, "%s: can't register mpeg device\n", dev->name);
2219 return err;
2220 }
2221
2222 dprintk(3, "%s: registered device video%d [mpeg]\n",
2223 dev->name, dev->v4l_device->num);
2224
2225 return 0;
2226}