blob: 9a61e1f907af3ab68e0793c7136a1078d18a8c67 [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07002 * Mailbox reservation modules for OMAP2/3
Hiroshi DOYU340a6142006-12-07 15:43:59 -08003 *
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07004 * Copyright (C) 2006-2009 Nokia Corporation
Hiroshi DOYU340a6142006-12-07 15:43:59 -08005 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07006 * and Paul Mundt
Hiroshi DOYU340a6142006-12-07 15:43:59 -08007 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
Hiroshi DOYU340a6142006-12-07 15:43:59 -080013#include <linux/clk.h>
14#include <linux/err.h>
15#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010016#include <linux/io.h>
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080017#include <linux/pm_runtime.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070018#include <plat/mailbox.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/irqs.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080020
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070021#define MAILBOX_REVISION 0x000
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070022#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
23#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
24#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
25#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
26#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
27
C A Subramaniam5f00ec62009-11-22 10:11:22 -080028#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
29#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
30#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
31
32#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
33#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080034
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070035#define MBOX_REG_SIZE 0x120
C A Subramaniam5f00ec62009-11-22 10:11:22 -080036
37#define OMAP4_MBOX_REG_SIZE 0x130
38
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070039#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080040#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070041
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070042static void __iomem *mbox_base;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080043
Hiroshi DOYU340a6142006-12-07 15:43:59 -080044struct omap_mbox2_fifo {
45 unsigned long msg;
46 unsigned long fifo_stat;
47 unsigned long msg_stat;
48};
49
50struct omap_mbox2_priv {
51 struct omap_mbox2_fifo tx_fifo;
52 struct omap_mbox2_fifo rx_fifo;
53 unsigned long irqenable;
54 unsigned long irqstatus;
55 u32 newmsg_bit;
56 u32 notfull_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -080057 u32 ctx[OMAP4_MBOX_NR_REGS];
58 unsigned long irqdisable;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080059};
60
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030061static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
62 omap_mbox_type_t irq);
63
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070064static inline unsigned int mbox_read_reg(size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080065{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070066 return __raw_readl(mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080067}
68
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070069static inline void mbox_write_reg(u32 val, size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080070{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070071 __raw_writel(val, mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080072}
73
74/* Mailbox H/W preparations */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030075static int omap2_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080076{
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070077 u32 l;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080078
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080079 pm_runtime_enable(mbox->dev->parent);
80 pm_runtime_get_sync(mbox->dev->parent);
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070081
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070082 l = mbox_read_reg(MAILBOX_REVISION);
Felipe Contreras909f9dc2010-06-11 15:51:37 +000083 pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070084
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030085 omap2_mbox_enable_irq(mbox, IRQ_RX);
86
Hiroshi DOYU340a6142006-12-07 15:43:59 -080087 return 0;
88}
89
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030090static void omap2_mbox_shutdown(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080091{
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080092 pm_runtime_put_sync(mbox->dev->parent);
93 pm_runtime_disable(mbox->dev->parent);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080094}
95
96/* Mailbox FIFO handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030097static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080098{
99 struct omap_mbox2_fifo *fifo =
100 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
101 return (mbox_msg_t) mbox_read_reg(fifo->msg);
102}
103
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300104static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800105{
106 struct omap_mbox2_fifo *fifo =
107 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
108 mbox_write_reg(msg, fifo->msg);
109}
110
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300111static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800112{
113 struct omap_mbox2_fifo *fifo =
114 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
115 return (mbox_read_reg(fifo->msg_stat) == 0);
116}
117
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300118static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800119{
120 struct omap_mbox2_fifo *fifo =
121 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800122 return mbox_read_reg(fifo->fifo_stat);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800123}
124
125/* Mailbox IRQ handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300126static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800127 omap_mbox_type_t irq)
128{
matt mooneyb45b5012010-09-27 19:04:32 -0700129 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800130 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
131
132 l = mbox_read_reg(p->irqenable);
133 l |= bit;
134 mbox_write_reg(l, p->irqenable);
135}
136
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300137static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800138 omap_mbox_type_t irq)
139{
matt mooneyb45b5012010-09-27 19:04:32 -0700140 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800141 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800142 l = mbox_read_reg(p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800143 l &= ~bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800144 mbox_write_reg(l, p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800145}
146
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300147static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800148 omap_mbox_type_t irq)
149{
matt mooneyb45b5012010-09-27 19:04:32 -0700150 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800151 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
152
153 mbox_write_reg(bit, p->irqstatus);
Hiroshi DOYU88288802009-09-24 16:23:10 -0700154
155 /* Flush posted write for irq status to avoid spurious interrupts */
156 mbox_read_reg(p->irqstatus);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800157}
158
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300159static int omap2_mbox_is_irq(struct omap_mbox *mbox,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800160 omap_mbox_type_t irq)
161{
matt mooneyb45b5012010-09-27 19:04:32 -0700162 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800163 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
164 u32 enable = mbox_read_reg(p->irqenable);
165 u32 status = mbox_read_reg(p->irqstatus);
166
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800167 return (int)(enable & status & bit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800168}
169
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700170static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
171{
172 int i;
173 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800174 int nr_regs;
175 if (cpu_is_omap44xx())
176 nr_regs = OMAP4_MBOX_NR_REGS;
177 else
178 nr_regs = MBOX_NR_REGS;
179 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700180 p->ctx[i] = mbox_read_reg(i * sizeof(u32));
181
182 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
183 i, p->ctx[i]);
184 }
185}
186
187static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
188{
189 int i;
190 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800191 int nr_regs;
192 if (cpu_is_omap44xx())
193 nr_regs = OMAP4_MBOX_NR_REGS;
194 else
195 nr_regs = MBOX_NR_REGS;
196 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700197 mbox_write_reg(p->ctx[i], i * sizeof(u32));
198
199 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
200 i, p->ctx[i]);
201 }
202}
203
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800204static struct omap_mbox_ops omap2_mbox_ops = {
205 .type = OMAP_MBOX_TYPE2,
206 .startup = omap2_mbox_startup,
207 .shutdown = omap2_mbox_shutdown,
208 .fifo_read = omap2_mbox_fifo_read,
209 .fifo_write = omap2_mbox_fifo_write,
210 .fifo_empty = omap2_mbox_fifo_empty,
211 .fifo_full = omap2_mbox_fifo_full,
212 .enable_irq = omap2_mbox_enable_irq,
213 .disable_irq = omap2_mbox_disable_irq,
214 .ack_irq = omap2_mbox_ack_irq,
215 .is_irq = omap2_mbox_is_irq,
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700216 .save_ctx = omap2_mbox_save_ctx,
217 .restore_ctx = omap2_mbox_restore_ctx,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800218};
219
220/*
221 * MAILBOX 0: ARM -> DSP,
222 * MAILBOX 1: ARM <- DSP.
223 * MAILBOX 2: ARM -> IVA,
224 * MAILBOX 3: ARM <- IVA.
225 */
226
227/* FIXME: the following structs should be filled automatically by the user id */
Felipe Contreras07d65d82010-06-11 15:51:38 +0000228
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500229#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800230/* DSP */
231static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
232 .tx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700233 .msg = MAILBOX_MESSAGE(0),
234 .fifo_stat = MAILBOX_FIFOSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800235 },
236 .rx_fifo = {
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700237 .msg = MAILBOX_MESSAGE(1),
238 .msg_stat = MAILBOX_MSGSTATUS(1),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800239 },
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700240 .irqenable = MAILBOX_IRQENABLE(0),
241 .irqstatus = MAILBOX_IRQSTATUS(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800242 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
243 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800244 .irqdisable = MAILBOX_IRQENABLE(0),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800245};
246
Felipe Contreras07d65d82010-06-11 15:51:38 +0000247struct omap_mbox mbox_dsp_info = {
248 .name = "dsp",
249 .ops = &omap2_mbox_ops,
250 .priv = &omap2_mbox_dsp_priv,
251};
Felipe Contreras14476bd2010-06-11 15:51:47 +0000252#endif
Felipe Contreras07d65d82010-06-11 15:51:38 +0000253
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500254#if defined(CONFIG_ARCH_OMAP3)
Felipe Contreras898ee752010-06-11 15:51:45 +0000255struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000256#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000257
Tony Lindgren59b479e2011-01-27 16:39:40 -0800258#if defined(CONFIG_SOC_OMAP2420)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000259/* IVA */
260static struct omap_mbox2_priv omap2_mbox_iva_priv = {
261 .tx_fifo = {
262 .msg = MAILBOX_MESSAGE(2),
263 .fifo_stat = MAILBOX_FIFOSTATUS(2),
264 },
265 .rx_fifo = {
266 .msg = MAILBOX_MESSAGE(3),
267 .msg_stat = MAILBOX_MSGSTATUS(3),
268 },
269 .irqenable = MAILBOX_IRQENABLE(3),
270 .irqstatus = MAILBOX_IRQSTATUS(3),
271 .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
272 .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
273 .irqdisable = MAILBOX_IRQENABLE(3),
274};
275
276static struct omap_mbox mbox_iva_info = {
277 .name = "iva",
278 .ops = &omap2_mbox_ops,
279 .priv = &omap2_mbox_iva_priv,
280};
Felipe Contreras898ee752010-06-11 15:51:45 +0000281
282struct omap_mbox *omap2_mboxes[] = { &mbox_iva_info, &mbox_dsp_info, NULL };
Felipe Contreras07d65d82010-06-11 15:51:38 +0000283#endif
284
Felipe Contreras14476bd2010-06-11 15:51:47 +0000285#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras07d65d82010-06-11 15:51:38 +0000286/* OMAP4 */
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800287static struct omap_mbox2_priv omap2_mbox_1_priv = {
288 .tx_fifo = {
289 .msg = MAILBOX_MESSAGE(0),
290 .fifo_stat = MAILBOX_FIFOSTATUS(0),
291 },
292 .rx_fifo = {
293 .msg = MAILBOX_MESSAGE(1),
294 .msg_stat = MAILBOX_MSGSTATUS(1),
295 },
296 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
297 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
298 .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
299 .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
300 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
301};
302
303struct omap_mbox mbox_1_info = {
304 .name = "mailbox-1",
305 .ops = &omap2_mbox_ops,
306 .priv = &omap2_mbox_1_priv,
307};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800308
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800309static struct omap_mbox2_priv omap2_mbox_2_priv = {
310 .tx_fifo = {
311 .msg = MAILBOX_MESSAGE(3),
312 .fifo_stat = MAILBOX_FIFOSTATUS(3),
313 },
314 .rx_fifo = {
315 .msg = MAILBOX_MESSAGE(2),
316 .msg_stat = MAILBOX_MSGSTATUS(2),
317 },
318 .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
319 .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
320 .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
321 .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
322 .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
323};
324
325struct omap_mbox mbox_2_info = {
326 .name = "mailbox-2",
327 .ops = &omap2_mbox_ops,
328 .priv = &omap2_mbox_2_priv,
329};
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800330
Felipe Contreras898ee752010-06-11 15:51:45 +0000331struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
Felipe Contreras14476bd2010-06-11 15:51:47 +0000332#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000333
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700334static int __devinit omap2_mbox_probe(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800335{
Felipe Contreras898ee752010-06-11 15:51:45 +0000336 struct resource *mem;
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700337 int ret;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000338 struct omap_mbox **list;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800339
Felipe Contreras14476bd2010-06-11 15:51:47 +0000340 if (false)
341 ;
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500342#if defined(CONFIG_ARCH_OMAP3)
343 else if (cpu_is_omap34xx()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000344 list = omap3_mboxes;
345
Felipe Contreras69dbf852011-02-24 12:51:33 -0800346 list[0]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000347 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000348#endif
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500349#if defined(CONFIG_ARCH_OMAP2)
350 else if (cpu_is_omap2430()) {
351 list = omap2_mboxes;
352
Felipe Contreras69dbf852011-02-24 12:51:33 -0800353 list[0]->irq = platform_get_irq(pdev, 0);
Omar Ramirez Lunaff0fba02010-10-22 20:10:58 -0500354 } else if (cpu_is_omap2420()) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000355 list = omap2_mboxes;
356
357 list[0]->irq = platform_get_irq_byname(pdev, "dsp");
358 list[1]->irq = platform_get_irq_byname(pdev, "iva");
359 }
360#endif
Felipe Contreras14476bd2010-06-11 15:51:47 +0000361#if defined(CONFIG_ARCH_OMAP4)
Felipe Contreras898ee752010-06-11 15:51:45 +0000362 else if (cpu_is_omap44xx()) {
363 list = omap4_mboxes;
364
Felipe Contreras69dbf852011-02-24 12:51:33 -0800365 list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
Felipe Contreras898ee752010-06-11 15:51:45 +0000366 }
Felipe Contreras14476bd2010-06-11 15:51:47 +0000367#endif
Felipe Contreras898ee752010-06-11 15:51:45 +0000368 else {
369 pr_err("%s: platform not supported\n", __func__);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800370 return -ENODEV;
371 }
Felipe Contreras898ee752010-06-11 15:51:45 +0000372
373 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
374 mbox_base = ioremap(mem->start, resource_size(mem));
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700375 if (!mbox_base)
376 return -ENOMEM;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800377
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000378 ret = omap_mbox_register(&pdev->dev, list);
379 if (ret) {
380 iounmap(mbox_base);
381 return ret;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800382 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800383
Omar Ramirez Luna5d783732010-12-01 14:15:08 -0600384 return 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800385}
386
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700387static int __devexit omap2_mbox_remove(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800388{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000389 omap_mbox_unregister();
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700390 iounmap(mbox_base);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800391 return 0;
392}
393
394static struct platform_driver omap2_mbox_driver = {
395 .probe = omap2_mbox_probe,
Hiroshi DOYUda8cfe02009-03-23 18:07:25 -0700396 .remove = __devexit_p(omap2_mbox_remove),
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800397 .driver = {
Felipe Contrerasd7427092010-06-11 15:51:48 +0000398 .name = "omap-mailbox",
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800399 },
400};
401
402static int __init omap2_mbox_init(void)
403{
404 return platform_driver_register(&omap2_mbox_driver);
405}
406
407static void __exit omap2_mbox_exit(void)
408{
409 platform_driver_unregister(&omap2_mbox_driver);
410}
411
412module_init(omap2_mbox_init);
413module_exit(omap2_mbox_exit);
414
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700415MODULE_LICENSE("GPL v2");
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800416MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000417MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
418MODULE_AUTHOR("Paul Mundt");
Felipe Contrerasd7427092010-06-11 15:51:48 +0000419MODULE_ALIAS("platform:omap2-mailbox");