blob: 9c23ce8aed499b9e4ab266629405d48bb47f132d [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
89 int (*calc_scaling) (enum omap_channel channel,
90 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
94 u16 pos_x, unsigned long *core_clk);
95 unsigned long (*calc_core_clk) (enum omap_channel channel,
96 u16 width, u16 height, u16 out_width, u16 out_height);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030097 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030098
99 /* swap GFX & WB fifos */
100 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530101};
102
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300103#define DISPC_MAX_NR_FIFOS 5
104
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200105static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000106 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200107 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300108
109 int ctx_loss_cnt;
110
archit tanejaaffe3602011-02-23 08:41:03 +0000111 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300112 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300114 u32 fifo_size[DISPC_MAX_NR_FIFOS];
115 /* maps which plane is using a fifo. fifo-id -> plane-id */
116 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200117
118 spinlock_t irq_lock;
119 u32 irq_error_mask;
120 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
121 u32 error_irqs;
122 struct work_struct error_work;
123
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300124 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200126
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530127 const struct dispc_features *feat;
128
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200129#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
130 spinlock_t irq_stats_lock;
131 struct dispc_irq_stats irq_stats;
132#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133} dispc;
134
Amber Jain0d66cbb2011-05-19 19:47:54 +0530135enum omap_color_component {
136 /* used for all color formats for OMAP3 and earlier
137 * and for RGB and Y color component on OMAP4
138 */
139 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
140 /* used for UV component for
141 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
142 * color formats on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_UV = 1 << 1,
145};
146
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530147enum mgr_reg_fields {
148 DISPC_MGR_FLD_ENABLE,
149 DISPC_MGR_FLD_STNTFT,
150 DISPC_MGR_FLD_GO,
151 DISPC_MGR_FLD_TFTDATALINES,
152 DISPC_MGR_FLD_STALLMODE,
153 DISPC_MGR_FLD_TCKENABLE,
154 DISPC_MGR_FLD_TCKSELECTION,
155 DISPC_MGR_FLD_CPR,
156 DISPC_MGR_FLD_FIFOHANDCHECK,
157 /* used to maintain a count of the above fields */
158 DISPC_MGR_FLD_NUM,
159};
160
161static const struct {
162 const char *name;
163 u32 vsync_irq;
164 u32 framedone_irq;
165 u32 sync_lost_irq;
166 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
167} mgr_desc[] = {
168 [OMAP_DSS_CHANNEL_LCD] = {
169 .name = "LCD",
170 .vsync_irq = DISPC_IRQ_VSYNC,
171 .framedone_irq = DISPC_IRQ_FRAMEDONE,
172 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
173 .reg_desc = {
174 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
175 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
176 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
177 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
178 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
179 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
180 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
181 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
182 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
183 },
184 },
185 [OMAP_DSS_CHANNEL_DIGIT] = {
186 .name = "DIGIT",
187 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
188 .framedone_irq = 0,
189 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
190 .reg_desc = {
191 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
192 [DISPC_MGR_FLD_STNTFT] = { },
193 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
194 [DISPC_MGR_FLD_TFTDATALINES] = { },
195 [DISPC_MGR_FLD_STALLMODE] = { },
196 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
197 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
198 [DISPC_MGR_FLD_CPR] = { },
199 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
200 },
201 },
202 [OMAP_DSS_CHANNEL_LCD2] = {
203 .name = "LCD2",
204 .vsync_irq = DISPC_IRQ_VSYNC2,
205 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
206 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
207 .reg_desc = {
208 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
209 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
210 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
211 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
212 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
213 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
214 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
215 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
216 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
217 },
218 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530219 [OMAP_DSS_CHANNEL_LCD3] = {
220 .name = "LCD3",
221 .vsync_irq = DISPC_IRQ_VSYNC3,
222 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
223 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
224 .reg_desc = {
225 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
226 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
227 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
228 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
229 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
230 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
231 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
232 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
233 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
234 },
235 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530236};
237
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200238static void _omap_dispc_set_irqs(void);
239
Archit Taneja55978cc2011-05-06 11:45:51 +0530240static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241{
Archit Taneja55978cc2011-05-06 11:45:51 +0530242 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200243}
244
Archit Taneja55978cc2011-05-06 11:45:51 +0530245static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246{
Archit Taneja55978cc2011-05-06 11:45:51 +0530247 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248}
249
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530250static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
251{
252 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
253 return REG_GET(rfld.reg, rfld.high, rfld.low);
254}
255
256static void mgr_fld_write(enum omap_channel channel,
257 enum mgr_reg_fields regfld, int val) {
258 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
259 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
260}
261
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530263 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530265 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200266
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300267static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200268{
Archit Tanejac6104b82011-08-05 19:06:02 +0530269 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200270
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300271 DSSDBG("dispc_save_context\n");
272
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273 SR(IRQENABLE);
274 SR(CONTROL);
275 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530277 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
278 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300279 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000280 if (dss_has_feature(FEAT_MGR_LCD2)) {
281 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000282 SR(CONFIG2);
283 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530284 if (dss_has_feature(FEAT_MGR_LCD3)) {
285 SR(CONTROL3);
286 SR(CONFIG3);
287 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288
Archit Tanejac6104b82011-08-05 19:06:02 +0530289 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
290 SR(DEFAULT_COLOR(i));
291 SR(TRANS_COLOR(i));
292 SR(SIZE_MGR(i));
293 if (i == OMAP_DSS_CHANNEL_DIGIT)
294 continue;
295 SR(TIMING_H(i));
296 SR(TIMING_V(i));
297 SR(POL_FREQ(i));
298 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299
Archit Tanejac6104b82011-08-05 19:06:02 +0530300 SR(DATA_CYCLE1(i));
301 SR(DATA_CYCLE2(i));
302 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200303
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300304 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530305 SR(CPR_COEF_R(i));
306 SR(CPR_COEF_G(i));
307 SR(CPR_COEF_B(i));
308 }
309 }
310
311 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
312 SR(OVL_BA0(i));
313 SR(OVL_BA1(i));
314 SR(OVL_POSITION(i));
315 SR(OVL_SIZE(i));
316 SR(OVL_ATTRIBUTES(i));
317 SR(OVL_FIFO_THRESHOLD(i));
318 SR(OVL_ROW_INC(i));
319 SR(OVL_PIXEL_INC(i));
320 if (dss_has_feature(FEAT_PRELOAD))
321 SR(OVL_PRELOAD(i));
322 if (i == OMAP_DSS_GFX) {
323 SR(OVL_WINDOW_SKIP(i));
324 SR(OVL_TABLE_BA(i));
325 continue;
326 }
327 SR(OVL_FIR(i));
328 SR(OVL_PICTURE_SIZE(i));
329 SR(OVL_ACCU0(i));
330 SR(OVL_ACCU1(i));
331
332 for (j = 0; j < 8; j++)
333 SR(OVL_FIR_COEF_H(i, j));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_HV(i, j));
337
338 for (j = 0; j < 5; j++)
339 SR(OVL_CONV_COEF(i, j));
340
341 if (dss_has_feature(FEAT_FIR_COEF_V)) {
342 for (j = 0; j < 8; j++)
343 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300344 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000345
Archit Tanejac6104b82011-08-05 19:06:02 +0530346 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
347 SR(OVL_BA0_UV(i));
348 SR(OVL_BA1_UV(i));
349 SR(OVL_FIR2(i));
350 SR(OVL_ACCU2_0(i));
351 SR(OVL_ACCU2_1(i));
352
353 for (j = 0; j < 8; j++)
354 SR(OVL_FIR_COEF_H2(i, j));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_HV2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_V2(i, j));
361 }
362 if (dss_has_feature(FEAT_ATTR2))
363 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000364 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200365
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600366 if (dss_has_feature(FEAT_CORE_CLK_DIV))
367 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300368
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200369 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300370 dispc.ctx_valid = true;
371
372 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200373}
374
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300375static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376{
Archit Tanejac6104b82011-08-05 19:06:02 +0530377 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378
379 DSSDBG("dispc_restore_context\n");
380
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300381 if (!dispc.ctx_valid)
382 return;
383
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200384 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300385
386 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
387 return;
388
389 DSSDBG("ctx_loss_count: saved %d, current %d\n",
390 dispc.ctx_loss_cnt, ctx);
391
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200392 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200393 /*RR(CONTROL);*/
394 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200395 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530396 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
397 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300398 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530399 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000400 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530401 if (dss_has_feature(FEAT_MGR_LCD3))
402 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403
Archit Tanejac6104b82011-08-05 19:06:02 +0530404 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
405 RR(DEFAULT_COLOR(i));
406 RR(TRANS_COLOR(i));
407 RR(SIZE_MGR(i));
408 if (i == OMAP_DSS_CHANNEL_DIGIT)
409 continue;
410 RR(TIMING_H(i));
411 RR(TIMING_V(i));
412 RR(POL_FREQ(i));
413 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530414
Archit Tanejac6104b82011-08-05 19:06:02 +0530415 RR(DATA_CYCLE1(i));
416 RR(DATA_CYCLE2(i));
417 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000418
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300419 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530420 RR(CPR_COEF_R(i));
421 RR(CPR_COEF_G(i));
422 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300423 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000424 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200425
Archit Tanejac6104b82011-08-05 19:06:02 +0530426 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
427 RR(OVL_BA0(i));
428 RR(OVL_BA1(i));
429 RR(OVL_POSITION(i));
430 RR(OVL_SIZE(i));
431 RR(OVL_ATTRIBUTES(i));
432 RR(OVL_FIFO_THRESHOLD(i));
433 RR(OVL_ROW_INC(i));
434 RR(OVL_PIXEL_INC(i));
435 if (dss_has_feature(FEAT_PRELOAD))
436 RR(OVL_PRELOAD(i));
437 if (i == OMAP_DSS_GFX) {
438 RR(OVL_WINDOW_SKIP(i));
439 RR(OVL_TABLE_BA(i));
440 continue;
441 }
442 RR(OVL_FIR(i));
443 RR(OVL_PICTURE_SIZE(i));
444 RR(OVL_ACCU0(i));
445 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446
Archit Tanejac6104b82011-08-05 19:06:02 +0530447 for (j = 0; j < 8; j++)
448 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 5; j++)
454 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 if (dss_has_feature(FEAT_FIR_COEF_V)) {
457 for (j = 0; j < 8; j++)
458 RR(OVL_FIR_COEF_V(i, j));
459 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejac6104b82011-08-05 19:06:02 +0530461 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
462 RR(OVL_BA0_UV(i));
463 RR(OVL_BA1_UV(i));
464 RR(OVL_FIR2(i));
465 RR(OVL_ACCU2_0(i));
466 RR(OVL_ACCU2_1(i));
467
468 for (j = 0; j < 8; j++)
469 RR(OVL_FIR_COEF_H2(i, j));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_HV2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V2(i, j));
476 }
477 if (dss_has_feature(FEAT_ATTR2))
478 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300479 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200480
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600481 if (dss_has_feature(FEAT_CORE_CLK_DIV))
482 RR(DIVISOR);
483
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200484 /* enable last, because LCD & DIGIT enable are here */
485 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000486 if (dss_has_feature(FEAT_MGR_LCD2))
487 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530488 if (dss_has_feature(FEAT_MGR_LCD3))
489 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200490 /* clear spurious SYNC_LOST_DIGIT interrupts */
491 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
492
493 /*
494 * enable last so IRQs won't trigger before
495 * the context is fully restored
496 */
497 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300498
499 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500}
501
502#undef SR
503#undef RR
504
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300505int dispc_runtime_get(void)
506{
507 int r;
508
509 DSSDBG("dispc_runtime_get\n");
510
511 r = pm_runtime_get_sync(&dispc.pdev->dev);
512 WARN_ON(r < 0);
513 return r < 0 ? r : 0;
514}
515
516void dispc_runtime_put(void)
517{
518 int r;
519
520 DSSDBG("dispc_runtime_put\n");
521
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200522 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300523 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300524}
525
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200526u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
527{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530528 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529}
530
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200531u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
532{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530533 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534}
535
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300536bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200537{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530538 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539}
540
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300541void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000543 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530546 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000547
548 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300549 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530551 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000552
553 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300555 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200556 }
557
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530558 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530560 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561}
562
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300563static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564{
Archit Taneja9b372c22011-05-06 11:45:49 +0530565 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566}
567
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300568static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569{
Archit Taneja9b372c22011-05-06 11:45:49 +0530570 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200571}
572
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300573static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574{
Archit Taneja9b372c22011-05-06 11:45:49 +0530575 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576}
577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300578static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530579{
580 BUG_ON(plane == OMAP_DSS_GFX);
581
582 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
583}
584
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300585static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
586 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530587{
588 BUG_ON(plane == OMAP_DSS_GFX);
589
590 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
591}
592
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300593static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530594{
595 BUG_ON(plane == OMAP_DSS_GFX);
596
597 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
598}
599
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530600static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
601 int fir_vinc, int five_taps,
602 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200603{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530604 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200605 int i;
606
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530607 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
608 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200609
610 for (i = 0; i < 8; i++) {
611 u32 h, hv;
612
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530613 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
614 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
615 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
616 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
617 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
618 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
619 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
620 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200621
Amber Jain0d66cbb2011-05-19 19:47:54 +0530622 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300623 dispc_ovl_write_firh_reg(plane, i, h);
624 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530625 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626 dispc_ovl_write_firh2_reg(plane, i, h);
627 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530628 }
629
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630 }
631
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200632 if (five_taps) {
633 for (i = 0; i < 8; i++) {
634 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530635 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
636 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530637 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530639 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200641 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200642 }
643}
644
645static void _dispc_setup_color_conv_coef(void)
646{
Archit Tanejaac01c292011-08-05 19:06:03 +0530647 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200648 const struct color_conv_coef {
649 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
650 int full_range;
651 } ctbl_bt601_5 = {
652 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
653 };
654
655 const struct color_conv_coef *ct;
656
657#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
658
659 ct = &ctbl_bt601_5;
660
Archit Tanejaac01c292011-08-05 19:06:03 +0530661 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
662 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
663 CVAL(ct->rcr, ct->ry));
664 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
665 CVAL(ct->gy, ct->rcb));
666 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
667 CVAL(ct->gcb, ct->gcr));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
669 CVAL(ct->bcr, ct->by));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
671 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200672
Archit Tanejaac01c292011-08-05 19:06:03 +0530673 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
674 11, 11);
675 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200676
677#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678}
679
680
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300681static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200682{
Archit Taneja9b372c22011-05-06 11:45:49 +0530683 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200684}
685
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300686static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687{
Archit Taneja9b372c22011-05-06 11:45:49 +0530688 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689}
690
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300691static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530692{
693 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
694}
695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300696static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530697{
698 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
699}
700
Archit Tanejad79db852012-09-22 12:30:17 +0530701static void dispc_ovl_set_pos(enum omap_plane plane,
702 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703{
Archit Tanejad79db852012-09-22 12:30:17 +0530704 u32 val;
705
706 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
707 return;
708
709 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530710
711 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200712}
713
Archit Taneja78b687f2012-09-21 14:51:49 +0530714static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
715 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530718
719 if (plane == OMAP_DSS_GFX)
720 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
721 else
722 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723}
724
Archit Taneja78b687f2012-09-21 14:51:49 +0530725static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
726 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
728 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729
730 BUG_ON(plane == OMAP_DSS_GFX);
731
732 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530733
734 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735}
736
Archit Taneja5b54ed32012-09-26 16:55:27 +0530737static void dispc_ovl_set_zorder(enum omap_plane plane,
738 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530739{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530740 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530741 return;
742
743 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
744}
745
746static void dispc_ovl_enable_zorder_planes(void)
747{
748 int i;
749
750 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
751 return;
752
753 for (i = 0; i < dss_feat_get_num_ovls(); i++)
754 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
755}
756
Archit Taneja5b54ed32012-09-26 16:55:27 +0530757static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
758 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100759{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530760 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100761 return;
762
Archit Taneja9b372c22011-05-06 11:45:49 +0530763 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100764}
765
Archit Taneja5b54ed32012-09-26 16:55:27 +0530766static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
767 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530769 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300770 int shift;
771
Archit Taneja5b54ed32012-09-26 16:55:27 +0530772 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100773 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530774
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300775 shift = shifts[plane];
776 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777}
778
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300779static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780{
Archit Taneja9b372c22011-05-06 11:45:49 +0530781 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200782}
783
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300784static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785{
Archit Taneja9b372c22011-05-06 11:45:49 +0530786 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200787}
788
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300789static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790 enum omap_color_mode color_mode)
791{
792 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530793 if (plane != OMAP_DSS_GFX) {
794 switch (color_mode) {
795 case OMAP_DSS_COLOR_NV12:
796 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530797 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530798 m = 0x1; break;
799 case OMAP_DSS_COLOR_RGBA16:
800 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530801 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530802 m = 0x4; break;
803 case OMAP_DSS_COLOR_ARGB16:
804 m = 0x5; break;
805 case OMAP_DSS_COLOR_RGB16:
806 m = 0x6; break;
807 case OMAP_DSS_COLOR_ARGB16_1555:
808 m = 0x7; break;
809 case OMAP_DSS_COLOR_RGB24U:
810 m = 0x8; break;
811 case OMAP_DSS_COLOR_RGB24P:
812 m = 0x9; break;
813 case OMAP_DSS_COLOR_YUV2:
814 m = 0xa; break;
815 case OMAP_DSS_COLOR_UYVY:
816 m = 0xb; break;
817 case OMAP_DSS_COLOR_ARGB32:
818 m = 0xc; break;
819 case OMAP_DSS_COLOR_RGBA32:
820 m = 0xd; break;
821 case OMAP_DSS_COLOR_RGBX32:
822 m = 0xe; break;
823 case OMAP_DSS_COLOR_XRGB16_1555:
824 m = 0xf; break;
825 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300826 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530827 }
828 } else {
829 switch (color_mode) {
830 case OMAP_DSS_COLOR_CLUT1:
831 m = 0x0; break;
832 case OMAP_DSS_COLOR_CLUT2:
833 m = 0x1; break;
834 case OMAP_DSS_COLOR_CLUT4:
835 m = 0x2; break;
836 case OMAP_DSS_COLOR_CLUT8:
837 m = 0x3; break;
838 case OMAP_DSS_COLOR_RGB12U:
839 m = 0x4; break;
840 case OMAP_DSS_COLOR_ARGB16:
841 m = 0x5; break;
842 case OMAP_DSS_COLOR_RGB16:
843 m = 0x6; break;
844 case OMAP_DSS_COLOR_ARGB16_1555:
845 m = 0x7; break;
846 case OMAP_DSS_COLOR_RGB24U:
847 m = 0x8; break;
848 case OMAP_DSS_COLOR_RGB24P:
849 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530850 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530851 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0xb; break;
854 case OMAP_DSS_COLOR_ARGB32:
855 m = 0xc; break;
856 case OMAP_DSS_COLOR_RGBA32:
857 m = 0xd; break;
858 case OMAP_DSS_COLOR_RGBX32:
859 m = 0xe; break;
860 case OMAP_DSS_COLOR_XRGB16_1555:
861 m = 0xf; break;
862 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300863 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530864 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200865 }
866
Archit Taneja9b372c22011-05-06 11:45:49 +0530867 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200868}
869
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530870static void dispc_ovl_configure_burst_type(enum omap_plane plane,
871 enum omap_dss_rotation_type rotation_type)
872{
873 if (dss_has_feature(FEAT_BURST_2D) == 0)
874 return;
875
876 if (rotation_type == OMAP_DSS_ROT_TILER)
877 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
878 else
879 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
880}
881
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300882void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883{
884 int shift;
885 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000886 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200887
888 switch (plane) {
889 case OMAP_DSS_GFX:
890 shift = 8;
891 break;
892 case OMAP_DSS_VIDEO1:
893 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530894 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200895 shift = 16;
896 break;
897 default:
898 BUG();
899 return;
900 }
901
Archit Taneja9b372c22011-05-06 11:45:49 +0530902 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000903 if (dss_has_feature(FEAT_MGR_LCD2)) {
904 switch (channel) {
905 case OMAP_DSS_CHANNEL_LCD:
906 chan = 0;
907 chan2 = 0;
908 break;
909 case OMAP_DSS_CHANNEL_DIGIT:
910 chan = 1;
911 chan2 = 0;
912 break;
913 case OMAP_DSS_CHANNEL_LCD2:
914 chan = 0;
915 chan2 = 1;
916 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530917 case OMAP_DSS_CHANNEL_LCD3:
918 if (dss_has_feature(FEAT_MGR_LCD3)) {
919 chan = 0;
920 chan2 = 2;
921 } else {
922 BUG();
923 return;
924 }
925 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000926 default:
927 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300928 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 }
930
931 val = FLD_MOD(val, chan, shift, shift);
932 val = FLD_MOD(val, chan2, 31, 30);
933 } else {
934 val = FLD_MOD(val, channel, shift, shift);
935 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530936 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200937}
938
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200939static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
940{
941 int shift;
942 u32 val;
943 enum omap_channel channel;
944
945 switch (plane) {
946 case OMAP_DSS_GFX:
947 shift = 8;
948 break;
949 case OMAP_DSS_VIDEO1:
950 case OMAP_DSS_VIDEO2:
951 case OMAP_DSS_VIDEO3:
952 shift = 16;
953 break;
954 default:
955 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300956 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200957 }
958
959 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
960
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530961 if (dss_has_feature(FEAT_MGR_LCD3)) {
962 if (FLD_GET(val, 31, 30) == 0)
963 channel = FLD_GET(val, shift, shift);
964 else if (FLD_GET(val, 31, 30) == 1)
965 channel = OMAP_DSS_CHANNEL_LCD2;
966 else
967 channel = OMAP_DSS_CHANNEL_LCD3;
968 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200969 if (FLD_GET(val, 31, 30) == 0)
970 channel = FLD_GET(val, shift, shift);
971 else
972 channel = OMAP_DSS_CHANNEL_LCD2;
973 } else {
974 channel = FLD_GET(val, shift, shift);
975 }
976
977 return channel;
978}
979
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300980static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981 enum omap_burst_size burst_size)
982{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530983 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200985
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300986 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300987 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988}
989
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300990static void dispc_configure_burst_sizes(void)
991{
992 int i;
993 const int burst_size = BURST_SIZE_X8;
994
995 /* Configure burst size always to maximum size */
996 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300997 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300998}
999
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001000static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001001{
1002 unsigned unit = dss_feat_get_burst_size_unit();
1003 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1004 return unit * 8;
1005}
1006
Mythri P Kd3862612011-03-11 18:02:49 +05301007void dispc_enable_gamma_table(bool enable)
1008{
1009 /*
1010 * This is partially implemented to support only disabling of
1011 * the gamma table.
1012 */
1013 if (enable) {
1014 DSSWARN("Gamma table enabling for TV not yet supported");
1015 return;
1016 }
1017
1018 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1019}
1020
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001021static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001022{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301023 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001024 return;
1025
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301026 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001027}
1028
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001029static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001030 struct omap_dss_cpr_coefs *coefs)
1031{
1032 u32 coef_r, coef_g, coef_b;
1033
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301034 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001035 return;
1036
1037 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1038 FLD_VAL(coefs->rb, 9, 0);
1039 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1040 FLD_VAL(coefs->gb, 9, 0);
1041 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1042 FLD_VAL(coefs->bb, 9, 0);
1043
1044 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1045 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1046 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1047}
1048
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001049static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050{
1051 u32 val;
1052
1053 BUG_ON(plane == OMAP_DSS_GFX);
1054
Archit Taneja9b372c22011-05-06 11:45:49 +05301055 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001056 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301057 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001058}
1059
Archit Tanejad79db852012-09-22 12:30:17 +05301060static void dispc_ovl_enable_replication(enum omap_plane plane,
1061 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301063 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001064 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001065
Archit Tanejad79db852012-09-22 12:30:17 +05301066 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1067 return;
1068
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001069 shift = shifts[plane];
1070 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071}
1072
Archit Taneja8f366162012-04-16 12:53:44 +05301073static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301074 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001075{
1076 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301077
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001078 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301079 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001080}
1081
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001082static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001085 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301086 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001087 u32 unit;
1088
1089 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090
Archit Tanejaa0acb552010-09-15 19:20:00 +05301091 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001093 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1094 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001095 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001096 dispc.fifo_size[fifo] = size;
1097
1098 /*
1099 * By default fifos are mapped directly to overlays, fifo 0 to
1100 * ovl 0, fifo 1 to ovl 1, etc.
1101 */
1102 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001104
1105 /*
1106 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1107 * causes problems with certain use cases, like using the tiler in 2D
1108 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1109 * giving GFX plane a larger fifo. WB but should work fine with a
1110 * smaller fifo.
1111 */
1112 if (dispc.feat->gfx_fifo_workaround) {
1113 u32 v;
1114
1115 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1116
1117 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1118 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1119 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1120 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1121
1122 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1123
1124 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1125 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1126 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127}
1128
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001129static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001131 int fifo;
1132 u32 size = 0;
1133
1134 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1135 if (dispc.fifo_assignment[fifo] == plane)
1136 size += dispc.fifo_size[fifo];
1137 }
1138
1139 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001140}
1141
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001142void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301144 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001145 u32 unit;
1146
1147 unit = dss_feat_get_buffer_size_unit();
1148
1149 WARN_ON(low % unit != 0);
1150 WARN_ON(high % unit != 0);
1151
1152 low /= unit;
1153 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301154
Archit Taneja9b372c22011-05-06 11:45:49 +05301155 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1156 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1157
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001158 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301160 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001161 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301162 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001163 hi_start, hi_end) * unit,
1164 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165
Archit Taneja9b372c22011-05-06 11:45:49 +05301166 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301167 FLD_VAL(high, hi_start, hi_end) |
1168 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001169}
1170
1171void dispc_enable_fifomerge(bool enable)
1172{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001173 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1174 WARN_ON(enable);
1175 return;
1176 }
1177
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001178 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1179 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180}
1181
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001182void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001183 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1184 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001185{
1186 /*
1187 * All sizes are in bytes. Both the buffer and burst are made of
1188 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1189 */
1190
1191 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001192 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1193 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001194
1195 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001196 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001197
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001198 if (use_fifomerge) {
1199 total_fifo_size = 0;
1200 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1201 total_fifo_size += dispc_ovl_get_fifo_size(i);
1202 } else {
1203 total_fifo_size = ovl_fifo_size;
1204 }
1205
1206 /*
1207 * We use the same low threshold for both fifomerge and non-fifomerge
1208 * cases, but for fifomerge we calculate the high threshold using the
1209 * combined fifo size
1210 */
1211
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001212 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001213 *fifo_low = ovl_fifo_size - burst_size * 2;
1214 *fifo_high = total_fifo_size - burst_size;
1215 } else {
1216 *fifo_low = ovl_fifo_size - burst_size;
1217 *fifo_high = total_fifo_size - buf_unit;
1218 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001219}
1220
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001221static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301222 int hinc, int vinc,
1223 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224{
1225 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001226
Amber Jain0d66cbb2011-05-19 19:47:54 +05301227 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1228 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301229
Amber Jain0d66cbb2011-05-19 19:47:54 +05301230 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1231 &hinc_start, &hinc_end);
1232 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1233 &vinc_start, &vinc_end);
1234 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1235 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301236
Amber Jain0d66cbb2011-05-19 19:47:54 +05301237 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1238 } else {
1239 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1240 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1241 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001242}
1243
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001244static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001245{
1246 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301247 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248
Archit Taneja87a74842011-03-02 11:19:50 +05301249 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1250 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1251
1252 val = FLD_VAL(vaccu, vert_start, vert_end) |
1253 FLD_VAL(haccu, hor_start, hor_end);
1254
Archit Taneja9b372c22011-05-06 11:45:49 +05301255 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001256}
1257
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001258static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259{
1260 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301261 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262
Archit Taneja87a74842011-03-02 11:19:50 +05301263 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1264 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1265
1266 val = FLD_VAL(vaccu, vert_start, vert_end) |
1267 FLD_VAL(haccu, hor_start, hor_end);
1268
Archit Taneja9b372c22011-05-06 11:45:49 +05301269 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001270}
1271
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001272static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1273 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301274{
1275 u32 val;
1276
1277 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1278 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1279}
1280
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001281static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1282 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301283{
1284 u32 val;
1285
1286 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1287 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1288}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001289
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001290static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291 u16 orig_width, u16 orig_height,
1292 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301293 bool five_taps, u8 rotation,
1294 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301296 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297
Amber Jained14a3c2011-05-19 19:47:51 +05301298 fir_hinc = 1024 * orig_width / out_width;
1299 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301301 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1302 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001303 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301304}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001305
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301306static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1307 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1308 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1309{
1310 int h_accu2_0, h_accu2_1;
1311 int v_accu2_0, v_accu2_1;
1312 int chroma_hinc, chroma_vinc;
1313 int idx;
1314
1315 struct accu {
1316 s8 h0_m, h0_n;
1317 s8 h1_m, h1_n;
1318 s8 v0_m, v0_n;
1319 s8 v1_m, v1_n;
1320 };
1321
1322 const struct accu *accu_table;
1323 const struct accu *accu_val;
1324
1325 static const struct accu accu_nv12[4] = {
1326 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1327 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1328 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1329 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1330 };
1331
1332 static const struct accu accu_nv12_ilace[4] = {
1333 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1334 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1335 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1336 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1337 };
1338
1339 static const struct accu accu_yuv[4] = {
1340 { 0, 1, 0, 1, 0, 1, 0, 1 },
1341 { 0, 1, 0, 1, 0, 1, 0, 1 },
1342 { -1, 1, 0, 1, 0, 1, 0, 1 },
1343 { 0, 1, 0, 1, -1, 1, 0, 1 },
1344 };
1345
1346 switch (rotation) {
1347 case OMAP_DSS_ROT_0:
1348 idx = 0;
1349 break;
1350 case OMAP_DSS_ROT_90:
1351 idx = 1;
1352 break;
1353 case OMAP_DSS_ROT_180:
1354 idx = 2;
1355 break;
1356 case OMAP_DSS_ROT_270:
1357 idx = 3;
1358 break;
1359 default:
1360 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001361 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301362 }
1363
1364 switch (color_mode) {
1365 case OMAP_DSS_COLOR_NV12:
1366 if (ilace)
1367 accu_table = accu_nv12_ilace;
1368 else
1369 accu_table = accu_nv12;
1370 break;
1371 case OMAP_DSS_COLOR_YUV2:
1372 case OMAP_DSS_COLOR_UYVY:
1373 accu_table = accu_yuv;
1374 break;
1375 default:
1376 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001377 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301378 }
1379
1380 accu_val = &accu_table[idx];
1381
1382 chroma_hinc = 1024 * orig_width / out_width;
1383 chroma_vinc = 1024 * orig_height / out_height;
1384
1385 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1386 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1387 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1388 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1389
1390 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1391 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1392}
1393
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001394static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301395 u16 orig_width, u16 orig_height,
1396 u16 out_width, u16 out_height,
1397 bool ilace, bool five_taps,
1398 bool fieldmode, enum omap_color_mode color_mode,
1399 u8 rotation)
1400{
1401 int accu0 = 0;
1402 int accu1 = 0;
1403 u32 l;
1404
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001405 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301406 out_width, out_height, five_taps,
1407 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301408 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001409
Archit Taneja87a74842011-03-02 11:19:50 +05301410 /* RESIZEENABLE and VERTICALTAPS */
1411 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301412 l |= (orig_width != out_width) ? (1 << 5) : 0;
1413 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001414 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301415
1416 /* VRESIZECONF and HRESIZECONF */
1417 if (dss_has_feature(FEAT_RESIZECONF)) {
1418 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301419 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1420 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301421 }
1422
1423 /* LINEBUFFERSPLIT */
1424 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1425 l &= ~(0x1 << 22);
1426 l |= five_taps ? (1 << 22) : 0;
1427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001428
Archit Taneja9b372c22011-05-06 11:45:49 +05301429 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001430
1431 /*
1432 * field 0 = even field = bottom field
1433 * field 1 = odd field = top field
1434 */
1435 if (ilace && !fieldmode) {
1436 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301437 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001438 if (accu0 >= 1024/2) {
1439 accu1 = 1024/2;
1440 accu0 -= accu1;
1441 }
1442 }
1443
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001444 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1445 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001446}
1447
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001448static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301449 u16 orig_width, u16 orig_height,
1450 u16 out_width, u16 out_height,
1451 bool ilace, bool five_taps,
1452 bool fieldmode, enum omap_color_mode color_mode,
1453 u8 rotation)
1454{
1455 int scale_x = out_width != orig_width;
1456 int scale_y = out_height != orig_height;
1457
1458 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1459 return;
1460 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1461 color_mode != OMAP_DSS_COLOR_UYVY &&
1462 color_mode != OMAP_DSS_COLOR_NV12)) {
1463 /* reset chroma resampling for RGB formats */
1464 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1465 return;
1466 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001467
1468 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1469 out_height, ilace, color_mode, rotation);
1470
Amber Jain0d66cbb2011-05-19 19:47:54 +05301471 switch (color_mode) {
1472 case OMAP_DSS_COLOR_NV12:
1473 /* UV is subsampled by 2 vertically*/
1474 orig_height >>= 1;
1475 /* UV is subsampled by 2 horz.*/
1476 orig_width >>= 1;
1477 break;
1478 case OMAP_DSS_COLOR_YUV2:
1479 case OMAP_DSS_COLOR_UYVY:
1480 /*For YUV422 with 90/270 rotation,
1481 *we don't upsample chroma
1482 */
1483 if (rotation == OMAP_DSS_ROT_0 ||
1484 rotation == OMAP_DSS_ROT_180)
1485 /* UV is subsampled by 2 hrz*/
1486 orig_width >>= 1;
1487 /* must use FIR for YUV422 if rotated */
1488 if (rotation != OMAP_DSS_ROT_0)
1489 scale_x = scale_y = true;
1490 break;
1491 default:
1492 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001493 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301494 }
1495
1496 if (out_width != orig_width)
1497 scale_x = true;
1498 if (out_height != orig_height)
1499 scale_y = true;
1500
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001501 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301502 out_width, out_height, five_taps,
1503 rotation, DISPC_COLOR_COMPONENT_UV);
1504
1505 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1506 (scale_x || scale_y) ? 1 : 0, 8, 8);
1507 /* set H scaling */
1508 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1509 /* set V scaling */
1510 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301511}
1512
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001513static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301514 u16 orig_width, u16 orig_height,
1515 u16 out_width, u16 out_height,
1516 bool ilace, bool five_taps,
1517 bool fieldmode, enum omap_color_mode color_mode,
1518 u8 rotation)
1519{
1520 BUG_ON(plane == OMAP_DSS_GFX);
1521
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001522 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301523 orig_width, orig_height,
1524 out_width, out_height,
1525 ilace, five_taps,
1526 fieldmode, color_mode,
1527 rotation);
1528
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001529 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301530 orig_width, orig_height,
1531 out_width, out_height,
1532 ilace, five_taps,
1533 fieldmode, color_mode,
1534 rotation);
1535}
1536
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001537static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001538 bool mirroring, enum omap_color_mode color_mode)
1539{
Archit Taneja87a74842011-03-02 11:19:50 +05301540 bool row_repeat = false;
1541 int vidrot = 0;
1542
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001543 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1544 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001545
1546 if (mirroring) {
1547 switch (rotation) {
1548 case OMAP_DSS_ROT_0:
1549 vidrot = 2;
1550 break;
1551 case OMAP_DSS_ROT_90:
1552 vidrot = 1;
1553 break;
1554 case OMAP_DSS_ROT_180:
1555 vidrot = 0;
1556 break;
1557 case OMAP_DSS_ROT_270:
1558 vidrot = 3;
1559 break;
1560 }
1561 } else {
1562 switch (rotation) {
1563 case OMAP_DSS_ROT_0:
1564 vidrot = 0;
1565 break;
1566 case OMAP_DSS_ROT_90:
1567 vidrot = 1;
1568 break;
1569 case OMAP_DSS_ROT_180:
1570 vidrot = 2;
1571 break;
1572 case OMAP_DSS_ROT_270:
1573 vidrot = 3;
1574 break;
1575 }
1576 }
1577
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001578 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301579 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001580 else
Archit Taneja87a74842011-03-02 11:19:50 +05301581 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001582 }
Archit Taneja87a74842011-03-02 11:19:50 +05301583
Archit Taneja9b372c22011-05-06 11:45:49 +05301584 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301585 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301586 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1587 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001588}
1589
1590static int color_mode_to_bpp(enum omap_color_mode color_mode)
1591{
1592 switch (color_mode) {
1593 case OMAP_DSS_COLOR_CLUT1:
1594 return 1;
1595 case OMAP_DSS_COLOR_CLUT2:
1596 return 2;
1597 case OMAP_DSS_COLOR_CLUT4:
1598 return 4;
1599 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301600 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001601 return 8;
1602 case OMAP_DSS_COLOR_RGB12U:
1603 case OMAP_DSS_COLOR_RGB16:
1604 case OMAP_DSS_COLOR_ARGB16:
1605 case OMAP_DSS_COLOR_YUV2:
1606 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301607 case OMAP_DSS_COLOR_RGBA16:
1608 case OMAP_DSS_COLOR_RGBX16:
1609 case OMAP_DSS_COLOR_ARGB16_1555:
1610 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001611 return 16;
1612 case OMAP_DSS_COLOR_RGB24P:
1613 return 24;
1614 case OMAP_DSS_COLOR_RGB24U:
1615 case OMAP_DSS_COLOR_ARGB32:
1616 case OMAP_DSS_COLOR_RGBA32:
1617 case OMAP_DSS_COLOR_RGBX32:
1618 return 32;
1619 default:
1620 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001621 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001622 }
1623}
1624
1625static s32 pixinc(int pixels, u8 ps)
1626{
1627 if (pixels == 1)
1628 return 1;
1629 else if (pixels > 1)
1630 return 1 + (pixels - 1) * ps;
1631 else if (pixels < 0)
1632 return 1 - (-pixels + 1) * ps;
1633 else
1634 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001635 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001636}
1637
1638static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1639 u16 screen_width,
1640 u16 width, u16 height,
1641 enum omap_color_mode color_mode, bool fieldmode,
1642 unsigned int field_offset,
1643 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301644 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001645{
1646 u8 ps;
1647
1648 /* FIXME CLUT formats */
1649 switch (color_mode) {
1650 case OMAP_DSS_COLOR_CLUT1:
1651 case OMAP_DSS_COLOR_CLUT2:
1652 case OMAP_DSS_COLOR_CLUT4:
1653 case OMAP_DSS_COLOR_CLUT8:
1654 BUG();
1655 return;
1656 case OMAP_DSS_COLOR_YUV2:
1657 case OMAP_DSS_COLOR_UYVY:
1658 ps = 4;
1659 break;
1660 default:
1661 ps = color_mode_to_bpp(color_mode) / 8;
1662 break;
1663 }
1664
1665 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1666 width, height);
1667
1668 /*
1669 * field 0 = even field = bottom field
1670 * field 1 = odd field = top field
1671 */
1672 switch (rotation + mirror * 4) {
1673 case OMAP_DSS_ROT_0:
1674 case OMAP_DSS_ROT_180:
1675 /*
1676 * If the pixel format is YUV or UYVY divide the width
1677 * of the image by 2 for 0 and 180 degree rotation.
1678 */
1679 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1680 color_mode == OMAP_DSS_COLOR_UYVY)
1681 width = width >> 1;
1682 case OMAP_DSS_ROT_90:
1683 case OMAP_DSS_ROT_270:
1684 *offset1 = 0;
1685 if (field_offset)
1686 *offset0 = field_offset * screen_width * ps;
1687 else
1688 *offset0 = 0;
1689
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301690 *row_inc = pixinc(1 +
1691 (y_predecim * screen_width - x_predecim * width) +
1692 (fieldmode ? screen_width : 0), ps);
1693 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001694 break;
1695
1696 case OMAP_DSS_ROT_0 + 4:
1697 case OMAP_DSS_ROT_180 + 4:
1698 /* If the pixel format is YUV or UYVY divide the width
1699 * of the image by 2 for 0 degree and 180 degree
1700 */
1701 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1702 color_mode == OMAP_DSS_COLOR_UYVY)
1703 width = width >> 1;
1704 case OMAP_DSS_ROT_90 + 4:
1705 case OMAP_DSS_ROT_270 + 4:
1706 *offset1 = 0;
1707 if (field_offset)
1708 *offset0 = field_offset * screen_width * ps;
1709 else
1710 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301711 *row_inc = pixinc(1 -
1712 (y_predecim * screen_width + x_predecim * width) -
1713 (fieldmode ? screen_width : 0), ps);
1714 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001715 break;
1716
1717 default:
1718 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001719 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001720 }
1721}
1722
1723static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1724 u16 screen_width,
1725 u16 width, u16 height,
1726 enum omap_color_mode color_mode, bool fieldmode,
1727 unsigned int field_offset,
1728 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301729 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730{
1731 u8 ps;
1732 u16 fbw, fbh;
1733
1734 /* FIXME CLUT formats */
1735 switch (color_mode) {
1736 case OMAP_DSS_COLOR_CLUT1:
1737 case OMAP_DSS_COLOR_CLUT2:
1738 case OMAP_DSS_COLOR_CLUT4:
1739 case OMAP_DSS_COLOR_CLUT8:
1740 BUG();
1741 return;
1742 default:
1743 ps = color_mode_to_bpp(color_mode) / 8;
1744 break;
1745 }
1746
1747 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1748 width, height);
1749
1750 /* width & height are overlay sizes, convert to fb sizes */
1751
1752 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1753 fbw = width;
1754 fbh = height;
1755 } else {
1756 fbw = height;
1757 fbh = width;
1758 }
1759
1760 /*
1761 * field 0 = even field = bottom field
1762 * field 1 = odd field = top field
1763 */
1764 switch (rotation + mirror * 4) {
1765 case OMAP_DSS_ROT_0:
1766 *offset1 = 0;
1767 if (field_offset)
1768 *offset0 = *offset1 + field_offset * screen_width * ps;
1769 else
1770 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301771 *row_inc = pixinc(1 +
1772 (y_predecim * screen_width - fbw * x_predecim) +
1773 (fieldmode ? screen_width : 0), ps);
1774 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1775 color_mode == OMAP_DSS_COLOR_UYVY)
1776 *pix_inc = pixinc(x_predecim, 2 * ps);
1777 else
1778 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779 break;
1780 case OMAP_DSS_ROT_90:
1781 *offset1 = screen_width * (fbh - 1) * ps;
1782 if (field_offset)
1783 *offset0 = *offset1 + field_offset * ps;
1784 else
1785 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301786 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1787 y_predecim + (fieldmode ? 1 : 0), ps);
1788 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001789 break;
1790 case OMAP_DSS_ROT_180:
1791 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1792 if (field_offset)
1793 *offset0 = *offset1 - field_offset * screen_width * ps;
1794 else
1795 *offset0 = *offset1;
1796 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301797 (y_predecim * screen_width - fbw * x_predecim) -
1798 (fieldmode ? screen_width : 0), ps);
1799 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1800 color_mode == OMAP_DSS_COLOR_UYVY)
1801 *pix_inc = pixinc(-x_predecim, 2 * ps);
1802 else
1803 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001804 break;
1805 case OMAP_DSS_ROT_270:
1806 *offset1 = (fbw - 1) * ps;
1807 if (field_offset)
1808 *offset0 = *offset1 - field_offset * ps;
1809 else
1810 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301811 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1812 y_predecim - (fieldmode ? 1 : 0), ps);
1813 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001814 break;
1815
1816 /* mirroring */
1817 case OMAP_DSS_ROT_0 + 4:
1818 *offset1 = (fbw - 1) * ps;
1819 if (field_offset)
1820 *offset0 = *offset1 + field_offset * screen_width * ps;
1821 else
1822 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301823 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824 (fieldmode ? screen_width : 0),
1825 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301826 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1827 color_mode == OMAP_DSS_COLOR_UYVY)
1828 *pix_inc = pixinc(-x_predecim, 2 * ps);
1829 else
1830 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001831 break;
1832
1833 case OMAP_DSS_ROT_90 + 4:
1834 *offset1 = 0;
1835 if (field_offset)
1836 *offset0 = *offset1 + field_offset * ps;
1837 else
1838 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301839 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1840 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001841 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301842 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843 break;
1844
1845 case OMAP_DSS_ROT_180 + 4:
1846 *offset1 = screen_width * (fbh - 1) * ps;
1847 if (field_offset)
1848 *offset0 = *offset1 - field_offset * screen_width * ps;
1849 else
1850 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301851 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 (fieldmode ? screen_width : 0),
1853 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301854 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1855 color_mode == OMAP_DSS_COLOR_UYVY)
1856 *pix_inc = pixinc(x_predecim, 2 * ps);
1857 else
1858 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859 break;
1860
1861 case OMAP_DSS_ROT_270 + 4:
1862 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1863 if (field_offset)
1864 *offset0 = *offset1 - field_offset * ps;
1865 else
1866 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301867 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1868 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001869 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301870 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001871 break;
1872
1873 default:
1874 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001875 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001876 }
1877}
1878
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301879static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1880 enum omap_color_mode color_mode, bool fieldmode,
1881 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1882 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1883{
1884 u8 ps;
1885
1886 switch (color_mode) {
1887 case OMAP_DSS_COLOR_CLUT1:
1888 case OMAP_DSS_COLOR_CLUT2:
1889 case OMAP_DSS_COLOR_CLUT4:
1890 case OMAP_DSS_COLOR_CLUT8:
1891 BUG();
1892 return;
1893 default:
1894 ps = color_mode_to_bpp(color_mode) / 8;
1895 break;
1896 }
1897
1898 DSSDBG("scrw %d, width %d\n", screen_width, width);
1899
1900 /*
1901 * field 0 = even field = bottom field
1902 * field 1 = odd field = top field
1903 */
1904 *offset1 = 0;
1905 if (field_offset)
1906 *offset0 = *offset1 + field_offset * screen_width * ps;
1907 else
1908 *offset0 = *offset1;
1909 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1910 (fieldmode ? screen_width : 0), ps);
1911 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1912 color_mode == OMAP_DSS_COLOR_UYVY)
1913 *pix_inc = pixinc(x_predecim, 2 * ps);
1914 else
1915 *pix_inc = pixinc(x_predecim, ps);
1916}
1917
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301918/*
1919 * This function is used to avoid synclosts in OMAP3, because of some
1920 * undocumented horizontal position and timing related limitations.
1921 */
Archit Taneja81ab95b2012-05-08 15:53:20 +05301922static int check_horiz_timing_omap3(enum omap_channel channel,
1923 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301924 u16 width, u16 height, u16 out_width, u16 out_height)
1925{
1926 int DS = DIV_ROUND_UP(height, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301927 unsigned long nonactive, lclk, pclk;
1928 static const u8 limits[3] = { 8, 10, 20 };
1929 u64 val, blank;
1930 int i;
1931
Archit Taneja81ab95b2012-05-08 15:53:20 +05301932 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301933 pclk = dispc_mgr_pclk_rate(channel);
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301934 if (dss_mgr_is_lcd(channel))
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301935 lclk = dispc_mgr_lclk_rate(channel);
1936 else
1937 lclk = dispc_fclk_rate();
1938
1939 i = 0;
1940 if (out_height < height)
1941 i++;
1942 if (out_width < width)
1943 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301944 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301945 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1946 if (blank <= limits[i])
1947 return -EINVAL;
1948
1949 /*
1950 * Pixel data should be prepared before visible display point starts.
1951 * So, atleast DS-2 lines must have already been fetched by DISPC
1952 * during nonactive - pos_x period.
1953 */
1954 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1955 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1956 val, max(0, DS - 2) * width);
1957 if (val < max(0, DS - 2) * width)
1958 return -EINVAL;
1959
1960 /*
1961 * All lines need to be refilled during the nonactive period of which
1962 * only one line can be loaded during the active period. So, atleast
1963 * DS - 1 lines should be loaded during nonactive period.
1964 */
1965 val = div_u64((u64)nonactive * lclk, pclk);
1966 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1967 val, max(0, DS - 1) * width);
1968 if (val < max(0, DS - 1) * width)
1969 return -EINVAL;
1970
1971 return 0;
1972}
1973
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301974static unsigned long calc_core_clk_five_taps(enum omap_channel channel,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301975 const struct omap_video_timings *mgr_timings, u16 width,
1976 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001977 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301979 u32 core_clk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001980 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301982 if (height <= out_height && width <= out_width)
1983 return (unsigned long) pclk;
1984
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001985 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301986 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001987
1988 tmp = pclk * height * out_width;
1989 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301990 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001991
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001992 if (height > 2 * out_height) {
1993 if (ppl == out_width)
1994 return 0;
1995
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001996 tmp = pclk * (height - 2 * out_height) * out_width;
1997 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301998 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999 }
2000 }
2001
2002 if (width > out_width) {
2003 tmp = pclk * width;
2004 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302005 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006
2007 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302008 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002009 }
2010
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302011 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012}
2013
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302014static unsigned long calc_core_clk_24xx(enum omap_channel channel, u16 width,
2015 u16 height, u16 out_width, u16 out_height)
2016{
2017 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2018
2019 if (height > out_height && width > out_width)
2020 return pclk * 4;
2021 else
2022 return pclk * 2;
2023}
2024
2025static unsigned long calc_core_clk_34xx(enum omap_channel channel, u16 width,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002026 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027{
2028 unsigned int hf, vf;
Archit Taneja79ee89c2012-01-30 10:54:17 +05302029 unsigned long pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030
2031 /*
2032 * FIXME how to determine the 'A' factor
2033 * for the no downscaling case ?
2034 */
2035
2036 if (width > 3 * out_width)
2037 hf = 4;
2038 else if (width > 2 * out_width)
2039 hf = 3;
2040 else if (width > out_width)
2041 hf = 2;
2042 else
2043 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044 if (height > out_height)
2045 vf = 2;
2046 else
2047 vf = 1;
2048
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302049 return pclk * vf * hf;
2050}
2051
2052static unsigned long calc_core_clk_44xx(enum omap_channel channel, u16 width,
2053 u16 height, u16 out_width, u16 out_height)
2054{
2055 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2056
2057 if (width > out_width)
2058 return DIV_ROUND_UP(pclk, out_width) * width;
2059 else
2060 return pclk;
2061}
2062
2063static int dispc_ovl_calc_scaling_24xx(enum omap_channel channel,
2064 const struct omap_video_timings *mgr_timings,
2065 u16 width, u16 height, u16 out_width, u16 out_height,
2066 enum omap_color_mode color_mode, bool *five_taps,
2067 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2068 u16 pos_x, unsigned long *core_clk)
2069{
2070 int error;
2071 u16 in_width, in_height;
2072 int min_factor = min(*decim_x, *decim_y);
2073 const int maxsinglelinewidth =
2074 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2075 *five_taps = false;
2076
2077 do {
2078 in_height = DIV_ROUND_UP(height, *decim_y);
2079 in_width = DIV_ROUND_UP(width, *decim_x);
2080 *core_clk = dispc.feat->calc_core_clk(channel, in_width,
2081 in_height, out_width, out_height);
2082 error = (in_width > maxsinglelinewidth || !*core_clk ||
2083 *core_clk > dispc_core_clk_rate());
2084 if (error) {
2085 if (*decim_x == *decim_y) {
2086 *decim_x = min_factor;
2087 ++*decim_y;
2088 } else {
2089 swap(*decim_x, *decim_y);
2090 if (*decim_x < *decim_y)
2091 ++*decim_x;
2092 }
2093 }
2094 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2095
2096 if (in_width > maxsinglelinewidth) {
2097 DSSERR("Cannot scale max input width exceeded");
2098 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302099 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302100 return 0;
2101}
2102
2103static int dispc_ovl_calc_scaling_34xx(enum omap_channel channel,
2104 const struct omap_video_timings *mgr_timings,
2105 u16 width, u16 height, u16 out_width, u16 out_height,
2106 enum omap_color_mode color_mode, bool *five_taps,
2107 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2108 u16 pos_x, unsigned long *core_clk)
2109{
2110 int error;
2111 u16 in_width, in_height;
2112 int min_factor = min(*decim_x, *decim_y);
2113 const int maxsinglelinewidth =
2114 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2115
2116 do {
2117 in_height = DIV_ROUND_UP(height, *decim_y);
2118 in_width = DIV_ROUND_UP(width, *decim_x);
2119 *core_clk = calc_core_clk_five_taps(channel, mgr_timings,
2120 in_width, in_height, out_width, out_height, color_mode);
2121
2122 error = check_horiz_timing_omap3(channel, mgr_timings, pos_x,
2123 in_width, in_height, out_width, out_height);
2124
2125 if (in_width > maxsinglelinewidth)
2126 if (in_height > out_height &&
2127 in_height < out_height * 2)
2128 *five_taps = false;
2129 if (!*five_taps)
2130 *core_clk = dispc.feat->calc_core_clk(channel, in_width,
2131 in_height, out_width, out_height);
2132
2133 error = (error || in_width > maxsinglelinewidth * 2 ||
2134 (in_width > maxsinglelinewidth && *five_taps) ||
2135 !*core_clk || *core_clk > dispc_core_clk_rate());
2136 if (error) {
2137 if (*decim_x == *decim_y) {
2138 *decim_x = min_factor;
2139 ++*decim_y;
2140 } else {
2141 swap(*decim_x, *decim_y);
2142 if (*decim_x < *decim_y)
2143 ++*decim_x;
2144 }
2145 }
2146 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2147
2148 if (check_horiz_timing_omap3(channel, mgr_timings, pos_x, width, height,
2149 out_width, out_height)){
2150 DSSERR("horizontal timing too tight\n");
2151 return -EINVAL;
2152 }
2153
2154 if (in_width > (maxsinglelinewidth * 2)) {
2155 DSSERR("Cannot setup scaling");
2156 DSSERR("width exceeds maximum width possible");
2157 return -EINVAL;
2158 }
2159
2160 if (in_width > maxsinglelinewidth && *five_taps) {
2161 DSSERR("cannot setup scaling with five taps");
2162 return -EINVAL;
2163 }
2164 return 0;
2165}
2166
2167static int dispc_ovl_calc_scaling_44xx(enum omap_channel channel,
2168 const struct omap_video_timings *mgr_timings,
2169 u16 width, u16 height, u16 out_width, u16 out_height,
2170 enum omap_color_mode color_mode, bool *five_taps,
2171 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2172 u16 pos_x, unsigned long *core_clk)
2173{
2174 u16 in_width, in_width_max;
2175 int decim_x_min = *decim_x;
2176 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2177 const int maxsinglelinewidth =
2178 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2179
2180 in_width_max = dispc_core_clk_rate() /
2181 DIV_ROUND_UP(dispc_mgr_pclk_rate(channel), out_width);
2182 *decim_x = DIV_ROUND_UP(width, in_width_max);
2183
2184 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2185 if (*decim_x > *x_predecim)
2186 return -EINVAL;
2187
2188 do {
2189 in_width = DIV_ROUND_UP(width, *decim_x);
2190 } while (*decim_x <= *x_predecim &&
2191 in_width > maxsinglelinewidth && ++*decim_x);
2192
2193 if (in_width > maxsinglelinewidth) {
2194 DSSERR("Cannot scale width exceeds max line width");
2195 return -EINVAL;
2196 }
2197
2198 *core_clk = dispc.feat->calc_core_clk(channel, in_width, in_height,
2199 out_width, out_height);
2200 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201}
2202
Archit Taneja79ad75f2011-09-08 13:15:11 +05302203static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +05302204 enum omap_overlay_caps caps, enum omap_channel channel,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302205 const struct omap_video_timings *mgr_timings,
2206 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302207 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302208 int *x_predecim, int *y_predecim, u16 pos_x,
2209 enum omap_dss_rotation_type rotation_type)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302210{
Archit Taneja0373cac2011-09-08 13:25:17 +05302211 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302212 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302213 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302214 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302215
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002216 if (width == out_width && height == out_height)
2217 return 0;
2218
Archit Taneja5b54ed32012-09-26 16:55:27 +05302219 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002220 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302221
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302222 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302223 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2224 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302225
2226 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2227 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2228 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2229 color_mode == OMAP_DSS_COLOR_CLUT8) {
2230 *x_predecim = 1;
2231 *y_predecim = 1;
2232 *five_taps = false;
2233 return 0;
2234 }
2235
2236 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2237 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2238
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302239 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302240 return -EINVAL;
2241
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302242 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302243 return -EINVAL;
2244
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302245 ret = dispc.feat->calc_scaling(channel, mgr_timings, width, height,
2246 out_width, out_height, color_mode, five_taps, x_predecim,
2247 y_predecim, &decim_x, &decim_y, pos_x, &core_clk);
2248 if (ret)
2249 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302250
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302251 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2252 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302253
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302254 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302255 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302256 "required core clk rate = %lu Hz, "
2257 "current core clk rate = %lu Hz\n",
2258 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302259 return -EINVAL;
2260 }
2261
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302262 *x_predecim = decim_x;
2263 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302264 return 0;
2265}
2266
Archit Taneja84a880f2012-09-26 16:57:37 +05302267static int dispc_ovl_setup_common(enum omap_plane plane,
2268 enum omap_channel channel, enum omap_overlay_caps caps,
2269 u32 paddr, u32 p_uv_addr, u16 screen_width, int pos_x,
2270 int pos_y, u16 width, u16 height, u16 out_width, u16 out_height,
2271 enum omap_color_mode color_mode, u8 rotation, bool mirror,
2272 u8 zorder, u8 pre_mult_alpha, u8 global_alpha,
2273 enum omap_dss_rotation_type rotation_type,
Archit Taneja8050cbe2012-06-06 16:25:52 +05302274 bool replication, const struct omap_video_timings *mgr_timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002275{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302276 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002277 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302278 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002279 unsigned offset0, offset1;
2280 s32 row_inc;
2281 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302282 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302284 u16 in_height = height;
2285 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302286 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302287 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002288
Archit Taneja84a880f2012-09-26 16:57:37 +05302289 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002290 return -EINVAL;
2291
Archit Taneja84a880f2012-09-26 16:57:37 +05302292 out_width = out_width == 0 ? width : out_width;
2293 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002294
Archit Taneja84a880f2012-09-26 16:57:37 +05302295 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002296 fieldmode = 1;
2297
2298 if (ilace) {
2299 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302300 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302301 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302302 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002303
2304 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302305 "out_height %d\n", in_height, pos_y,
2306 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002307 }
2308
Archit Taneja84a880f2012-09-26 16:57:37 +05302309 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302310 return -EINVAL;
2311
Archit Taneja5b54ed32012-09-26 16:55:27 +05302312 r = dispc_ovl_calc_scaling(plane, caps, channel, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302313 in_height, out_width, out_height, color_mode,
2314 &five_taps, &x_predecim, &y_predecim, pos_x,
2315 rotation_type);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302316 if (r)
2317 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002318
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302319 in_width = DIV_ROUND_UP(in_width, x_predecim);
2320 in_height = DIV_ROUND_UP(in_height, y_predecim);
2321
Archit Taneja84a880f2012-09-26 16:57:37 +05302322 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2323 color_mode == OMAP_DSS_COLOR_UYVY ||
2324 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302325 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002326
2327 if (ilace && !fieldmode) {
2328 /*
2329 * when downscaling the bottom field may have to start several
2330 * source lines below the top field. Unfortunately ACCUI
2331 * registers will only hold the fractional part of the offset
2332 * so the integer part must be added to the base address of the
2333 * bottom field.
2334 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302335 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002336 field_offset = 0;
2337 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302338 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002339 }
2340
2341 /* Fields are independent but interleaved in memory. */
2342 if (fieldmode)
2343 field_offset = 1;
2344
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002345 offset0 = 0;
2346 offset1 = 0;
2347 row_inc = 0;
2348 pix_inc = 0;
2349
Archit Taneja84a880f2012-09-26 16:57:37 +05302350 if (rotation_type == OMAP_DSS_ROT_TILER)
2351 calc_tiler_rotation_offset(screen_width, in_width,
2352 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302353 &offset0, &offset1, &row_inc, &pix_inc,
2354 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302355 else if (rotation_type == OMAP_DSS_ROT_DMA)
2356 calc_dma_rotation_offset(rotation, mirror,
2357 screen_width, in_width, frame_height,
2358 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302359 &offset0, &offset1, &row_inc, &pix_inc,
2360 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002361 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302362 calc_vrfb_rotation_offset(rotation, mirror,
2363 screen_width, in_width, frame_height,
2364 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302365 &offset0, &offset1, &row_inc, &pix_inc,
2366 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002367
2368 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2369 offset0, offset1, row_inc, pix_inc);
2370
Archit Taneja84a880f2012-09-26 16:57:37 +05302371 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002372
Archit Taneja84a880f2012-09-26 16:57:37 +05302373 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302374
Archit Taneja84a880f2012-09-26 16:57:37 +05302375 dispc_ovl_set_ba0(plane, paddr + offset0);
2376 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002377
Archit Taneja84a880f2012-09-26 16:57:37 +05302378 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2379 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2380 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302381 }
2382
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002383 dispc_ovl_set_row_inc(plane, row_inc);
2384 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385
Archit Taneja84a880f2012-09-26 16:57:37 +05302386 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302387 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388
Archit Taneja84a880f2012-09-26 16:57:37 +05302389 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002390
Archit Taneja78b687f2012-09-21 14:51:49 +05302391 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392
Archit Taneja5b54ed32012-09-26 16:55:27 +05302393 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302394 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2395 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302396 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302397 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002398 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002399 }
2400
Archit Taneja84a880f2012-09-26 16:57:37 +05302401 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 dispc_ovl_set_zorder(plane, caps, zorder);
2404 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2405 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002406
Archit Tanejad79db852012-09-22 12:30:17 +05302407 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302408
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002409 return 0;
2410}
2411
Archit Taneja84a880f2012-09-26 16:57:37 +05302412int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2413 bool replication, const struct omap_video_timings *mgr_timings)
2414{
2415 int r;
2416 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2417 enum omap_channel channel;
2418
2419 channel = dispc_ovl_get_channel_out(plane);
2420
2421 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2422 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2423 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2424 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2425 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2426
2427 r = dispc_ovl_setup_common(plane, channel, ovl->caps, oi->paddr,
2428 oi->p_uv_addr, oi->screen_width, oi->pos_x, oi->pos_y,
2429 oi->width, oi->height, oi->out_width, oi->out_height,
2430 oi->color_mode, oi->rotation, oi->mirror, oi->zorder,
2431 oi->pre_mult_alpha, oi->global_alpha, oi->rotation_type,
2432 replication, mgr_timings);
2433
2434 return r;
2435}
2436
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002437int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002438{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002439 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2440
Archit Taneja9b372c22011-05-06 11:45:49 +05302441 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002442
2443 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444}
2445
2446static void dispc_disable_isr(void *data, u32 mask)
2447{
2448 struct completion *compl = data;
2449 complete(compl);
2450}
2451
Sumit Semwal2a205f32010-12-02 11:27:12 +00002452static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302454 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2455 /* flush posted write */
2456 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457}
2458
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002459static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460{
2461 struct completion frame_done_completion;
2462 bool is_on;
2463 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002464 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466 /* When we disable LCD output, we need to wait until frame is done.
2467 * Otherwise the DSS is still working, and turning off the clocks
2468 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302469 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002470
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302471 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002472
2473 if (!enable && is_on) {
2474 init_completion(&frame_done_completion);
2475
2476 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002477 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002478
2479 if (r)
2480 DSSERR("failed to register FRAMEDONE isr\n");
2481 }
2482
Sumit Semwal2a205f32010-12-02 11:27:12 +00002483 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484
2485 if (!enable && is_on) {
2486 if (!wait_for_completion_timeout(&frame_done_completion,
2487 msecs_to_jiffies(100)))
2488 DSSERR("timeout waiting for FRAME DONE\n");
2489
2490 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002491 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002492
2493 if (r)
2494 DSSERR("failed to unregister FRAMEDONE isr\n");
2495 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002496}
2497
2498static void _enable_digit_out(bool enable)
2499{
2500 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002501 /* flush posted write */
2502 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503}
2504
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002505static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506{
2507 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002508 enum dss_hdmi_venc_clk_source_select src;
2509 int r, i;
2510 u32 irq_mask;
2511 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002513 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002516 src = dss_get_hdmi_venc_clk_source();
2517
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518 if (enable) {
2519 unsigned long flags;
2520 /* When we enable digit output, we'll get an extra digit
2521 * sync lost interrupt, that we need to ignore */
2522 spin_lock_irqsave(&dispc.irq_lock, flags);
2523 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2524 _omap_dispc_set_irqs();
2525 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2526 }
2527
2528 /* When we disable digit output, we need to wait until fields are done.
2529 * Otherwise the DSS is still working, and turning off the clocks
2530 * prevents DSS from going to OFF mode. And when enabling, we need to
2531 * wait for the extra sync losts */
2532 init_completion(&frame_done_completion);
2533
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002534 if (src == DSS_HDMI_M_PCLK && enable == false) {
2535 irq_mask = DISPC_IRQ_FRAMEDONETV;
2536 num_irqs = 1;
2537 } else {
2538 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2539 /* XXX I understand from TRM that we should only wait for the
2540 * current field to complete. But it seems we have to wait for
2541 * both fields */
2542 num_irqs = 2;
2543 }
2544
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002545 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002546 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002547 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002548 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002549
2550 _enable_digit_out(enable);
2551
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002552 for (i = 0; i < num_irqs; ++i) {
2553 if (!wait_for_completion_timeout(&frame_done_completion,
2554 msecs_to_jiffies(100)))
2555 DSSERR("timeout waiting for digit out to %s\n",
2556 enable ? "start" : "stop");
2557 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002558
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002559 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2560 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002561 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002562 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002563
2564 if (enable) {
2565 unsigned long flags;
2566 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002567 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002568 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2569 _omap_dispc_set_irqs();
2570 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2571 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572}
2573
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002574bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002575{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302576 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002577}
2578
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002579void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002580{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302581 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002582 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002583 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002584 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002585 else
2586 BUG();
2587}
2588
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002589void dispc_lcd_enable_signal_polarity(bool act_high)
2590{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002591 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2592 return;
2593
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002594 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595}
2596
2597void dispc_lcd_enable_signal(bool enable)
2598{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002599 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2600 return;
2601
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002603}
2604
2605void dispc_pck_free_enable(bool enable)
2606{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002607 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2608 return;
2609
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611}
2612
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002613void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302615 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002616}
2617
2618
Archit Tanejad21f43b2012-06-21 09:45:11 +05302619void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302621 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002622}
2623
2624void dispc_set_loadmode(enum omap_dss_load_mode mode)
2625{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002626 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627}
2628
2629
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002630static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631{
Sumit Semwal8613b002010-12-02 11:27:09 +00002632 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002633}
2634
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002635static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002636 enum omap_dss_trans_key_type type,
2637 u32 trans_key)
2638{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302639 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640
Sumit Semwal8613b002010-12-02 11:27:09 +00002641 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642}
2643
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002644static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302646 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002647}
Archit Taneja11354dd2011-09-26 11:47:29 +05302648
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002649static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2650 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651{
Archit Taneja11354dd2011-09-26 11:47:29 +05302652 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653 return;
2654
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655 if (ch == OMAP_DSS_CHANNEL_LCD)
2656 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002657 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659}
Archit Taneja11354dd2011-09-26 11:47:29 +05302660
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002661void dispc_mgr_setup(enum omap_channel channel,
2662 struct omap_overlay_manager_info *info)
2663{
2664 dispc_mgr_set_default_color(channel, info->default_color);
2665 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2666 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2667 dispc_mgr_enable_alpha_fixed_zorder(channel,
2668 info->partial_alpha_enabled);
2669 if (dss_has_feature(FEAT_CPR)) {
2670 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2671 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2672 }
2673}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002675void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676{
2677 int code;
2678
2679 switch (data_lines) {
2680 case 12:
2681 code = 0;
2682 break;
2683 case 16:
2684 code = 1;
2685 break;
2686 case 18:
2687 code = 2;
2688 break;
2689 case 24:
2690 code = 3;
2691 break;
2692 default:
2693 BUG();
2694 return;
2695 }
2696
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302697 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698}
2699
Archit Taneja569969d2011-08-22 17:41:57 +05302700void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701{
2702 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302703 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704
2705 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302706 case DSS_IO_PAD_MODE_RESET:
2707 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 gpout1 = 0;
2709 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302710 case DSS_IO_PAD_MODE_RFBI:
2711 gpout0 = 1;
2712 gpout1 = 0;
2713 break;
2714 case DSS_IO_PAD_MODE_BYPASS:
2715 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716 gpout1 = 1;
2717 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718 default:
2719 BUG();
2720 return;
2721 }
2722
Archit Taneja569969d2011-08-22 17:41:57 +05302723 l = dispc_read_reg(DISPC_CONTROL);
2724 l = FLD_MOD(l, gpout0, 15, 15);
2725 l = FLD_MOD(l, gpout1, 16, 16);
2726 dispc_write_reg(DISPC_CONTROL, l);
2727}
2728
2729void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2730{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302731 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732}
2733
Archit Taneja8f366162012-04-16 12:53:44 +05302734static bool _dispc_mgr_size_ok(u16 width, u16 height)
2735{
2736 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2737 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2738}
2739
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002740static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2741 int vsw, int vfp, int vbp)
2742{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302743 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2744 hfp < 1 || hfp > dispc.feat->hp_max ||
2745 hbp < 1 || hbp > dispc.feat->hp_max ||
2746 vsw < 1 || vsw > dispc.feat->sw_max ||
2747 vfp < 0 || vfp > dispc.feat->vp_max ||
2748 vbp < 0 || vbp > dispc.feat->vp_max)
2749 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750 return true;
2751}
2752
Archit Taneja8f366162012-04-16 12:53:44 +05302753bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302754 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002755{
Archit Taneja8f366162012-04-16 12:53:44 +05302756 bool timings_ok;
2757
2758 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2759
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302760 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302761 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2762 timings->hfp, timings->hbp,
2763 timings->vsw, timings->vfp,
2764 timings->vbp);
2765
2766 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767}
2768
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002769static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302770 int hfp, int hbp, int vsw, int vfp, int vbp,
2771 enum omap_dss_signal_level vsync_level,
2772 enum omap_dss_signal_level hsync_level,
2773 enum omap_dss_signal_edge data_pclk_edge,
2774 enum omap_dss_signal_level de_level,
2775 enum omap_dss_signal_edge sync_pclk_edge)
2776
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777{
Archit Taneja655e2942012-06-21 10:37:43 +05302778 u32 timing_h, timing_v, l;
2779 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302781 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2782 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2783 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2784 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2785 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2786 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002788 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2789 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302790
2791 switch (data_pclk_edge) {
2792 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2793 ipc = false;
2794 break;
2795 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2796 ipc = true;
2797 break;
2798 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2799 default:
2800 BUG();
2801 }
2802
2803 switch (sync_pclk_edge) {
2804 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2805 onoff = false;
2806 rf = false;
2807 break;
2808 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2809 onoff = true;
2810 rf = false;
2811 break;
2812 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2813 onoff = true;
2814 rf = true;
2815 break;
2816 default:
2817 BUG();
2818 };
2819
2820 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2821 l |= FLD_VAL(onoff, 17, 17);
2822 l |= FLD_VAL(rf, 16, 16);
2823 l |= FLD_VAL(de_level, 15, 15);
2824 l |= FLD_VAL(ipc, 14, 14);
2825 l |= FLD_VAL(hsync_level, 13, 13);
2826 l |= FLD_VAL(vsync_level, 12, 12);
2827 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002828}
2829
2830/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302831void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002832 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002833{
2834 unsigned xtot, ytot;
2835 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302836 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002837
Archit Taneja2aefad42012-05-18 14:36:54 +05302838 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302839
Archit Taneja2aefad42012-05-18 14:36:54 +05302840 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302841 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002842 return;
2843 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302844
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302845 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302846 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302847 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2848 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302849
Archit Taneja2aefad42012-05-18 14:36:54 +05302850 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2851 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302852
2853 ht = (timings->pixel_clock * 1000) / xtot;
2854 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2855
2856 DSSDBG("pck %u\n", timings->pixel_clock);
2857 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302858 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302859 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2860 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2861 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002862
Archit Tanejac51d9212012-04-16 12:53:43 +05302863 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302864 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302865 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302866 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302867 }
Archit Taneja8f366162012-04-16 12:53:44 +05302868
Archit Taneja2aefad42012-05-18 14:36:54 +05302869 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870}
2871
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002872static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002873 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874{
2875 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002876 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002878 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880}
2881
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002882static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002883 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884{
2885 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002886 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887 *lck_div = FLD_GET(l, 23, 16);
2888 *pck_div = FLD_GET(l, 7, 0);
2889}
2890
2891unsigned long dispc_fclk_rate(void)
2892{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302893 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002894 unsigned long r = 0;
2895
Taneja, Archit66534e82011-03-08 05:50:34 -06002896 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302897 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002898 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002899 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302900 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302901 dsidev = dsi_get_dsidev_from_id(0);
2902 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002903 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302904 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2905 dsidev = dsi_get_dsidev_from_id(1);
2906 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2907 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002908 default:
2909 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002910 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002911 }
2912
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913 return r;
2914}
2915
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002916unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919 int lcd;
2920 unsigned long r;
2921 u32 l;
2922
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002923 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924
2925 lcd = FLD_GET(l, 23, 16);
2926
Taneja, Architea751592011-03-08 05:50:35 -06002927 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302928 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002929 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002930 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302931 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302932 dsidev = dsi_get_dsidev_from_id(0);
2933 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002934 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302935 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2936 dsidev = dsi_get_dsidev_from_id(1);
2937 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2938 break;
Taneja, Architea751592011-03-08 05:50:35 -06002939 default:
2940 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002941 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002942 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943
2944 return r / lcd;
2945}
2946
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002947unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302951 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302952 int pcd;
2953 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302955 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302957 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302959 r = dispc_mgr_lclk_rate(channel);
2960
2961 return r / pcd;
2962 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302963 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302964
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302965 source = dss_get_hdmi_venc_clk_source();
2966
2967 switch (source) {
2968 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302969 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302970 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302971 return hdmi_get_pixel_clock();
2972 default:
2973 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002974 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302975 }
2976 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977}
2978
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302979unsigned long dispc_core_clk_rate(void)
2980{
2981 int lcd;
2982 unsigned long fclk = dispc_fclk_rate();
2983
2984 if (dss_has_feature(FEAT_CORE_CLK_DIV))
2985 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
2986 else
2987 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
2988
2989 return fclk / lcd;
2990}
2991
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302992static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993{
2994 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302995 enum omap_dss_clk_source lcd_clk_src;
2996
2997 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
2998
2999 lcd_clk_src = dss_get_lcd_clk_source(channel);
3000
3001 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3002 dss_get_generic_clk_source_name(lcd_clk_src),
3003 dss_feat_get_clk_source_name(lcd_clk_src));
3004
3005 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3006
3007 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3008 dispc_mgr_lclk_rate(channel), lcd);
3009 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3010 dispc_mgr_pclk_rate(channel), pcd);
3011}
3012
3013void dispc_dump_clocks(struct seq_file *s)
3014{
3015 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003016 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303017 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003018
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003019 if (dispc_runtime_get())
3020 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003022 seq_printf(s, "- DISPC -\n");
3023
Archit Taneja067a57e2011-03-02 11:57:25 +05303024 seq_printf(s, "dispc fclk source = %s (%s)\n",
3025 dss_get_generic_clk_source_name(dispc_clk_src),
3026 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027
3028 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003029
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003030 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3031 seq_printf(s, "- DISPC-CORE-CLK -\n");
3032 l = dispc_read_reg(DISPC_DIVISOR);
3033 lcd = FLD_GET(l, 23, 16);
3034
3035 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3036 (dispc_fclk_rate()/lcd), lcd);
3037 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003038
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303039 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003040
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303041 if (dss_has_feature(FEAT_MGR_LCD2))
3042 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3043 if (dss_has_feature(FEAT_MGR_LCD3))
3044 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003045
3046 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047}
3048
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003049#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3050void dispc_dump_irqs(struct seq_file *s)
3051{
3052 unsigned long flags;
3053 struct dispc_irq_stats stats;
3054
3055 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3056
3057 stats = dispc.irq_stats;
3058 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3059 dispc.irq_stats.last_reset = jiffies;
3060
3061 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3062
3063 seq_printf(s, "period %u ms\n",
3064 jiffies_to_msecs(jiffies - stats.last_reset));
3065
3066 seq_printf(s, "irqs %d\n", stats.irq_count);
3067#define PIS(x) \
3068 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3069
3070 PIS(FRAMEDONE);
3071 PIS(VSYNC);
3072 PIS(EVSYNC_EVEN);
3073 PIS(EVSYNC_ODD);
3074 PIS(ACBIAS_COUNT_STAT);
3075 PIS(PROG_LINE_NUM);
3076 PIS(GFX_FIFO_UNDERFLOW);
3077 PIS(GFX_END_WIN);
3078 PIS(PAL_GAMMA_MASK);
3079 PIS(OCP_ERR);
3080 PIS(VID1_FIFO_UNDERFLOW);
3081 PIS(VID1_END_WIN);
3082 PIS(VID2_FIFO_UNDERFLOW);
3083 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303084 if (dss_feat_get_num_ovls() > 3) {
3085 PIS(VID3_FIFO_UNDERFLOW);
3086 PIS(VID3_END_WIN);
3087 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003088 PIS(SYNC_LOST);
3089 PIS(SYNC_LOST_DIGIT);
3090 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003091 if (dss_has_feature(FEAT_MGR_LCD2)) {
3092 PIS(FRAMEDONE2);
3093 PIS(VSYNC2);
3094 PIS(ACBIAS_COUNT_STAT2);
3095 PIS(SYNC_LOST2);
3096 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303097 if (dss_has_feature(FEAT_MGR_LCD3)) {
3098 PIS(FRAMEDONE3);
3099 PIS(VSYNC3);
3100 PIS(ACBIAS_COUNT_STAT3);
3101 PIS(SYNC_LOST3);
3102 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003103#undef PIS
3104}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003105#endif
3106
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003107static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003108{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303109 int i, j;
3110 const char *mgr_names[] = {
3111 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3112 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3113 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303114 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303115 };
3116 const char *ovl_names[] = {
3117 [OMAP_DSS_GFX] = "GFX",
3118 [OMAP_DSS_VIDEO1] = "VID1",
3119 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303120 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303121 };
3122 const char **p_names;
3123
Archit Taneja9b372c22011-05-06 11:45:49 +05303124#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003125
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003126 if (dispc_runtime_get())
3127 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003128
Archit Taneja5010be82011-08-05 19:06:00 +05303129 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130 DUMPREG(DISPC_REVISION);
3131 DUMPREG(DISPC_SYSCONFIG);
3132 DUMPREG(DISPC_SYSSTATUS);
3133 DUMPREG(DISPC_IRQSTATUS);
3134 DUMPREG(DISPC_IRQENABLE);
3135 DUMPREG(DISPC_CONTROL);
3136 DUMPREG(DISPC_CONFIG);
3137 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003138 DUMPREG(DISPC_LINE_STATUS);
3139 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303140 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3141 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003142 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003143 if (dss_has_feature(FEAT_MGR_LCD2)) {
3144 DUMPREG(DISPC_CONTROL2);
3145 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003146 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303147 if (dss_has_feature(FEAT_MGR_LCD3)) {
3148 DUMPREG(DISPC_CONTROL3);
3149 DUMPREG(DISPC_CONFIG3);
3150 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003151
Archit Taneja5010be82011-08-05 19:06:00 +05303152#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153
Archit Taneja5010be82011-08-05 19:06:00 +05303154#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303155#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3156 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303157 dispc_read_reg(DISPC_REG(i, r)))
3158
Archit Taneja4dd2da12011-08-05 19:06:01 +05303159 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303160
Archit Taneja4dd2da12011-08-05 19:06:01 +05303161 /* DISPC channel specific registers */
3162 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3163 DUMPREG(i, DISPC_DEFAULT_COLOR);
3164 DUMPREG(i, DISPC_TRANS_COLOR);
3165 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166
Archit Taneja4dd2da12011-08-05 19:06:01 +05303167 if (i == OMAP_DSS_CHANNEL_DIGIT)
3168 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303169
Archit Taneja4dd2da12011-08-05 19:06:01 +05303170 DUMPREG(i, DISPC_DEFAULT_COLOR);
3171 DUMPREG(i, DISPC_TRANS_COLOR);
3172 DUMPREG(i, DISPC_TIMING_H);
3173 DUMPREG(i, DISPC_TIMING_V);
3174 DUMPREG(i, DISPC_POL_FREQ);
3175 DUMPREG(i, DISPC_DIVISORo);
3176 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303177
Archit Taneja4dd2da12011-08-05 19:06:01 +05303178 DUMPREG(i, DISPC_DATA_CYCLE1);
3179 DUMPREG(i, DISPC_DATA_CYCLE2);
3180 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003181
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003182 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303183 DUMPREG(i, DISPC_CPR_COEF_R);
3184 DUMPREG(i, DISPC_CPR_COEF_G);
3185 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003186 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003187 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188
Archit Taneja4dd2da12011-08-05 19:06:01 +05303189 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190
Archit Taneja4dd2da12011-08-05 19:06:01 +05303191 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3192 DUMPREG(i, DISPC_OVL_BA0);
3193 DUMPREG(i, DISPC_OVL_BA1);
3194 DUMPREG(i, DISPC_OVL_POSITION);
3195 DUMPREG(i, DISPC_OVL_SIZE);
3196 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3197 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3198 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3199 DUMPREG(i, DISPC_OVL_ROW_INC);
3200 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3201 if (dss_has_feature(FEAT_PRELOAD))
3202 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003203
Archit Taneja4dd2da12011-08-05 19:06:01 +05303204 if (i == OMAP_DSS_GFX) {
3205 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3206 DUMPREG(i, DISPC_OVL_TABLE_BA);
3207 continue;
3208 }
3209
3210 DUMPREG(i, DISPC_OVL_FIR);
3211 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3212 DUMPREG(i, DISPC_OVL_ACCU0);
3213 DUMPREG(i, DISPC_OVL_ACCU1);
3214 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3215 DUMPREG(i, DISPC_OVL_BA0_UV);
3216 DUMPREG(i, DISPC_OVL_BA1_UV);
3217 DUMPREG(i, DISPC_OVL_FIR2);
3218 DUMPREG(i, DISPC_OVL_ACCU2_0);
3219 DUMPREG(i, DISPC_OVL_ACCU2_1);
3220 }
3221 if (dss_has_feature(FEAT_ATTR2))
3222 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3223 if (dss_has_feature(FEAT_PRELOAD))
3224 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303225 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003226
Archit Taneja5010be82011-08-05 19:06:00 +05303227#undef DISPC_REG
3228#undef DUMPREG
3229
3230#define DISPC_REG(plane, name, i) name(plane, i)
3231#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303232 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3233 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303234 dispc_read_reg(DISPC_REG(plane, name, i)))
3235
Archit Taneja4dd2da12011-08-05 19:06:01 +05303236 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303237
Archit Taneja4dd2da12011-08-05 19:06:01 +05303238 /* start from OMAP_DSS_VIDEO1 */
3239 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3240 for (j = 0; j < 8; j++)
3241 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303242
Archit Taneja4dd2da12011-08-05 19:06:01 +05303243 for (j = 0; j < 8; j++)
3244 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303245
Archit Taneja4dd2da12011-08-05 19:06:01 +05303246 for (j = 0; j < 5; j++)
3247 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248
Archit Taneja4dd2da12011-08-05 19:06:01 +05303249 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3250 for (j = 0; j < 8; j++)
3251 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3252 }
Amber Jainab5ca072011-05-19 19:47:53 +05303253
Archit Taneja4dd2da12011-08-05 19:06:01 +05303254 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3255 for (j = 0; j < 8; j++)
3256 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303257
Archit Taneja4dd2da12011-08-05 19:06:01 +05303258 for (j = 0; j < 8; j++)
3259 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303260
Archit Taneja4dd2da12011-08-05 19:06:01 +05303261 for (j = 0; j < 8; j++)
3262 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3263 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003264 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003266 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303267
3268#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003269#undef DUMPREG
3270}
3271
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003272/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303273void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274 struct dispc_clock_info *cinfo)
3275{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003276 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003277 unsigned long best_pck;
3278 u16 best_ld, cur_ld;
3279 u16 best_pd, cur_pd;
3280
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003281 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3282 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3283
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003284 best_pck = 0;
3285 best_ld = 0;
3286 best_pd = 0;
3287
3288 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3289 unsigned long lck = fck / cur_ld;
3290
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003291 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292 unsigned long pck = lck / cur_pd;
3293 long old_delta = abs(best_pck - req_pck);
3294 long new_delta = abs(pck - req_pck);
3295
3296 if (best_pck == 0 || new_delta < old_delta) {
3297 best_pck = pck;
3298 best_ld = cur_ld;
3299 best_pd = cur_pd;
3300
3301 if (pck == req_pck)
3302 goto found;
3303 }
3304
3305 if (pck < req_pck)
3306 break;
3307 }
3308
3309 if (lck / pcd_min < req_pck)
3310 break;
3311 }
3312
3313found:
3314 cinfo->lck_div = best_ld;
3315 cinfo->pck_div = best_pd;
3316 cinfo->lck = fck / cinfo->lck_div;
3317 cinfo->pck = cinfo->lck / cinfo->pck_div;
3318}
3319
3320/* calculate clock rates using dividers in cinfo */
3321int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3322 struct dispc_clock_info *cinfo)
3323{
3324 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3325 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003326 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003327 return -EINVAL;
3328
3329 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3330 cinfo->pck = cinfo->lck / cinfo->pck_div;
3331
3332 return 0;
3333}
3334
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303335void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003336 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337{
3338 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3339 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3340
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003341 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003342}
3343
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003344int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003345 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346{
3347 unsigned long fck;
3348
3349 fck = dispc_fclk_rate();
3350
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003351 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3352 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003353
3354 cinfo->lck = fck / cinfo->lck_div;
3355 cinfo->pck = cinfo->lck / cinfo->pck_div;
3356
3357 return 0;
3358}
3359
3360/* dispc.irq_lock has to be locked by the caller */
3361static void _omap_dispc_set_irqs(void)
3362{
3363 u32 mask;
3364 u32 old_mask;
3365 int i;
3366 struct omap_dispc_isr_data *isr_data;
3367
3368 mask = dispc.irq_error_mask;
3369
3370 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3371 isr_data = &dispc.registered_isr[i];
3372
3373 if (isr_data->isr == NULL)
3374 continue;
3375
3376 mask |= isr_data->mask;
3377 }
3378
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003379 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3380 /* clear the irqstatus for newly enabled irqs */
3381 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3382
3383 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003384}
3385
3386int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3387{
3388 int i;
3389 int ret;
3390 unsigned long flags;
3391 struct omap_dispc_isr_data *isr_data;
3392
3393 if (isr == NULL)
3394 return -EINVAL;
3395
3396 spin_lock_irqsave(&dispc.irq_lock, flags);
3397
3398 /* check for duplicate entry */
3399 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3400 isr_data = &dispc.registered_isr[i];
3401 if (isr_data->isr == isr && isr_data->arg == arg &&
3402 isr_data->mask == mask) {
3403 ret = -EINVAL;
3404 goto err;
3405 }
3406 }
3407
3408 isr_data = NULL;
3409 ret = -EBUSY;
3410
3411 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3412 isr_data = &dispc.registered_isr[i];
3413
3414 if (isr_data->isr != NULL)
3415 continue;
3416
3417 isr_data->isr = isr;
3418 isr_data->arg = arg;
3419 isr_data->mask = mask;
3420 ret = 0;
3421
3422 break;
3423 }
3424
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003425 if (ret)
3426 goto err;
3427
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003428 _omap_dispc_set_irqs();
3429
3430 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3431
3432 return 0;
3433err:
3434 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3435
3436 return ret;
3437}
3438EXPORT_SYMBOL(omap_dispc_register_isr);
3439
3440int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3441{
3442 int i;
3443 unsigned long flags;
3444 int ret = -EINVAL;
3445 struct omap_dispc_isr_data *isr_data;
3446
3447 spin_lock_irqsave(&dispc.irq_lock, flags);
3448
3449 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3450 isr_data = &dispc.registered_isr[i];
3451 if (isr_data->isr != isr || isr_data->arg != arg ||
3452 isr_data->mask != mask)
3453 continue;
3454
3455 /* found the correct isr */
3456
3457 isr_data->isr = NULL;
3458 isr_data->arg = NULL;
3459 isr_data->mask = 0;
3460
3461 ret = 0;
3462 break;
3463 }
3464
3465 if (ret == 0)
3466 _omap_dispc_set_irqs();
3467
3468 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3469
3470 return ret;
3471}
3472EXPORT_SYMBOL(omap_dispc_unregister_isr);
3473
3474#ifdef DEBUG
3475static void print_irq_status(u32 status)
3476{
3477 if ((status & dispc.irq_error_mask) == 0)
3478 return;
3479
3480 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3481
3482#define PIS(x) \
3483 if (status & DISPC_IRQ_##x) \
3484 printk(#x " ");
3485 PIS(GFX_FIFO_UNDERFLOW);
3486 PIS(OCP_ERR);
3487 PIS(VID1_FIFO_UNDERFLOW);
3488 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303489 if (dss_feat_get_num_ovls() > 3)
3490 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003491 PIS(SYNC_LOST);
3492 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003493 if (dss_has_feature(FEAT_MGR_LCD2))
3494 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303495 if (dss_has_feature(FEAT_MGR_LCD3))
3496 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003497#undef PIS
3498
3499 printk("\n");
3500}
3501#endif
3502
3503/* Called from dss.c. Note that we don't touch clocks here,
3504 * but we presume they are on because we got an IRQ. However,
3505 * an irq handler may turn the clocks off, so we may not have
3506 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003507static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003508{
3509 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003510 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511 u32 handledirqs = 0;
3512 u32 unhandled_errors;
3513 struct omap_dispc_isr_data *isr_data;
3514 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3515
3516 spin_lock(&dispc.irq_lock);
3517
3518 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003519 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3520
3521 /* IRQ is not for us */
3522 if (!(irqstatus & irqenable)) {
3523 spin_unlock(&dispc.irq_lock);
3524 return IRQ_NONE;
3525 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003526
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003527#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3528 spin_lock(&dispc.irq_stats_lock);
3529 dispc.irq_stats.irq_count++;
3530 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3531 spin_unlock(&dispc.irq_stats_lock);
3532#endif
3533
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003534#ifdef DEBUG
3535 if (dss_debug)
3536 print_irq_status(irqstatus);
3537#endif
3538 /* Ack the interrupt. Do it here before clocks are possibly turned
3539 * off */
3540 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3541 /* flush posted write */
3542 dispc_read_reg(DISPC_IRQSTATUS);
3543
3544 /* make a copy and unlock, so that isrs can unregister
3545 * themselves */
3546 memcpy(registered_isr, dispc.registered_isr,
3547 sizeof(registered_isr));
3548
3549 spin_unlock(&dispc.irq_lock);
3550
3551 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3552 isr_data = &registered_isr[i];
3553
3554 if (!isr_data->isr)
3555 continue;
3556
3557 if (isr_data->mask & irqstatus) {
3558 isr_data->isr(isr_data->arg, irqstatus);
3559 handledirqs |= isr_data->mask;
3560 }
3561 }
3562
3563 spin_lock(&dispc.irq_lock);
3564
3565 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3566
3567 if (unhandled_errors) {
3568 dispc.error_irqs |= unhandled_errors;
3569
3570 dispc.irq_error_mask &= ~unhandled_errors;
3571 _omap_dispc_set_irqs();
3572
3573 schedule_work(&dispc.error_work);
3574 }
3575
3576 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003577
3578 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003579}
3580
3581static void dispc_error_worker(struct work_struct *work)
3582{
3583 int i;
3584 u32 errors;
3585 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003586 static const unsigned fifo_underflow_bits[] = {
3587 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3588 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3589 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303590 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003591 };
3592
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003593 spin_lock_irqsave(&dispc.irq_lock, flags);
3594 errors = dispc.error_irqs;
3595 dispc.error_irqs = 0;
3596 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3597
Dima Zavin13eae1f2011-06-27 10:31:05 -07003598 dispc_runtime_get();
3599
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003600 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3601 struct omap_overlay *ovl;
3602 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003603
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003604 ovl = omap_dss_get_overlay(i);
3605 bit = fifo_underflow_bits[i];
3606
3607 if (bit & errors) {
3608 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3609 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003610 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003611 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303612 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003613 }
3614 }
3615
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003616 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3617 struct omap_overlay_manager *mgr;
3618 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003619
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003620 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303621 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003622
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003623 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303624 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003625 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003626
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003627 DSSERR("SYNC_LOST on channel %s, restarting the output "
3628 "with video overlays disabled\n",
3629 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003630
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003631 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3632 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003633
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003634 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3635 struct omap_overlay *ovl;
3636 ovl = omap_dss_get_overlay(i);
3637
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003638 if (ovl->id != OMAP_DSS_GFX &&
3639 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003640 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003641 }
3642
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003643 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303644 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003645
Sumit Semwal2a205f32010-12-02 11:27:12 +00003646 if (enable)
3647 dssdev->driver->enable(dssdev);
3648 }
3649 }
3650
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651 if (errors & DISPC_IRQ_OCP_ERR) {
3652 DSSERR("OCP_ERR\n");
3653 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3654 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303655 struct omap_dss_device *dssdev;
3656
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003657 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303658 dssdev = mgr->get_device(mgr);
3659
3660 if (dssdev && dssdev->driver)
3661 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003662 }
3663 }
3664
3665 spin_lock_irqsave(&dispc.irq_lock, flags);
3666 dispc.irq_error_mask |= errors;
3667 _omap_dispc_set_irqs();
3668 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003669
3670 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003671}
3672
3673int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3674{
3675 void dispc_irq_wait_handler(void *data, u32 mask)
3676 {
3677 complete((struct completion *)data);
3678 }
3679
3680 int r;
3681 DECLARE_COMPLETION_ONSTACK(completion);
3682
3683 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3684 irqmask);
3685
3686 if (r)
3687 return r;
3688
3689 timeout = wait_for_completion_timeout(&completion, timeout);
3690
3691 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3692
3693 if (timeout == 0)
3694 return -ETIMEDOUT;
3695
3696 if (timeout == -ERESTARTSYS)
3697 return -ERESTARTSYS;
3698
3699 return 0;
3700}
3701
3702int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3703 unsigned long timeout)
3704{
3705 void dispc_irq_wait_handler(void *data, u32 mask)
3706 {
3707 complete((struct completion *)data);
3708 }
3709
3710 int r;
3711 DECLARE_COMPLETION_ONSTACK(completion);
3712
3713 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3714 irqmask);
3715
3716 if (r)
3717 return r;
3718
3719 timeout = wait_for_completion_interruptible_timeout(&completion,
3720 timeout);
3721
3722 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3723
3724 if (timeout == 0)
3725 return -ETIMEDOUT;
3726
3727 if (timeout == -ERESTARTSYS)
3728 return -ERESTARTSYS;
3729
3730 return 0;
3731}
3732
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003733static void _omap_dispc_initialize_irq(void)
3734{
3735 unsigned long flags;
3736
3737 spin_lock_irqsave(&dispc.irq_lock, flags);
3738
3739 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3740
3741 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003742 if (dss_has_feature(FEAT_MGR_LCD2))
3743 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303744 if (dss_has_feature(FEAT_MGR_LCD3))
3745 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303746 if (dss_feat_get_num_ovls() > 3)
3747 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003748
3749 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3750 * so clear it */
3751 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3752
3753 _omap_dispc_set_irqs();
3754
3755 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3756}
3757
3758void dispc_enable_sidle(void)
3759{
3760 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3761}
3762
3763void dispc_disable_sidle(void)
3764{
3765 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3766}
3767
3768static void _omap_dispc_initial_config(void)
3769{
3770 u32 l;
3771
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003772 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3773 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3774 l = dispc_read_reg(DISPC_DIVISOR);
3775 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3776 l = FLD_MOD(l, 1, 0, 0);
3777 l = FLD_MOD(l, 1, 23, 16);
3778 dispc_write_reg(DISPC_DIVISOR, l);
3779 }
3780
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003781 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003782 if (dss_has_feature(FEAT_FUNCGATED))
3783 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003784
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003785 _dispc_setup_color_conv_coef();
3786
3787 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3788
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003789 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003790
3791 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303792
3793 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003794}
3795
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303796static const struct dispc_features omap24xx_dispc_feats __initconst = {
3797 .sw_start = 5,
3798 .fp_start = 15,
3799 .bp_start = 27,
3800 .sw_max = 64,
3801 .vp_max = 255,
3802 .hp_max = 256,
3803 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3804 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003805 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303806};
3807
3808static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3809 .sw_start = 5,
3810 .fp_start = 15,
3811 .bp_start = 27,
3812 .sw_max = 64,
3813 .vp_max = 255,
3814 .hp_max = 256,
3815 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3816 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003817 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303818};
3819
3820static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3821 .sw_start = 7,
3822 .fp_start = 19,
3823 .bp_start = 31,
3824 .sw_max = 256,
3825 .vp_max = 4095,
3826 .hp_max = 4096,
3827 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3828 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003829 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303830};
3831
3832static const struct dispc_features omap44xx_dispc_feats __initconst = {
3833 .sw_start = 7,
3834 .fp_start = 19,
3835 .bp_start = 31,
3836 .sw_max = 256,
3837 .vp_max = 4095,
3838 .hp_max = 4096,
3839 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3840 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003841 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003842 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303843};
3844
3845static int __init dispc_init_features(struct device *dev)
3846{
3847 const struct dispc_features *src;
3848 struct dispc_features *dst;
3849
3850 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3851 if (!dst) {
3852 dev_err(dev, "Failed to allocate DISPC Features\n");
3853 return -ENOMEM;
3854 }
3855
3856 if (cpu_is_omap24xx()) {
3857 src = &omap24xx_dispc_feats;
3858 } else if (cpu_is_omap34xx()) {
3859 if (omap_rev() < OMAP3430_REV_ES3_0)
3860 src = &omap34xx_rev1_0_dispc_feats;
3861 else
3862 src = &omap34xx_rev3_0_dispc_feats;
3863 } else if (cpu_is_omap44xx()) {
3864 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303865 } else if (soc_is_omap54xx()) {
3866 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303867 } else {
3868 return -ENODEV;
3869 }
3870
3871 memcpy(dst, src, sizeof(*dst));
3872 dispc.feat = dst;
3873
3874 return 0;
3875}
3876
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003877/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003878static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003879{
3880 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003881 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003882 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003883 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003884
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003885 dispc.pdev = pdev;
3886
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303887 r = dispc_init_features(&dispc.pdev->dev);
3888 if (r)
3889 return r;
3890
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003891 spin_lock_init(&dispc.irq_lock);
3892
3893#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3894 spin_lock_init(&dispc.irq_stats_lock);
3895 dispc.irq_stats.last_reset = jiffies;
3896#endif
3897
3898 INIT_WORK(&dispc.error_work, dispc_error_worker);
3899
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003900 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3901 if (!dispc_mem) {
3902 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003903 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003904 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003905
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003906 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3907 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003908 if (!dispc.base) {
3909 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003910 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003911 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003912
archit tanejaaffe3602011-02-23 08:41:03 +00003913 dispc.irq = platform_get_irq(dispc.pdev, 0);
3914 if (dispc.irq < 0) {
3915 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003916 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003917 }
3918
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003919 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3920 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003921 if (r < 0) {
3922 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003923 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003924 }
3925
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003926 clk = clk_get(&pdev->dev, "fck");
3927 if (IS_ERR(clk)) {
3928 DSSERR("can't get fck\n");
3929 r = PTR_ERR(clk);
3930 return r;
3931 }
3932
3933 dispc.dss_clk = clk;
3934
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003935 pm_runtime_enable(&pdev->dev);
3936
3937 r = dispc_runtime_get();
3938 if (r)
3939 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003940
3941 _omap_dispc_initial_config();
3942
3943 _omap_dispc_initialize_irq();
3944
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003945 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003946 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003947 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3948
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003949 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003950
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003951 dss_debugfs_create_file("dispc", dispc_dump_regs);
3952
3953#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3954 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
3955#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003956 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003957
3958err_runtime_get:
3959 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003960 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003961 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003962}
3963
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003964static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003965{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003966 pm_runtime_disable(&pdev->dev);
3967
3968 clk_put(dispc.dss_clk);
3969
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003970 return 0;
3971}
3972
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003973static int dispc_runtime_suspend(struct device *dev)
3974{
3975 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003976
3977 return 0;
3978}
3979
3980static int dispc_runtime_resume(struct device *dev)
3981{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003982 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003983
3984 return 0;
3985}
3986
3987static const struct dev_pm_ops dispc_pm_ops = {
3988 .runtime_suspend = dispc_runtime_suspend,
3989 .runtime_resume = dispc_runtime_resume,
3990};
3991
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003992static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003993 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003994 .driver = {
3995 .name = "omapdss_dispc",
3996 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003997 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003998 },
3999};
4000
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004001int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004002{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004003 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004004}
4005
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004006void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004007{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004008 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004009}