blob: 55fe89bbdfe03503d3fde88269c790c7025af7b2 [file] [log] [blame]
Paul Mundtac44e662009-10-28 17:57:54 +09001/*
2 * Performance event support framework for SuperH hardware counters.
3 *
4 * Copyright (C) 2009 Paul Mundt
5 *
6 * Heavily based on the x86 and PowerPC implementations.
7 *
8 * x86:
9 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
10 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
11 * Copyright (C) 2009 Jaswinder Singh Rajput
12 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
13 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
14 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
15 *
16 * ppc:
17 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
18 *
19 * This file is subject to the terms and conditions of the GNU General Public
20 * License. See the file "COPYING" in the main directory of this archive
21 * for more details.
22 */
23#include <linux/kernel.h>
24#include <linux/init.h>
25#include <linux/io.h>
26#include <linux/irq.h>
27#include <linux/perf_event.h>
28#include <asm/processor.h>
29
30struct cpu_hw_events {
31 struct perf_event *events[MAX_HWEVENTS];
32 unsigned long used_mask[BITS_TO_LONGS(MAX_HWEVENTS)];
33 unsigned long active_mask[BITS_TO_LONGS(MAX_HWEVENTS)];
34};
35
36DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
37
38static struct sh_pmu *sh_pmu __read_mostly;
39
40/* Number of perf_events counting hardware events */
41static atomic_t num_events;
42/* Used to avoid races in calling reserve/release_pmc_hardware */
43static DEFINE_MUTEX(pmc_reserve_mutex);
44
45/*
46 * Stub these out for now, do something more profound later.
47 */
48int reserve_pmc_hardware(void)
49{
50 return 0;
51}
52
53void release_pmc_hardware(void)
54{
55}
56
57static inline int sh_pmu_initialized(void)
58{
59 return !!sh_pmu;
60}
61
Matt Fleming84c79912010-10-03 21:41:13 +010062const char *perf_pmu_name(void)
63{
64 if (!sh_pmu)
65 return NULL;
66
67 return sh_pmu->name;
68}
69EXPORT_SYMBOL_GPL(perf_pmu_name);
70
Matt Fleming3bf101b2010-09-27 20:22:24 +010071int perf_num_counters(void)
72{
73 if (!sh_pmu)
74 return 0;
75
76 return sh_pmu->num_events;
77}
78EXPORT_SYMBOL_GPL(perf_num_counters);
79
Paul Mundtac44e662009-10-28 17:57:54 +090080/*
81 * Release the PMU if this is the last perf_event.
82 */
83static void hw_perf_event_destroy(struct perf_event *event)
84{
85 if (!atomic_add_unless(&num_events, -1, 1)) {
86 mutex_lock(&pmc_reserve_mutex);
87 if (atomic_dec_return(&num_events) == 0)
88 release_pmc_hardware();
89 mutex_unlock(&pmc_reserve_mutex);
90 }
91}
92
93static int hw_perf_cache_event(int config, int *evp)
94{
95 unsigned long type, op, result;
96 int ev;
97
98 if (!sh_pmu->cache_events)
99 return -EINVAL;
100
101 /* unpack config */
102 type = config & 0xff;
103 op = (config >> 8) & 0xff;
104 result = (config >> 16) & 0xff;
105
106 if (type >= PERF_COUNT_HW_CACHE_MAX ||
107 op >= PERF_COUNT_HW_CACHE_OP_MAX ||
108 result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
109 return -EINVAL;
110
111 ev = (*sh_pmu->cache_events)[type][op][result];
112 if (ev == 0)
113 return -EOPNOTSUPP;
114 if (ev == -1)
115 return -EINVAL;
116 *evp = ev;
117 return 0;
118}
119
120static int __hw_perf_event_init(struct perf_event *event)
121{
122 struct perf_event_attr *attr = &event->attr;
123 struct hw_perf_event *hwc = &event->hw;
Paul Mundt88200022009-11-05 13:56:50 +0900124 int config = -1;
Paul Mundtac44e662009-10-28 17:57:54 +0900125 int err;
126
127 if (!sh_pmu_initialized())
128 return -ENODEV;
129
130 /*
131 * All of the on-chip counters are "limited", in that they have
132 * no interrupts, and are therefore unable to do sampling without
133 * further work and timer assistance.
134 */
135 if (hwc->sample_period)
136 return -EINVAL;
137
138 /*
139 * See if we need to reserve the counter.
140 *
141 * If no events are currently in use, then we have to take a
142 * mutex to ensure that we don't race with another task doing
143 * reserve_pmc_hardware or release_pmc_hardware.
144 */
145 err = 0;
146 if (!atomic_inc_not_zero(&num_events)) {
147 mutex_lock(&pmc_reserve_mutex);
148 if (atomic_read(&num_events) == 0 &&
149 reserve_pmc_hardware())
150 err = -EBUSY;
151 else
152 atomic_inc(&num_events);
153 mutex_unlock(&pmc_reserve_mutex);
154 }
155
156 if (err)
157 return err;
158
159 event->destroy = hw_perf_event_destroy;
160
161 switch (attr->type) {
162 case PERF_TYPE_RAW:
163 config = attr->config & sh_pmu->raw_event_mask;
164 break;
165 case PERF_TYPE_HW_CACHE:
166 err = hw_perf_cache_event(attr->config, &config);
167 if (err)
168 return err;
169 break;
170 case PERF_TYPE_HARDWARE:
171 if (attr->config >= sh_pmu->max_events)
172 return -EINVAL;
173
174 config = sh_pmu->event_map(attr->config);
175 break;
Paul Mundtac44e662009-10-28 17:57:54 +0900176 }
177
178 if (config == -1)
179 return -EINVAL;
180
181 hwc->config |= config;
182
183 return 0;
184}
185
186static void sh_perf_event_update(struct perf_event *event,
187 struct hw_perf_event *hwc, int idx)
188{
189 u64 prev_raw_count, new_raw_count;
190 s64 delta;
191 int shift = 0;
192
193 /*
194 * Depending on the counter configuration, they may or may not
195 * be chained, in which case the previous counter value can be
196 * updated underneath us if the lower-half overflows.
197 *
198 * Our tactic to handle this is to first atomically read and
199 * exchange a new raw count - then add that new-prev delta
200 * count to the generic counter atomically.
201 *
202 * As there is no interrupt associated with the overflow events,
203 * this is the simplest approach for maintaining consistency.
204 */
205again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200206 prev_raw_count = local64_read(&hwc->prev_count);
Paul Mundtac44e662009-10-28 17:57:54 +0900207 new_raw_count = sh_pmu->read(idx);
208
Peter Zijlstrae7850592010-05-21 14:43:08 +0200209 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Paul Mundtac44e662009-10-28 17:57:54 +0900210 new_raw_count) != prev_raw_count)
211 goto again;
212
213 /*
214 * Now we have the new raw value and have updated the prev
215 * timestamp already. We can now calculate the elapsed delta
216 * (counter-)time and add that to the generic counter.
217 *
218 * Careful, not all hw sign-extends above the physical width
219 * of the count.
220 */
221 delta = (new_raw_count << shift) - (prev_raw_count << shift);
222 delta >>= shift;
223
Peter Zijlstrae7850592010-05-21 14:43:08 +0200224 local64_add(delta, &event->count);
Paul Mundtac44e662009-10-28 17:57:54 +0900225}
226
227static void sh_pmu_disable(struct perf_event *event)
228{
229 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
230 struct hw_perf_event *hwc = &event->hw;
231 int idx = hwc->idx;
232
233 clear_bit(idx, cpuc->active_mask);
234 sh_pmu->disable(hwc, idx);
235
236 barrier();
237
238 sh_perf_event_update(event, &event->hw, idx);
239
240 cpuc->events[idx] = NULL;
241 clear_bit(idx, cpuc->used_mask);
242
243 perf_event_update_userpage(event);
244}
245
246static int sh_pmu_enable(struct perf_event *event)
247{
248 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
249 struct hw_perf_event *hwc = &event->hw;
250 int idx = hwc->idx;
251
252 if (test_and_set_bit(idx, cpuc->used_mask)) {
253 idx = find_first_zero_bit(cpuc->used_mask, sh_pmu->num_events);
254 if (idx == sh_pmu->num_events)
255 return -EAGAIN;
256
257 set_bit(idx, cpuc->used_mask);
258 hwc->idx = idx;
259 }
260
261 sh_pmu->disable(hwc, idx);
262
263 cpuc->events[idx] = event;
264 set_bit(idx, cpuc->active_mask);
265
266 sh_pmu->enable(hwc, idx);
267
268 perf_event_update_userpage(event);
269
270 return 0;
271}
272
273static void sh_pmu_read(struct perf_event *event)
274{
275 sh_perf_event_update(event, &event->hw, event->hw.idx);
276}
277
278static const struct pmu pmu = {
279 .enable = sh_pmu_enable,
280 .disable = sh_pmu_disable,
281 .read = sh_pmu_read,
282};
283
284const struct pmu *hw_perf_event_init(struct perf_event *event)
285{
286 int err = __hw_perf_event_init(event);
287 if (unlikely(err)) {
288 if (event->destroy)
289 event->destroy(event);
290 return ERR_PTR(err);
291 }
292
293 return &pmu;
294}
295
Peter Zijlstra3f6da392010-03-05 13:01:18 +0100296static void sh_pmu_setup(int cpu)
Paul Mundtac44e662009-10-28 17:57:54 +0900297{
298 struct cpu_hw_events *cpuhw = &per_cpu(cpu_hw_events, cpu);
299
300 memset(cpuhw, 0, sizeof(struct cpu_hw_events));
301}
302
Peter Zijlstra3f6da392010-03-05 13:01:18 +0100303static int __cpuinit
304sh_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
305{
306 unsigned int cpu = (long)hcpu;
307
308 switch (action & ~CPU_TASKS_FROZEN) {
309 case CPU_UP_PREPARE:
310 sh_pmu_setup(cpu);
311 break;
312
313 default:
314 break;
315 }
316
317 return NOTIFY_OK;
318}
319
Paul Mundtac44e662009-10-28 17:57:54 +0900320void hw_perf_enable(void)
321{
322 if (!sh_pmu_initialized())
323 return;
324
325 sh_pmu->enable_all();
326}
327
328void hw_perf_disable(void)
329{
330 if (!sh_pmu_initialized())
331 return;
332
333 sh_pmu->disable_all();
334}
335
Paul Mundt90851c42010-03-23 17:06:47 +0900336int __cpuinit register_sh_pmu(struct sh_pmu *pmu)
Paul Mundtac44e662009-10-28 17:57:54 +0900337{
338 if (sh_pmu)
339 return -EBUSY;
340 sh_pmu = pmu;
341
342 pr_info("Performance Events: %s support registered\n", pmu->name);
343
Paul Mundt1d317f92009-10-28 18:02:15 +0900344 WARN_ON(pmu->num_events > MAX_HWEVENTS);
Paul Mundtac44e662009-10-28 17:57:54 +0900345
Peter Zijlstra3f6da392010-03-05 13:01:18 +0100346 perf_cpu_notifier(sh_pmu_notifier);
Paul Mundtac44e662009-10-28 17:57:54 +0900347 return 0;
348}