Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-pxa/pxa27x.c |
| 3 | * |
| 4 | * Author: Nicolas Pitre |
| 5 | * Created: Nov 05, 2002 |
| 6 | * Copyright: MontaVista Software Inc. |
| 7 | * |
| 8 | * Code specific to PXA27x aka Bulverde. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/module.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/init.h> |
Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 17 | #include <linux/suspend.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 19 | #include <linux/sysdev.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | |
Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame^] | 21 | #include <asm/mach/map.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 22 | #include <mach/hardware.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/irq.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 24 | #include <mach/irqs.h> |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 25 | #include <mach/gpio.h> |
Eric Miao | 51c6298 | 2009-01-02 23:17:22 +0800 | [diff] [blame] | 26 | #include <mach/pxa27x.h> |
Russell King | afd2fc0 | 2008-08-07 11:05:25 +0100 | [diff] [blame] | 27 | #include <mach/reset.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 28 | #include <mach/ohci.h> |
| 29 | #include <mach/pm.h> |
| 30 | #include <mach/dma.h> |
Eric Miao | f0a8370 | 2009-04-13 15:03:11 +0800 | [diff] [blame] | 31 | #include <plat/i2c.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | |
| 33 | #include "generic.h" |
Russell King | 46c41e6 | 2007-05-15 15:39:36 +0100 | [diff] [blame] | 34 | #include "devices.h" |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 35 | #include "clock.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Eric Miao | 0cb0b0d | 2008-10-04 12:45:39 +0800 | [diff] [blame] | 37 | void pxa27x_clear_otgph(void) |
| 38 | { |
| 39 | if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH)) |
| 40 | PSSR |= PSSR_OTGPH; |
| 41 | } |
| 42 | EXPORT_SYMBOL(pxa27x_clear_otgph); |
| 43 | |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 44 | static unsigned long ac97_reset_config[] = { |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 45 | GPIO113_GPIO, |
Eric Miao | 5e16e3c | 2010-07-13 09:41:28 +0800 | [diff] [blame] | 46 | GPIO113_AC97_nRESET, |
| 47 | GPIO95_GPIO, |
| 48 | GPIO95_AC97_nRESET, |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 49 | }; |
| 50 | |
| 51 | void pxa27x_assert_ac97reset(int reset_gpio, int on) |
| 52 | { |
| 53 | if (reset_gpio == 113) |
| 54 | pxa2xx_mfp_config(on ? &ac97_reset_config[0] : |
| 55 | &ac97_reset_config[1], 1); |
| 56 | |
| 57 | if (reset_gpio == 95) |
| 58 | pxa2xx_mfp_config(on ? &ac97_reset_config[2] : |
| 59 | &ac97_reset_config[3], 1); |
| 60 | } |
| 61 | EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset); |
| 62 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | /* Crystal clock: 13MHz */ |
| 64 | #define BASE_CLK 13000000 |
| 65 | |
| 66 | /* |
| 67 | * Get the clock frequency as reflected by CCSR and the turbo flag. |
| 68 | * We assume these values have been applied via a fcs. |
| 69 | * If info is not 0 we also display the current settings. |
| 70 | */ |
Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 71 | unsigned int pxa27x_get_clk_frequency_khz(int info) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | { |
| 73 | unsigned long ccsr, clkcfg; |
| 74 | unsigned int l, L, m, M, n2, N, S; |
| 75 | int cccr_a, t, ht, b; |
| 76 | |
| 77 | ccsr = CCSR; |
| 78 | cccr_a = CCCR & (1 << 25); |
| 79 | |
| 80 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 81 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
Richard Purdie | afe5df2 | 2006-02-01 19:25:59 +0000 | [diff] [blame] | 82 | t = clkcfg & (1 << 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | ht = clkcfg & (1 << 2); |
| 84 | b = clkcfg & (1 << 3); |
| 85 | |
| 86 | l = ccsr & 0x1f; |
| 87 | n2 = (ccsr>>7) & 0xf; |
| 88 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 89 | |
| 90 | L = l * BASE_CLK; |
| 91 | N = (L * n2) / 2; |
| 92 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 93 | S = (b) ? L : (L/2); |
| 94 | |
| 95 | if (info) { |
| 96 | printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n", |
| 97 | L / 1000000, (L % 1000000) / 10000, l ); |
| 98 | printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n", |
| 99 | N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5, |
| 100 | (t) ? "" : "in" ); |
| 101 | printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n", |
| 102 | M / 1000000, (M % 1000000) / 10000, m ); |
| 103 | printk( KERN_INFO "System bus clock: %d.%02dMHz \n", |
| 104 | S / 1000000, (S % 1000000) / 10000 ); |
| 105 | } |
| 106 | |
| 107 | return (t) ? (N/1000) : (L/1000); |
| 108 | } |
| 109 | |
| 110 | /* |
| 111 | * Return the current mem clock frequency in units of 10kHz as |
| 112 | * reflected by CCCR[A], B, and L |
| 113 | */ |
Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 114 | unsigned int pxa27x_get_memclk_frequency_10khz(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | { |
| 116 | unsigned long ccsr, clkcfg; |
| 117 | unsigned int l, L, m, M; |
| 118 | int cccr_a, b; |
| 119 | |
| 120 | ccsr = CCSR; |
| 121 | cccr_a = CCCR & (1 << 25); |
| 122 | |
| 123 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 124 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
| 125 | b = clkcfg & (1 << 3); |
| 126 | |
| 127 | l = ccsr & 0x1f; |
| 128 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 129 | |
| 130 | L = l * BASE_CLK; |
| 131 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 132 | |
| 133 | return (M / 10000); |
| 134 | } |
| 135 | |
| 136 | /* |
| 137 | * Return the current LCD clock frequency in units of 10kHz as |
| 138 | */ |
Russell King | a88a447 | 2007-08-20 10:34:37 +0100 | [diff] [blame] | 139 | static unsigned int pxa27x_get_lcdclk_frequency_10khz(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | { |
| 141 | unsigned long ccsr; |
| 142 | unsigned int l, L, k, K; |
| 143 | |
| 144 | ccsr = CCSR; |
| 145 | |
| 146 | l = ccsr & 0x1f; |
| 147 | k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4; |
| 148 | |
| 149 | L = l * BASE_CLK; |
| 150 | K = L / k; |
| 151 | |
| 152 | return (K / 10000); |
| 153 | } |
| 154 | |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 155 | static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk) |
| 156 | { |
| 157 | return pxa27x_get_lcdclk_frequency_10khz() * 10000; |
| 158 | } |
| 159 | |
| 160 | static const struct clkops clk_pxa27x_lcd_ops = { |
| 161 | .enable = clk_cken_enable, |
| 162 | .disable = clk_cken_disable, |
| 163 | .getrate = clk_pxa27x_lcd_getrate, |
| 164 | }; |
| 165 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 166 | static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops); |
| 167 | static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops); |
| 168 | static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1); |
| 169 | static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1); |
| 170 | static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1); |
| 171 | static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0); |
| 172 | static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0); |
| 173 | static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5); |
| 174 | static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0); |
| 175 | static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0); |
| 176 | static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0); |
| 177 | static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0); |
| 178 | static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0); |
| 179 | static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0); |
| 180 | static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0); |
| 181 | static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0); |
| 182 | static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0); |
| 183 | static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0); |
| 184 | static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0); |
| 185 | static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0); |
| 186 | static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0); |
| 187 | static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0); |
| 188 | static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0); |
| 189 | static DEFINE_CKEN(pxa27x_im, IM, 0, 0); |
| 190 | static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 191 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 192 | static struct clk_lookup pxa27x_clkregs[] = { |
| 193 | INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL), |
| 194 | INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL), |
| 195 | INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL), |
| 196 | INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL), |
| 197 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL), |
| 198 | INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL), |
| 199 | INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL), |
| 200 | INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL), |
| 201 | INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL), |
| 202 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"), |
| 203 | INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"), |
| 204 | INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL), |
| 205 | INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL), |
| 206 | INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL), |
| 207 | INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL), |
| 208 | INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL), |
| 209 | INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL), |
| 210 | INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL), |
| 211 | INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL), |
| 212 | INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"), |
| 213 | INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"), |
| 214 | INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"), |
| 215 | INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"), |
| 216 | INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"), |
| 217 | INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"), |
| 218 | INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"), |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 219 | }; |
| 220 | |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 221 | #ifdef CONFIG_PM |
| 222 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 223 | #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x |
| 224 | #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x] |
| 225 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 226 | /* |
Mike Rapoport | d082d36 | 2009-05-26 09:10:18 +0300 | [diff] [blame] | 227 | * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM |
| 228 | */ |
| 229 | static unsigned int pwrmode = PWRMODE_SLEEP; |
| 230 | |
| 231 | int __init pxa27x_set_pwrmode(unsigned int mode) |
| 232 | { |
| 233 | switch (mode) { |
| 234 | case PWRMODE_SLEEP: |
| 235 | case PWRMODE_DEEPSLEEP: |
| 236 | pwrmode = mode; |
| 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | return -EINVAL; |
| 241 | } |
| 242 | |
| 243 | /* |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 244 | * List of global PXA peripheral registers to preserve. |
| 245 | * More ones like CP and general purpose register values are preserved |
| 246 | * with the stack pointer in sleep.S. |
| 247 | */ |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 248 | enum { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 249 | SLEEP_SAVE_PSTR, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 250 | SLEEP_SAVE_CKEN, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 251 | SLEEP_SAVE_MDREFR, |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 252 | SLEEP_SAVE_PCFR, |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 253 | SLEEP_SAVE_COUNT |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 254 | }; |
| 255 | |
| 256 | void pxa27x_cpu_pm_save(unsigned long *sleep_save) |
| 257 | { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 258 | SAVE(MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 259 | SAVE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 260 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 261 | SAVE(CKEN); |
| 262 | SAVE(PSTR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | void pxa27x_cpu_pm_restore(unsigned long *sleep_save) |
| 266 | { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 267 | RESTORE(MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 268 | RESTORE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 269 | |
| 270 | PSSR = PSSR_RDH | PSSR_PH; |
| 271 | |
| 272 | RESTORE(CKEN); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 273 | RESTORE(PSTR); |
| 274 | } |
| 275 | |
| 276 | void pxa27x_cpu_pm_enter(suspend_state_t state) |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 277 | { |
| 278 | extern void pxa_cpu_standby(void); |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 279 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 280 | /* ensure voltage-change sequencer not initiated, which hangs */ |
| 281 | PCFR &= ~PCFR_FVC; |
| 282 | |
| 283 | /* Clear edge-detect status register. */ |
| 284 | PEDR = 0xDF12FE1B; |
| 285 | |
Russell King | dc38e2a | 2008-05-08 16:50:39 +0100 | [diff] [blame] | 286 | /* Clear reset status */ |
| 287 | RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; |
| 288 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 289 | switch (state) { |
Todd Poynor | 26705ca | 2005-07-01 11:27:05 +0100 | [diff] [blame] | 290 | case PM_SUSPEND_STANDBY: |
| 291 | pxa_cpu_standby(); |
| 292 | break; |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 293 | case PM_SUSPEND_MEM: |
Mike Rapoport | d082d36 | 2009-05-26 09:10:18 +0300 | [diff] [blame] | 294 | pxa27x_cpu_suspend(pwrmode); |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 295 | break; |
| 296 | } |
| 297 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 299 | static int pxa27x_cpu_pm_valid(suspend_state_t state) |
Russell King | 88dfe98 | 2007-05-15 11:22:48 +0100 | [diff] [blame] | 300 | { |
| 301 | return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY; |
| 302 | } |
| 303 | |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 304 | static int pxa27x_cpu_pm_prepare(void) |
| 305 | { |
| 306 | /* set resume return address */ |
| 307 | PSPR = virt_to_phys(pxa_cpu_resume); |
| 308 | return 0; |
| 309 | } |
| 310 | |
| 311 | static void pxa27x_cpu_pm_finish(void) |
| 312 | { |
| 313 | /* ensure not to come back here if it wasn't intended */ |
| 314 | PSPR = 0; |
| 315 | } |
| 316 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 317 | static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = { |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 318 | .save_count = SLEEP_SAVE_COUNT, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 319 | .save = pxa27x_cpu_pm_save, |
| 320 | .restore = pxa27x_cpu_pm_restore, |
| 321 | .valid = pxa27x_cpu_pm_valid, |
| 322 | .enter = pxa27x_cpu_pm_enter, |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 323 | .prepare = pxa27x_cpu_pm_prepare, |
| 324 | .finish = pxa27x_cpu_pm_finish, |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 325 | }; |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 326 | |
| 327 | static void __init pxa27x_init_pm(void) |
| 328 | { |
| 329 | pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns; |
| 330 | } |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 331 | #else |
| 332 | static inline void pxa27x_init_pm(void) {} |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 333 | #endif |
| 334 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 335 | /* PXA27x: Various gpios can issue wakeup events. This logic only |
| 336 | * handles the simple cases, not the WEMUX2 and WEMUX3 options |
| 337 | */ |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 338 | static int pxa27x_set_wake(unsigned int irq, unsigned int on) |
| 339 | { |
| 340 | int gpio = IRQ_TO_GPIO(irq); |
| 341 | uint32_t mask; |
| 342 | |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 343 | if (gpio >= 0 && gpio < 128) |
| 344 | return gpio_set_wake(gpio, on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 345 | |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 346 | if (irq == IRQ_KEYPAD) |
| 347 | return keypad_set_wake(on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 348 | |
| 349 | switch (irq) { |
| 350 | case IRQ_RTCAlrm: |
| 351 | mask = PWER_RTC; |
| 352 | break; |
| 353 | case IRQ_USB: |
| 354 | mask = 1u << 26; |
| 355 | break; |
| 356 | default: |
| 357 | return -EINVAL; |
| 358 | } |
| 359 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 360 | if (on) |
| 361 | PWER |= mask; |
| 362 | else |
| 363 | PWER &=~mask; |
| 364 | |
| 365 | return 0; |
| 366 | } |
| 367 | |
| 368 | void __init pxa27x_init_irq(void) |
| 369 | { |
eric miao | b9e25ac | 2008-03-04 14:19:58 +0800 | [diff] [blame] | 370 | pxa_init_irq(34, pxa27x_set_wake); |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 371 | pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 372 | } |
| 373 | |
Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame^] | 374 | static struct map_desc pxa27x_io_desc[] __initdata = { |
| 375 | { /* Mem Ctl */ |
| 376 | .virtual = 0xf6000000, |
| 377 | .pfn = __phys_to_pfn(0x48000000), |
| 378 | .length = 0x00200000, |
| 379 | .type = MT_DEVICE |
| 380 | }, { /* IMem ctl */ |
| 381 | .virtual = 0xfe000000, |
| 382 | .pfn = __phys_to_pfn(0x58000000), |
| 383 | .length = 0x00100000, |
| 384 | .type = MT_DEVICE |
| 385 | }, |
| 386 | }; |
| 387 | |
| 388 | void __init pxa27x_map_io(void) |
| 389 | { |
| 390 | pxa_map_io(); |
| 391 | iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc)); |
| 392 | pxa27x_get_clk_frequency_khz(1); |
| 393 | } |
| 394 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | /* |
| 396 | * device registration specific to PXA27x. |
| 397 | */ |
Mike Rapoport | 9ba63c4 | 2008-08-17 06:23:05 +0100 | [diff] [blame] | 398 | void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info) |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 399 | { |
Philipp Zabel | bc3a595 | 2008-06-02 18:49:27 +0100 | [diff] [blame] | 400 | local_irq_disable(); |
| 401 | PCFR |= PCFR_PI2CEN; |
| 402 | local_irq_enable(); |
Eric Miao | 1475822 | 2008-11-28 15:24:12 +0800 | [diff] [blame] | 403 | pxa_register_device(&pxa27x_device_i2c_power, info); |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 404 | } |
| 405 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | static struct platform_device *devices[] __initdata = { |
Philipp Zabel | 7a85762 | 2008-06-22 23:36:39 +0100 | [diff] [blame] | 407 | &pxa27x_device_udc, |
Eric Miao | 09a5358 | 2010-06-14 00:43:00 +0800 | [diff] [blame] | 408 | &pxa_device_pmu, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 409 | &pxa_device_i2s, |
Liam Girdwood | f0fba2a | 2010-03-17 20:15:21 +0000 | [diff] [blame] | 410 | &pxa_device_asoc_ssp1, |
| 411 | &pxa_device_asoc_ssp2, |
| 412 | &pxa_device_asoc_ssp3, |
| 413 | &pxa_device_asoc_platform, |
Robert Jarzmik | 7249314 | 2008-11-13 23:50:56 +0100 | [diff] [blame] | 414 | &sa1100_device_rtc, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 415 | &pxa_device_rtc, |
eric miao | d8e0db1 | 2007-12-10 17:54:36 +0800 | [diff] [blame] | 416 | &pxa27x_device_ssp1, |
| 417 | &pxa27x_device_ssp2, |
| 418 | &pxa27x_device_ssp3, |
eric miao | 75540c1 | 2008-04-13 21:44:04 +0100 | [diff] [blame] | 419 | &pxa27x_device_pwm0, |
| 420 | &pxa27x_device_pwm1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | }; |
| 422 | |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 423 | static struct sys_device pxa27x_sysdev[] = { |
| 424 | { |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 425 | .cls = &pxa_irq_sysclass, |
eric miao | 16dfdbf | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 426 | }, { |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 427 | .cls = &pxa2xx_mfp_sysclass, |
| 428 | }, { |
eric miao | 16dfdbf | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 429 | .cls = &pxa_gpio_sysclass, |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 430 | }, |
| 431 | }; |
| 432 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | static int __init pxa27x_init(void) |
| 434 | { |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 435 | int i, ret = 0; |
| 436 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 437 | if (cpu_is_pxa27x()) { |
Eric Miao | 04fef22 | 2008-07-29 14:26:00 +0800 | [diff] [blame] | 438 | |
| 439 | reset_status = RCSR; |
| 440 | |
Russell King | 0a0300d | 2010-01-12 12:28:00 +0000 | [diff] [blame] | 441 | clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs)); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 442 | |
Eric Miao | fef1f99 | 2009-01-02 16:26:33 +0800 | [diff] [blame] | 443 | if ((ret = pxa_init_dma(IRQ_DMA, 32))) |
Eric Miao | f53f066 | 2007-06-22 05:40:17 +0100 | [diff] [blame] | 444 | return ret; |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 445 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 446 | pxa27x_init_pm(); |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 447 | |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 448 | for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) { |
| 449 | ret = sysdev_register(&pxa27x_sysdev[i]); |
| 450 | if (ret) |
| 451 | pr_err("failed to register sysdev[%d]\n", i); |
| 452 | } |
| 453 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 454 | ret = platform_add_devices(devices, ARRAY_SIZE(devices)); |
| 455 | } |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 456 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 457 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | } |
| 459 | |
Russell King | 1c104e0 | 2008-04-19 10:59:24 +0100 | [diff] [blame] | 460 | postcore_initcall(pxa27x_init); |