blob: 5112a4aa801d7d6843c2202c7815147831a74d2e [file] [log] [blame]
Paul Mackerras9b6b5632005-10-06 12:06:20 +10001/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
Paul Mackerras9b6b5632005-10-06 12:06:20 +10005#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100013#include <linux/tty.h>
14#include <linux/bootmem.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
Kumar Gala85218822008-04-28 16:21:22 +100019#include <linux/lmb.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100020
Paul Mackerras9b6b5632005-10-06 12:06:20 +100021#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100025#include <asm/setup.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100026#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <asm/uaccess.h>
33#include <asm/system.h>
34#include <asm/pmac_feature.h>
35#include <asm/sections.h>
36#include <asm/nvram.h>
37#include <asm/xmon.h>
Kumar Gala6d7f58b2005-10-25 23:57:33 -050038#include <asm/time.h>
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +110039#include <asm/serial.h>
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +110040#include <asm/udbg.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100041
Stephen Rothwell66ba1352005-11-09 11:01:06 +110042#include "setup.h"
43
Paul Mackerras03501da2005-10-26 17:11:18 +100044#define DBG(fmt...)
45
Paul Mackerras9b6b5632005-10-06 12:06:20 +100046#if defined CONFIG_KGDB
47#include <asm/kgdb.h>
48#endif
49
Paul Mackerras9b6b5632005-10-06 12:06:20 +100050extern void bootx_init(unsigned long r4, unsigned long phys);
51
Paul Mackerras80579e12005-10-27 22:42:04 +100052int boot_cpuid;
53EXPORT_SYMBOL_GPL(boot_cpuid);
54int boot_cpuid_phys;
55
Paul Mackerras9b6b5632005-10-06 12:06:20 +100056unsigned long ISA_DMA_THRESHOLD;
57unsigned int DMA_MODE_READ;
58unsigned int DMA_MODE_WRITE;
59
Paul Mackerrase574d232005-10-10 22:58:10 +100060int have_of = 1;
61
Paul Mackerras9b6b5632005-10-06 12:06:20 +100062#ifdef CONFIG_VGA_CONSOLE
63unsigned long vgacon_remap_base;
Mathieu Desnoyersd003e7a2007-02-07 19:04:44 -050064EXPORT_SYMBOL(vgacon_remap_base);
Paul Mackerras9b6b5632005-10-06 12:06:20 +100065#endif
66
Paul Mackerras9b6b5632005-10-06 12:06:20 +100067/*
68 * These are used in binfmt_elf.c to put aux entries on the stack
69 * for each elf executable being started.
70 */
71int dcache_bsize;
72int icache_bsize;
73int ucache_bsize;
74
Paul Mackerras9b6b5632005-10-06 12:06:20 +100075/*
76 * We're called here very early in the boot. We determine the machine
77 * type and call the appropriate low-level setup functions.
78 * -- Cort <cort@fsmlabs.com>
79 *
80 * Note that the kernel may be running at an address which is different
81 * from the address that it was linked at, so we must use RELOC/PTRRELOC
82 * to access static data (including strings). -- paulus
83 */
84unsigned long __init early_init(unsigned long dt_ptr)
85{
86 unsigned long offset = reloc_offset();
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +100087 struct cpu_spec *spec;
Paul Mackerras9b6b5632005-10-06 12:06:20 +100088
Paul Mackerrasdd1843432005-10-17 20:13:47 +100089 /* First zero the BSS -- use memset_io, some platforms don't have
90 * caches on yet */
Mark A. Greer556b09c2006-10-25 16:36:49 -070091 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
92 __bss_stop - __bss_start);
Paul Mackerrasdd1843432005-10-17 20:13:47 +100093
Paul Mackerras9b6b5632005-10-06 12:06:20 +100094 /*
95 * Identify the CPU type and fix up code sections
96 * that depend on which cpu we have.
97 */
Paul Mackerras974a76f2006-11-10 20:38:53 +110098 spec = identify_cpu(offset, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +100099
Benjamin Herrenschmidt0909c8c2006-10-20 11:47:18 +1000100 do_feature_fixups(spec->cpu_features,
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000101 PTRRELOC(&__start___ftr_fixup),
102 PTRRELOC(&__stop___ftr_fixup));
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000103
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000104 return KERNELBASE + offset;
105}
106
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000107
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000108/*
109 * Find out what kind of machine we're on and save any data we need
110 * from the early boot process (devtree is copied on pmac by prom_init()).
111 * This is called very early on the boot process, after a minimal
112 * MMU environment has been set up but before MMU_init is called.
113 */
114void __init machine_init(unsigned long dt_ptr, unsigned long phys)
115{
David Gibson719c91c2007-02-13 15:54:22 +1100116 /* Enable early debugging if any specified (see udbg.h) */
117 udbg_early_init();
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100118
119 /* Do some early initialization based on the flat device tree */
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000120 early_init_devtree(__va(dt_ptr));
121
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100122 probe_machine();
Paul Mackerras35499c02005-10-22 16:02:39 +1000123
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000124#ifdef CONFIG_6xx
Paul Mackerrasa0652fc2006-03-27 15:03:03 +1100125 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
126 cpu_has_feature(CPU_FTR_CAN_NAP))
127 ppc_md.power_save = ppc6xx_idle;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000128#endif
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000129
130 if (ppc_md.progress)
131 ppc_md.progress("id mach(): done", 0x200);
132}
133
134#ifdef CONFIG_BOOKE_WDT
135/* Checks wdt=x and wdt_period=xx command-line option */
136int __init early_parse_wdt(char *p)
137{
138 if (p && strncmp(p, "0", 1) != 0)
139 booke_wdt_enabled = 1;
140
141 return 0;
142}
143early_param("wdt", early_parse_wdt);
144
145int __init early_parse_wdt_period (char *p)
146{
147 if (p)
148 booke_wdt_period = simple_strtoul(p, NULL, 0);
149
150 return 0;
151}
152early_param("wdt_period", early_parse_wdt_period);
153#endif /* CONFIG_BOOKE_WDT */
154
155/* Checks "l2cr=xxxx" command-line option */
156int __init ppc_setup_l2cr(char *str)
157{
158 if (cpu_has_feature(CPU_FTR_L2CR)) {
159 unsigned long val = simple_strtoul(str, NULL, 0);
160 printk(KERN_INFO "l2cr set to %lx\n", val);
161 _set_L2CR(0); /* force invalidate by disable cache */
162 _set_L2CR(val); /* and enable it */
163 }
164 return 1;
165}
166__setup("l2cr=", ppc_setup_l2cr);
167
Robert Brosea78bfbf2008-03-29 07:20:23 +1100168/* Checks "l3cr=xxxx" command-line option */
169int __init ppc_setup_l3cr(char *str)
170{
171 if (cpu_has_feature(CPU_FTR_L3CR)) {
172 unsigned long val = simple_strtoul(str, NULL, 0);
173 printk(KERN_INFO "l3cr set to %lx\n", val);
174 _set_L3CR(val); /* and enable it */
175 }
176 return 1;
177}
178__setup("l3cr=", ppc_setup_l3cr);
179
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000180#ifdef CONFIG_GENERIC_NVRAM
181
182/* Generic nvram hooks used by drivers/char/gen_nvram.c */
183unsigned char nvram_read_byte(int addr)
184{
185 if (ppc_md.nvram_read_val)
186 return ppc_md.nvram_read_val(addr);
187 return 0xff;
188}
189EXPORT_SYMBOL(nvram_read_byte);
190
191void nvram_write_byte(unsigned char val, int addr)
192{
193 if (ppc_md.nvram_write_val)
194 ppc_md.nvram_write_val(addr, val);
195}
196EXPORT_SYMBOL(nvram_write_byte);
197
198void nvram_sync(void)
199{
200 if (ppc_md.nvram_sync)
201 ppc_md.nvram_sync();
202}
203EXPORT_SYMBOL(nvram_sync);
204
205#endif /* CONFIG_NVRAM */
206
Giuliano Pochini5e417632007-03-26 21:40:28 -0800207static DEFINE_PER_CPU(struct cpu, cpu_devices);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000208
209int __init ppc_init(void)
210{
Giuliano Pochini5e417632007-03-26 21:40:28 -0800211 int cpu;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000212
213 /* clear the progress line */
Giuliano Pochini5e417632007-03-26 21:40:28 -0800214 if (ppc_md.progress)
215 ppc_md.progress(" ", 0xffff);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000216
217 /* register CPU devices */
Giuliano Pochini5e417632007-03-26 21:40:28 -0800218 for_each_possible_cpu(cpu) {
219 struct cpu *c = &per_cpu(cpu_devices, cpu);
220 c->hotpluggable = 1;
221 register_cpu(c, cpu);
222 }
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000223
224 /* call platform init */
225 if (ppc_md.init != NULL) {
226 ppc_md.init();
227 }
228 return 0;
229}
230
231arch_initcall(ppc_init);
232
Kumar Gala85218822008-04-28 16:21:22 +1000233#ifdef CONFIG_IRQSTACKS
234static void __init irqstack_early_init(void)
235{
236 unsigned int i;
237
238 /* interrupt stacks must be in lowmem, we get that for free on ppc32
239 * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
240 for_each_possible_cpu(i) {
241 softirq_ctx[i] = (struct thread_info *)
242 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
243 hardirq_ctx[i] = (struct thread_info *)
244 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
245 }
246}
247#else
248#define irqstack_early_init()
249#endif
250
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000251/* Warning, IO base is not yet inited */
252void __init setup_arch(char **cmdline_p)
253{
Michael Ellerman846f77b2006-05-17 18:00:45 +1000254 *cmdline_p = cmd_line;
255
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000256 /* so udelay does something sensible, assume <= 1000 bogomips */
257 loops_per_jiffy = 500000000 / HZ;
258
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000259 unflatten_device_tree();
David Woodhousea82765b2005-11-02 22:34:20 +0000260 check_for_initrd();
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +1100261
262 if (ppc_md.init_early)
263 ppc_md.init_early();
264
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +1100265 find_legacy_serial_ports();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000266
Paul Mackerras5ad57072005-11-05 10:33:55 +1100267 smp_setup_cpu_maps();
268
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100269 /* Register early console */
270 register_early_udbg_console();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000271
Michael Ellerman476792832006-10-03 14:12:08 +1000272 xmon_setup();
273
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000274#if defined(CONFIG_KGDB)
275 if (ppc_md.kgdb_map_scc)
276 ppc_md.kgdb_map_scc();
277 set_debug_traps();
278 if (strstr(cmd_line, "gdb")) {
279 if (ppc_md.progress)
280 ppc_md.progress("setup_arch: kgdb breakpoint", 0x4000);
281 printk("kgdb breakpoint activated\n");
282 breakpoint();
283 }
284#endif
285
286 /*
287 * Set cache line size based on type of cpu as a default.
288 * Systems with OF can look in the properties on the cpu node(s)
289 * for a possibly more accurate value.
290 */
David Gibson4508dc22007-06-13 14:52:57 +1000291 dcache_bsize = cur_cpu_spec->dcache_bsize;
292 icache_bsize = cur_cpu_spec->icache_bsize;
293 ucache_bsize = 0;
294 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
295 ucache_bsize = icache_bsize = dcache_bsize;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000296
297 /* reboot on panic */
298 panic_timeout = 180;
299
Kumar Gala7e990262006-05-05 00:02:08 -0500300 if (ppc_md.panic)
301 setup_panic();
302
Kumar Gala4846c5d2008-04-16 05:52:26 +1000303 init_mm.start_code = (unsigned long)_stext;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000304 init_mm.end_code = (unsigned long) _etext;
305 init_mm.end_data = (unsigned long) _edata;
Paul Mackerras49b09852005-11-10 15:53:40 +1100306 init_mm.brk = klimit;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000307
Kumar Gala85218822008-04-28 16:21:22 +1000308 irqstack_early_init();
309
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000310 /* set up the bootmem stuff with available memory */
311 do_init_bootmem();
312 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
313
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000314#ifdef CONFIG_DUMMY_CONSOLE
315 conswitchp = &dummy_con;
316#endif
317
Grant Likely38db7e72007-10-11 04:48:18 +1000318 if (ppc_md.setup_arch)
319 ppc_md.setup_arch();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000320 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
321
322 paging_init();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000323}