blob: d9c010ab22802fc2500584e7eac52b9bc23b4da3 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040033#define DRV_VERSION "1.0"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heoedb33662005-07-28 10:36:22 +090066 /*
67 * Global controller registers (128 bytes @ BAR0)
68 */
69 /* 32 bit regs */
70 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
71 HOST_CTRL = 0x40,
72 HOST_IRQ_STAT = 0x44,
73 HOST_PHY_CFG = 0x48,
74 HOST_BIST_CTRL = 0x50,
75 HOST_BIST_PTRN = 0x54,
76 HOST_BIST_STAT = 0x58,
77 HOST_MEM_BIST_STAT = 0x5c,
78 HOST_FLASH_CMD = 0x70,
79 /* 8 bit regs */
80 HOST_FLASH_DATA = 0x74,
81 HOST_TRANSITION_DETECT = 0x75,
82 HOST_GPIO_CTRL = 0x76,
83 HOST_I2C_ADDR = 0x78, /* 32 bit */
84 HOST_I2C_DATA = 0x7c,
85 HOST_I2C_XFER_CNT = 0x7e,
86 HOST_I2C_CTRL = 0x7f,
87
88 /* HOST_SLOT_STAT bits */
89 HOST_SSTAT_ATTN = (1 << 31),
90
Tejun Heo7dafc3f2006-04-11 22:32:18 +090091 /* HOST_CTRL bits */
92 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
93 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
94 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
95 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
96 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090097 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090098
Tejun Heoedb33662005-07-28 10:36:22 +090099 /*
100 * Port registers
101 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102 */
103 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900104
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900105 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900106 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900107
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900108 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900109 PORT_PMP_STATUS = 0x0000, /* port device status offset */
110 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
111 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
112
Tejun Heoedb33662005-07-28 10:36:22 +0900113 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900114 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
115 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
116 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
117 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
118 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900119 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900120 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
121 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900122 PORT_FIS_CFG = 0x1028,
123 PORT_FIFO_THRES = 0x102c,
124 /* 16 bit regs */
125 PORT_DECODE_ERR_CNT = 0x1040,
126 PORT_DECODE_ERR_THRESH = 0x1042,
127 PORT_CRC_ERR_CNT = 0x1044,
128 PORT_CRC_ERR_THRESH = 0x1046,
129 PORT_HSHK_ERR_CNT = 0x1048,
130 PORT_HSHK_ERR_THRESH = 0x104a,
131 /* 32 bit regs */
132 PORT_PHY_CFG = 0x1050,
133 PORT_SLOT_STAT = 0x1800,
134 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900135 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900136 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138 PORT_SCONTROL = 0x1f00,
139 PORT_SSTATUS = 0x1f04,
140 PORT_SERROR = 0x1f08,
141 PORT_SACTIVE = 0x1f0c,
142
143 /* PORT_CTRL_STAT bits */
144 PORT_CS_PORT_RST = (1 << 0), /* port reset */
145 PORT_CS_DEV_RST = (1 << 1), /* device reset */
146 PORT_CS_INIT = (1 << 2), /* port initialize */
147 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900148 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900149 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900150 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900151 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900152 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900153
154 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
155 /* bits[11:0] are masked */
156 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
157 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
158 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
159 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
160 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
161 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900162 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
163 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
164 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
165 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
166 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900167 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
Tejun Heo88ce7552006-05-15 20:58:32 +0900169 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900170 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900171 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900172
Tejun Heoedb33662005-07-28 10:36:22 +0900173 /* bits[27:16] are unmasked (raw) */
174 PORT_IRQ_RAW_SHIFT = 16,
175 PORT_IRQ_MASKED_MASK = 0x7ff,
176 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
177
178 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179 PORT_IRQ_STEER_SHIFT = 30,
180 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
181
182 /* PORT_CMD_ERR constants */
183 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
184 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
185 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
186 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
187 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
188 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
189 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
190 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
191 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
192 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
193 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
194 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
195 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
198 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
199 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
201 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900202 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900203 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900204 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900205
Tejun Heod10cb352005-11-16 16:56:49 +0900206 /* bits of PRB control field */
207 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
208 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
209 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
210 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
211 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
212
213 /* PRB protocol field */
214 PRB_PROT_PACKET = (1 << 0),
215 PRB_PROT_TCQ = (1 << 1),
216 PRB_PROT_NCQ = (1 << 2),
217 PRB_PROT_READ = (1 << 3),
218 PRB_PROT_WRITE = (1 << 4),
219 PRB_PROT_TRANSPARENT = (1 << 5),
220
Tejun Heoedb33662005-07-28 10:36:22 +0900221 /*
222 * Other constants
223 */
224 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900225 SGE_LNK = (1 << 30), /* linked list
226 Points to SGT, not SGE */
227 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
228 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900229
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 SIL24_MAX_CMDS = 31,
231
Tejun Heoedb33662005-07-28 10:36:22 +0900232 /* board id */
233 BID_SIL3124 = 0,
234 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400235 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900236
Tejun Heo9466d852006-04-11 22:32:18 +0900237 /* host flags */
238 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900240 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
241 ATA_FLAG_AN,
Tejun Heo0c887582007-08-06 18:36:23 +0900242 SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900243 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900244
Tejun Heoedb33662005-07-28 10:36:22 +0900245 IRQ_STAT_4PORTS = 0xf,
246};
247
Tejun Heo69ad1852005-11-18 14:16:45 +0900248struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900249 struct sil24_prb prb;
250 struct sil24_sge sge[LIBATA_MAX_PRD];
251};
252
Tejun Heo69ad1852005-11-18 14:16:45 +0900253struct sil24_atapi_block {
254 struct sil24_prb prb;
255 u8 cdb[16];
256 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
257};
258
259union sil24_cmd_block {
260 struct sil24_ata_block ata;
261 struct sil24_atapi_block atapi;
262};
263
Tejun Heo88ce7552006-05-15 20:58:32 +0900264static struct sil24_cerr_info {
265 unsigned int err_mask, action;
266 const char *desc;
267} sil24_cerr_db[] = {
268 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
269 "device error" },
270 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
271 "device error via D2H FIS" },
272 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
273 "device error via SDB FIS" },
274 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
275 "error in data FIS" },
276 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
277 "failed to transmit command FIS" },
278 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
279 "protocol mismatch" },
280 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
281 "data directon mismatch" },
282 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
283 "ran out of SGEs while writing" },
284 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
285 "ran out of SGEs while reading" },
286 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
287 "invalid data directon for ATAPI CDB" },
288 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
289 "SGT no on qword boundary" },
290 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
291 "PCI target abort while fetching SGT" },
292 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
293 "PCI master abort while fetching SGT" },
294 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
295 "PCI parity error while fetching SGT" },
296 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
297 "PRB not on qword boundary" },
298 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
299 "PCI target abort while fetching PRB" },
300 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
301 "PCI master abort while fetching PRB" },
302 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
303 "PCI parity error while fetching PRB" },
304 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
305 "undefined error while transferring data" },
306 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
307 "PCI target abort while transferring data" },
308 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
309 "PCI master abort while transferring data" },
310 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
311 "PCI parity error while transferring data" },
312 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
313 "FIS received while sending service FIS" },
314};
315
Tejun Heoedb33662005-07-28 10:36:22 +0900316/*
317 * ap->private_data
318 *
319 * The preview driver always returned 0 for status. We emulate it
320 * here from the previous interrupt.
321 */
322struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900323 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900324 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900325 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900326};
327
Alancd0d3bb2007-03-02 00:56:15 +0000328static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900329static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900330static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
331static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900332static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heoedb33662005-07-28 10:36:22 +0900333static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900334static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900335static void sil24_irq_clear(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900336static void sil24_freeze(struct ata_port *ap);
337static void sil24_thaw(struct ata_port *ap);
338static void sil24_error_handler(struct ata_port *ap);
339static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900340static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900341static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700342#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900343static int sil24_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700344#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900345
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500346static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400347 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
348 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
349 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800350 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400351 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
352 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
353
Tejun Heo1fcce832005-10-09 09:31:33 -0400354 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900355};
356
357static struct pci_driver sil24_pci_driver = {
358 .name = DRV_NAME,
359 .id_table = sil24_pci_tbl,
360 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900361 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700362#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900363 .suspend = ata_pci_device_suspend,
364 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700365#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900366};
367
Jeff Garzik193515d2005-11-07 00:59:37 -0500368static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900369 .module = THIS_MODULE,
370 .name = DRV_NAME,
371 .ioctl = ata_scsi_ioctl,
372 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900373 .change_queue_depth = ata_scsi_change_queue_depth,
374 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900375 .this_id = ATA_SHT_THIS_ID,
376 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900377 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
378 .emulated = ATA_SHT_EMULATED,
379 .use_clustering = ATA_SHT_USE_CLUSTERING,
380 .proc_name = DRV_NAME,
381 .dma_boundary = ATA_DMA_BOUNDARY,
382 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900383 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900384 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900385};
386
Jeff Garzik057ace52005-10-22 14:27:05 -0400387static const struct ata_port_operations sil24_ops = {
Tejun Heo69ad1852005-11-18 14:16:45 +0900388 .dev_config = sil24_dev_config,
389
Tejun Heoedb33662005-07-28 10:36:22 +0900390 .check_status = sil24_check_status,
391 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900392 .dev_select = ata_noop_dev_select,
393
Tejun Heo7f726d12005-10-07 01:43:19 +0900394 .tf_read = sil24_tf_read,
395
Tejun Heoedb33662005-07-28 10:36:22 +0900396 .qc_prep = sil24_qc_prep,
397 .qc_issue = sil24_qc_issue,
398
Tejun Heoedb33662005-07-28 10:36:22 +0900399 .irq_clear = sil24_irq_clear,
400
401 .scr_read = sil24_scr_read,
402 .scr_write = sil24_scr_write,
403
Tejun Heo88ce7552006-05-15 20:58:32 +0900404 .freeze = sil24_freeze,
405 .thaw = sil24_thaw,
406 .error_handler = sil24_error_handler,
407 .post_internal_cmd = sil24_post_internal_cmd,
408
Tejun Heoedb33662005-07-28 10:36:22 +0900409 .port_start = sil24_port_start,
Tejun Heoedb33662005-07-28 10:36:22 +0900410};
411
Tejun Heo042c21f2005-10-09 09:35:46 -0400412/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400413 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400414 * Current maxium is 4.
415 */
416#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
417#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
418
Tejun Heo4447d352007-04-17 23:44:08 +0900419static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900420 /* sil_3124 */
421 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400422 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900423 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heo0c887582007-08-06 18:36:23 +0900424 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900425 .pio_mask = 0x1f, /* pio0-4 */
426 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400427 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900428 .port_ops = &sil24_ops,
429 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500430 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900431 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400432 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo0c887582007-08-06 18:36:23 +0900433 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heo042c21f2005-10-09 09:35:46 -0400434 .pio_mask = 0x1f, /* pio0-4 */
435 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400436 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400437 .port_ops = &sil24_ops,
438 },
439 /* sil_3131/sil_3531 */
440 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400441 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heo0c887582007-08-06 18:36:23 +0900442 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900443 .pio_mask = 0x1f, /* pio0-4 */
444 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400445 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900446 .port_ops = &sil24_ops,
447 },
448};
449
Tejun Heoaee10a02006-05-15 21:03:56 +0900450static int sil24_tag(int tag)
451{
452 if (unlikely(ata_tag_internal(tag)))
453 return 0;
454 return tag;
455}
456
Alancd0d3bb2007-03-02 00:56:15 +0000457static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900458{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900459 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900460
Tejun Heo6e7846e2006-02-12 23:32:58 +0900461 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900462 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
463 else
464 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
465}
466
Tejun Heoe59f0da2007-07-16 14:29:39 +0900467static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900468{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900469 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900470 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100471 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900472
Tejun Heoe59f0da2007-07-16 14:29:39 +0900473 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
474 memcpy_fromio(fis, prb->fis, sizeof(fis));
475 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900476}
477
Tejun Heoedb33662005-07-28 10:36:22 +0900478static u8 sil24_check_status(struct ata_port *ap)
479{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900480 struct sil24_port_priv *pp = ap->private_data;
481 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900482}
483
Tejun Heoedb33662005-07-28 10:36:22 +0900484static int sil24_scr_map[] = {
485 [SCR_CONTROL] = 0,
486 [SCR_STATUS] = 1,
487 [SCR_ERROR] = 2,
488 [SCR_ACTIVE] = 3,
489};
490
Tejun Heoda3dbb12007-07-16 14:29:40 +0900491static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900492{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900493 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900494
Tejun Heoedb33662005-07-28 10:36:22 +0900495 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100496 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900497 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900498 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
499 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900500 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900501 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900502}
503
Tejun Heoda3dbb12007-07-16 14:29:40 +0900504static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900505{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900506 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900507
Tejun Heoedb33662005-07-28 10:36:22 +0900508 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100509 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900510 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
511 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900512 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900513 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900514 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900515}
516
Tejun Heo7f726d12005-10-07 01:43:19 +0900517static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
518{
519 struct sil24_port_priv *pp = ap->private_data;
520 *tf = pp->tf;
521}
522
Tejun Heob5bc4212006-04-11 22:32:19 +0900523static int sil24_init_port(struct ata_port *ap)
524{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900525 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heob5bc4212006-04-11 22:32:19 +0900526 u32 tmp;
527
528 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
529 ata_wait_register(port + PORT_CTRL_STAT,
530 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
531 tmp = ata_wait_register(port + PORT_CTRL_STAT,
532 PORT_CS_RDY, 0, 10, 100);
533
534 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
535 return -EIO;
536 return 0;
537}
538
Tejun Heo37b99cb2007-07-16 14:29:39 +0900539static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
540 const struct ata_taskfile *tf,
541 int is_cmd, u32 ctrl,
542 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900543{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900544 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900545 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900546 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900547 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900548 u32 irq_enabled, irq_mask, irq_stat;
549 int rc;
550
551 prb->ctrl = cpu_to_le16(ctrl);
552 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
553
554 /* temporarily plug completion and error interrupts */
555 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
556 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
557
558 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
559 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
560
561 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
562 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
563 10, timeout_msec);
564
565 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
566 irq_stat >>= PORT_IRQ_RAW_SHIFT;
567
568 if (irq_stat & PORT_IRQ_COMPLETE)
569 rc = 0;
570 else {
571 /* force port into known state */
572 sil24_init_port(ap);
573
574 if (irq_stat & PORT_IRQ_ERROR)
575 rc = -EIO;
576 else
577 rc = -EBUSY;
578 }
579
580 /* restore IRQ enabled */
581 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
582
583 return rc;
584}
585
Tejun Heocc0680a2007-08-06 18:36:23 +0900586static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900587 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900588{
Tejun Heocc0680a2007-08-06 18:36:23 +0900589 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900590 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900591 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900592 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900593 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900594
Tejun Heo07b73472006-02-10 23:58:48 +0900595 DPRINTK("ENTER\n");
596
Tejun Heocc0680a2007-08-06 18:36:23 +0900597 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900598 DPRINTK("PHY reports no device\n");
599 *class = ATA_DEV_NONE;
600 goto out;
601 }
602
Tejun Heo2555d6c2006-04-11 22:32:19 +0900603 /* put the port into known state */
604 if (sil24_init_port(ap)) {
605 reason ="port not ready";
606 goto err;
607 }
608
Tejun Heo0eaa6052006-04-11 22:32:19 +0900609 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900610 if (time_after(deadline, jiffies))
611 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900612
Tejun Heocc0680a2007-08-06 18:36:23 +0900613 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900614 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
615 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900616 if (rc == -EBUSY) {
617 reason = "timeout";
618 goto err;
619 } else if (rc) {
620 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900621 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900622 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900623
Tejun Heoe59f0da2007-07-16 14:29:39 +0900624 sil24_read_tf(ap, 0, &tf);
625 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900626
Tejun Heo07b73472006-02-10 23:58:48 +0900627 if (*class == ATA_DEV_UNKNOWN)
628 *class = ATA_DEV_NONE;
629
Tejun Heo10d996a2006-03-11 11:42:34 +0900630 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900631 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900632 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900633
634 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900635 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900636 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900637}
638
Tejun Heocc0680a2007-08-06 18:36:23 +0900639static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900640 unsigned long deadline)
641{
Tejun Heocc0680a2007-08-06 18:36:23 +0900642 return sil24_do_softreset(link, class, 0, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900643}
644
Tejun Heocc0680a2007-08-06 18:36:23 +0900645static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900646 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900647{
Tejun Heocc0680a2007-08-06 18:36:23 +0900648 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900649 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900650 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900651 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900652 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900653
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900654 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900655 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900656
657 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900658 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900659 tout_msec = 5000;
660
661 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
662 tmp = ata_wait_register(port + PORT_CTRL_STAT,
663 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
664
Tejun Heoe8e008e2006-05-31 18:27:59 +0900665 /* SStatus oscillates between zero and valid status after
666 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900667 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900668 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900669 if (rc) {
670 reason = "PHY debouncing failed";
671 goto err;
672 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900673
674 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900675 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900676 return 0;
677 reason = "link not ready";
678 goto err;
679 }
680
Tejun Heoe8e008e2006-05-31 18:27:59 +0900681 /* Sil24 doesn't store signature FIS after hardreset, so we
682 * can't wait for BSY to clear. Some devices take a long time
683 * to get ready and those devices will choke if we don't wait
684 * for BSY clearance here. Tell libata to perform follow-up
685 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900686 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900687 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900688
689 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900690 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900691 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900692}
693
Tejun Heoedb33662005-07-28 10:36:22 +0900694static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900695 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900696{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400697 struct scatterlist *sg;
Tejun Heoedb33662005-07-28 10:36:22 +0900698
Jeff Garzik972c26b2005-10-18 22:14:54 -0400699 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900700 sge->addr = cpu_to_le64(sg_dma_address(sg));
701 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400702 if (ata_sg_is_last(sg, qc))
703 sge->flags = cpu_to_le32(SGE_TRM);
704 else
705 sge->flags = 0;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400706 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900707 }
708}
709
710static void sil24_qc_prep(struct ata_queued_cmd *qc)
711{
712 struct ata_port *ap = qc->ap;
713 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900714 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900715 struct sil24_prb *prb;
716 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900717 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900718
Tejun Heoaee10a02006-05-15 21:03:56 +0900719 cb = &pp->cmd_block[sil24_tag(qc->tag)];
720
Tejun Heoedb33662005-07-28 10:36:22 +0900721 switch (qc->tf.protocol) {
722 case ATA_PROT_PIO:
723 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900724 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900725 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900726 prb = &cb->ata.prb;
727 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900728 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900729
730 case ATA_PROT_ATAPI:
731 case ATA_PROT_ATAPI_DMA:
732 case ATA_PROT_ATAPI_NODATA:
733 prb = &cb->atapi.prb;
734 sge = cb->atapi.sge;
735 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900736 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900737
738 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
739 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900740 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900741 else
Tejun Heobad28a32006-04-11 22:32:19 +0900742 ctrl = PRB_CTRL_PACKET_READ;
743 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900744 break;
745
Tejun Heoedb33662005-07-28 10:36:22 +0900746 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900747 prb = NULL; /* shut up, gcc */
748 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900749 BUG();
750 }
751
Tejun Heobad28a32006-04-11 22:32:19 +0900752 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo99771262007-07-16 14:29:38 +0900753 ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900754
755 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900756 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900757}
758
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900759static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900760{
761 struct ata_port *ap = qc->ap;
762 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900763 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900764 unsigned int tag = sil24_tag(qc->tag);
765 dma_addr_t paddr;
766 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900767
Tejun Heoaee10a02006-05-15 21:03:56 +0900768 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
769 activate = port + PORT_CMD_ACTIVATE + tag * 8;
770
771 writel((u32)paddr, activate);
772 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900773
Tejun Heoedb33662005-07-28 10:36:22 +0900774 return 0;
775}
776
777static void sil24_irq_clear(struct ata_port *ap)
778{
779 /* unused */
780}
781
Tejun Heo88ce7552006-05-15 20:58:32 +0900782static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900783{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900784 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900785
Tejun Heo88ce7552006-05-15 20:58:32 +0900786 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
787 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900788 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900789 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
790}
Tejun Heo87466182005-08-17 13:08:57 +0900791
Tejun Heo88ce7552006-05-15 20:58:32 +0900792static void sil24_thaw(struct ata_port *ap)
793{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900794 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900795 u32 tmp;
796
797 /* clear IRQ */
798 tmp = readl(port + PORT_IRQ_STAT);
799 writel(tmp, port + PORT_IRQ_STAT);
800
801 /* turn IRQ back on */
802 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
803}
804
805static void sil24_error_intr(struct ata_port *ap)
806{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900807 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900808 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900809 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900810 int freeze = 0;
811 u32 irq_stat;
812
813 /* on error, we need to clear IRQ explicitly */
814 irq_stat = readl(port + PORT_IRQ_STAT);
815 writel(irq_stat, port + PORT_IRQ_STAT);
816
817 /* first, analyze and record host port events */
818 ata_ehi_clear_desc(ehi);
819
820 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
821
Tejun Heo854c73a2007-09-23 13:14:11 +0900822 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
823 struct ata_device *dev = ap->link.device;
824
825 ata_ehi_push_desc(ehi, "SDB notify");
826 if (dev->flags & ATA_DFLAG_AN)
827 ata_scsi_media_change_notify(dev);
828 }
829
Tejun Heo05429252006-05-31 18:28:20 +0900830 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
831 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900832 ata_ehi_push_desc(ehi, "%s",
833 irq_stat & PORT_IRQ_PHYRDY_CHG ?
834 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +0900835 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900836 }
837
Tejun Heo88ce7552006-05-15 20:58:32 +0900838 if (irq_stat & PORT_IRQ_UNK_FIS) {
839 ehi->err_mask |= AC_ERR_HSM;
840 ehi->action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +0900841 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +0900842 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800843 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900844
845 /* deal with command error */
846 if (irq_stat & PORT_IRQ_ERROR) {
847 struct sil24_cerr_info *ci = NULL;
848 unsigned int err_mask = 0, action = 0;
849 struct ata_queued_cmd *qc;
850 u32 cerr;
851
852 /* analyze CMD_ERR */
853 cerr = readl(port + PORT_CMD_ERR);
854 if (cerr < ARRAY_SIZE(sil24_cerr_db))
855 ci = &sil24_cerr_db[cerr];
856
857 if (ci && ci->desc) {
858 err_mask |= ci->err_mask;
859 action |= ci->action;
Tejun Heob64bbc32007-07-16 14:29:39 +0900860 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +0900861 } else {
862 err_mask |= AC_ERR_OTHER;
863 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +0900864 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +0900865 cerr);
866 }
867
868 /* record error info */
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900869 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +0900870 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +0900871 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +0900872 qc->err_mask |= err_mask;
873 } else
874 ehi->err_mask |= err_mask;
875
876 ehi->action |= action;
877 }
878
879 /* freeze or abort */
880 if (freeze)
881 ata_port_freeze(ap);
882 else
883 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900884}
885
Tejun Heoaee10a02006-05-15 21:03:56 +0900886static void sil24_finish_qc(struct ata_queued_cmd *qc)
887{
Tejun Heoe59f0da2007-07-16 14:29:39 +0900888 struct ata_port *ap = qc->ap;
889 struct sil24_port_priv *pp = ap->private_data;
890
Tejun Heoaee10a02006-05-15 21:03:56 +0900891 if (qc->flags & ATA_QCFLAG_RESULT_TF)
Tejun Heoe59f0da2007-07-16 14:29:39 +0900892 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heoaee10a02006-05-15 21:03:56 +0900893}
894
Tejun Heoedb33662005-07-28 10:36:22 +0900895static inline void sil24_host_intr(struct ata_port *ap)
896{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900897 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900898 u32 slot_stat, qc_active;
899 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900900
Tejun Heo228f47b2007-09-23 12:37:05 +0900901 /* If PCIX_IRQ_WOC, there's an inherent race window between
902 * clearing IRQ pending status and reading PORT_SLOT_STAT
903 * which may cause spurious interrupts afterwards. This is
904 * unavoidable and much better than losing interrupts which
905 * happens if IRQ pending is cleared after reading
906 * PORT_SLOT_STAT.
907 */
908 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
909 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
910
Tejun Heoedb33662005-07-28 10:36:22 +0900911 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900912
Tejun Heo88ce7552006-05-15 20:58:32 +0900913 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
914 sil24_error_intr(ap);
915 return;
916 }
Tejun Heo37024e82006-04-11 22:32:19 +0900917
Tejun Heoaee10a02006-05-15 21:03:56 +0900918 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
919 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
920 if (rc > 0)
921 return;
922 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900923 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +0900924 ehi->err_mask |= AC_ERR_HSM;
925 ehi->action |= ATA_EH_SOFTRESET;
926 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900927 return;
928 }
929
Tejun Heo228f47b2007-09-23 12:37:05 +0900930 /* spurious interrupts are expected if PCIX_IRQ_WOC */
931 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +0900932 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900933 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900934 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900935}
936
David Howells7d12e782006-10-05 14:55:46 +0100937static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +0900938{
Jeff Garzikcca39742006-08-24 03:19:22 -0400939 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900940 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +0900941 unsigned handled = 0;
942 u32 status;
943 int i;
944
Tejun Heo0d5ff562007-02-01 15:06:36 +0900945 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +0900946
Tejun Heo06460ae2005-08-17 13:08:52 +0900947 if (status == 0xffffffff) {
948 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
949 "PCI fault or device removal?\n");
950 goto out;
951 }
952
Tejun Heoedb33662005-07-28 10:36:22 +0900953 if (!(status & IRQ_STAT_4PORTS))
954 goto out;
955
Jeff Garzikcca39742006-08-24 03:19:22 -0400956 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900957
Jeff Garzikcca39742006-08-24 03:19:22 -0400958 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +0900959 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400960 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900961 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +0200962 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +0900963 handled++;
964 } else
965 printk(KERN_ERR DRV_NAME
966 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900967 }
968
Jeff Garzikcca39742006-08-24 03:19:22 -0400969 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900970 out:
971 return IRQ_RETVAL(handled);
972}
973
Tejun Heo88ce7552006-05-15 20:58:32 +0900974static void sil24_error_handler(struct ata_port *ap)
975{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900976 struct ata_eh_context *ehc = &ap->link.eh_context;
Tejun Heo88ce7552006-05-15 20:58:32 +0900977
978 if (sil24_init_port(ap)) {
979 ata_eh_freeze_port(ap);
980 ehc->i.action |= ATA_EH_HARDRESET;
981 }
982
983 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900984 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
985 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900986}
987
988static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
989{
990 struct ata_port *ap = qc->ap;
991
Tejun Heo88ce7552006-05-15 20:58:32 +0900992 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900993 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo88ce7552006-05-15 20:58:32 +0900994 sil24_init_port(ap);
995}
996
Tejun Heoedb33662005-07-28 10:36:22 +0900997static int sil24_port_start(struct ata_port *ap)
998{
Jeff Garzikcca39742006-08-24 03:19:22 -0400999 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001000 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001001 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001002 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001003 dma_addr_t cb_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001004 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001005
Tejun Heo24dc5f32007-01-20 16:00:28 +09001006 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001007 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001008 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001009
Tejun Heo6a575fa2005-10-06 11:43:39 +09001010 pp->tf.command = ATA_DRDY;
1011
Tejun Heo24dc5f32007-01-20 16:00:28 +09001012 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001013 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001014 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001015 memset(cb, 0, cb_size);
1016
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001017 rc = ata_pad_alloc(ap, dev);
1018 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001019 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001020
Tejun Heoedb33662005-07-28 10:36:22 +09001021 pp->cmd_block = cb;
1022 pp->cmd_block_dma = cb_dma;
1023
1024 ap->private_data = pp;
1025
1026 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001027}
1028
Tejun Heo4447d352007-04-17 23:44:08 +09001029static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001030{
Tejun Heo4447d352007-04-17 23:44:08 +09001031 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1032 void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001033 u32 tmp;
1034 int i;
1035
1036 /* GPIO off */
1037 writel(0, host_base + HOST_FLASH_CMD);
1038
1039 /* clear global reset & mask interrupts during initialization */
1040 writel(0, host_base + HOST_CTRL);
1041
1042 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001043 for (i = 0; i < host->n_ports; i++) {
Tejun Heo2a41a612006-07-03 16:07:27 +09001044 void __iomem *port = port_base + i * PORT_REGS_SIZE;
1045
1046 /* Initial PHY setting */
1047 writel(0x20c, port + PORT_PHY_CFG);
1048
1049 /* Clear port RST */
1050 tmp = readl(port + PORT_CTRL_STAT);
1051 if (tmp & PORT_CS_PORT_RST) {
1052 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1053 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1054 PORT_CS_PORT_RST,
1055 PORT_CS_PORT_RST, 10, 100);
1056 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001057 dev_printk(KERN_ERR, host->dev,
Tejun Heo2a41a612006-07-03 16:07:27 +09001058 "failed to clear port RST\n");
1059 }
1060
1061 /* Configure IRQ WoC */
Tejun Heo4447d352007-04-17 23:44:08 +09001062 if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
Tejun Heo2a41a612006-07-03 16:07:27 +09001063 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1064 else
1065 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1066
1067 /* Zero error counters. */
1068 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1069 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1070 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1071 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1072 writel(0x0000, port + PORT_CRC_ERR_CNT);
1073 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1074
1075 /* Always use 64bit activation */
1076 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
1077
1078 /* Clear port multiplier enable and resume bits */
Tejun Heo28c8f3b2006-10-16 08:47:18 +09001079 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
1080 port + PORT_CTRL_CLR);
Tejun Heo2a41a612006-07-03 16:07:27 +09001081 }
1082
1083 /* Turn on interrupts */
1084 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1085}
1086
Tejun Heoedb33662005-07-28 10:36:22 +09001087static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1088{
1089 static int printed_version = 0;
Tejun Heo4447d352007-04-17 23:44:08 +09001090 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1091 const struct ata_port_info *ppi[] = { &pi, NULL };
1092 void __iomem * const *iomap;
1093 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001094 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001095 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001096
1097 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001098 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001099
Tejun Heo4447d352007-04-17 23:44:08 +09001100 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001101 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001102 if (rc)
1103 return rc;
1104
Tejun Heo0d5ff562007-02-01 15:06:36 +09001105 rc = pcim_iomap_regions(pdev,
1106 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1107 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001108 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001109 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001110 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001111
Tejun Heo4447d352007-04-17 23:44:08 +09001112 /* apply workaround for completion IRQ loss on PCI-X errata */
1113 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1114 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1115 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1116 dev_printk(KERN_INFO, &pdev->dev,
1117 "Applying completion IRQ loss on PCI-X "
1118 "errata fix\n");
1119 else
1120 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1121 }
1122
1123 /* allocate and fill host */
1124 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1125 SIL24_FLAG2NPORTS(ppi[0]->flags));
1126 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001127 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001128 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001129
Tejun Heo4447d352007-04-17 23:44:08 +09001130 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001131 struct ata_port *ap = host->ports[i];
1132 size_t offset = ap->port_no * PORT_REGS_SIZE;
1133 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001134
Tejun Heo4447d352007-04-17 23:44:08 +09001135 host->ports[i]->ioaddr.cmd_addr = port;
1136 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001137
Tejun Heocbcdd872007-08-18 13:14:55 +09001138 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1139 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001140 }
Tejun Heoedb33662005-07-28 10:36:22 +09001141
Tejun Heo4447d352007-04-17 23:44:08 +09001142 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001143 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1144 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1145 if (rc) {
1146 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1147 if (rc) {
1148 dev_printk(KERN_ERR, &pdev->dev,
1149 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001150 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001151 }
1152 }
1153 } else {
1154 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1155 if (rc) {
1156 dev_printk(KERN_ERR, &pdev->dev,
1157 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001158 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001159 }
1160 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1161 if (rc) {
1162 dev_printk(KERN_ERR, &pdev->dev,
1163 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001164 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001165 }
Tejun Heoedb33662005-07-28 10:36:22 +09001166 }
1167
Tejun Heo4447d352007-04-17 23:44:08 +09001168 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001169
1170 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001171 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1172 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001173}
1174
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001175#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001176static int sil24_pci_device_resume(struct pci_dev *pdev)
1177{
Jeff Garzikcca39742006-08-24 03:19:22 -04001178 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001179 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001180 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001181
Tejun Heo553c4aa2006-12-26 19:39:50 +09001182 rc = ata_pci_device_do_resume(pdev);
1183 if (rc)
1184 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001185
1186 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001187 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001188
Tejun Heo4447d352007-04-17 23:44:08 +09001189 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001190
Jeff Garzikcca39742006-08-24 03:19:22 -04001191 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001192
1193 return 0;
1194}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001195#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001196
Tejun Heoedb33662005-07-28 10:36:22 +09001197static int __init sil24_init(void)
1198{
Pavel Roskinb7887192006-08-10 18:13:18 +09001199 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001200}
1201
1202static void __exit sil24_exit(void)
1203{
1204 pci_unregister_driver(&sil24_pci_driver);
1205}
1206
1207MODULE_AUTHOR("Tejun Heo");
1208MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1209MODULE_LICENSE("GPL");
1210MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1211
1212module_init(sil24_init);
1213module_exit(sil24_exit);