blob: 54343aa5b30a548f11e66f266373e53e07fcc323 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
Matthew Garrettdf17e622010-10-04 14:22:29 -040041static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010054static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Jeff Garzik32a2eea2007-10-11 16:57:27 -040064#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
Atsushi Nemoto4516a612007-02-05 16:36:06 -080068#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
Eric W. Biederman28760482009-09-09 14:09:24 -070074#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
Jon Mason5f39e672011-10-03 09:50:20 -050080enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050081
Jesse Barnesac1aa472009-10-26 13:20:44 -070082/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
Tejun Heo98e724c2009-10-08 18:59:53 +090088u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070089u8 pci_cache_line_size;
90
Myron Stowe96c55902011-10-28 15:48:38 -060091/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097/**
98 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
99 * @bus: pointer to PCI bus structure to search
100 *
101 * Given a PCI bus, returns the highest PCI bus number present in the set
102 * including the given PCI bus and its list of child PCI buses.
103 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800104unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
106 struct list_head *tmp;
107 unsigned char max, n;
108
Kristen Accardib82db5c2006-01-17 16:56:56 -0800109 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 list_for_each(tmp, &bus->children) {
111 n = pci_bus_max_busnr(pci_bus_b(tmp));
112 if(n > max)
113 max = n;
114 }
115 return max;
116}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800117EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Andrew Morton1684f5d2008-12-01 14:30:30 -0800119#ifdef CONFIG_HAS_IOMEM
120void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
121{
122 /*
123 * Make sure the BAR is actually a memory resource, not an IO resource
124 */
125 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
126 WARN_ON(1);
127 return NULL;
128 }
129 return ioremap_nocache(pci_resource_start(pdev, bar),
130 pci_resource_len(pdev, bar));
131}
132EXPORT_SYMBOL_GPL(pci_ioremap_bar);
133#endif
134
Kristen Accardib82db5c2006-01-17 16:56:56 -0800135#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136/**
137 * pci_max_busnr - returns maximum PCI bus number
138 *
139 * Returns the highest PCI bus number present in the system global list of
140 * PCI buses.
141 */
142unsigned char __devinit
143pci_max_busnr(void)
144{
145 struct pci_bus *bus = NULL;
146 unsigned char max, n;
147
148 max = 0;
149 while ((bus = pci_find_next_bus(bus)) != NULL) {
150 n = pci_bus_max_busnr(bus);
151 if(n > max)
152 max = n;
153 }
154 return max;
155}
156
Adrian Bunk54c762f2005-12-22 01:08:52 +0100157#endif /* 0 */
158
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100159#define PCI_FIND_CAP_TTL 48
160
161static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
162 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700163{
164 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700165
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100166 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700167 pci_bus_read_config_byte(bus, devfn, pos, &pos);
168 if (pos < 0x40)
169 break;
170 pos &= ~3;
171 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
172 &id);
173 if (id == 0xff)
174 break;
175 if (id == cap)
176 return pos;
177 pos += PCI_CAP_LIST_NEXT;
178 }
179 return 0;
180}
181
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100182static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap)
184{
185 int ttl = PCI_FIND_CAP_TTL;
186
187 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
188}
189
Roland Dreier24a4e372005-10-28 17:35:34 -0700190int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
191{
192 return __pci_find_next_cap(dev->bus, dev->devfn,
193 pos + PCI_CAP_LIST_NEXT, cap);
194}
195EXPORT_SYMBOL_GPL(pci_find_next_capability);
196
Michael Ellermand3bac112006-11-22 18:26:16 +1100197static int __pci_bus_find_cap_start(struct pci_bus *bus,
198 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
200 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
203 if (!(status & PCI_STATUS_CAP_LIST))
204 return 0;
205
206 switch (hdr_type) {
207 case PCI_HEADER_TYPE_NORMAL:
208 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100209 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100211 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 default:
213 return 0;
214 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100215
216 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/**
220 * pci_find_capability - query for devices' capabilities
221 * @dev: PCI device to query
222 * @cap: capability code
223 *
224 * Tell if a device supports a given PCI capability.
225 * Returns the address of the requested capability structure within the
226 * device's PCI configuration space or 0 in case the device does not
227 * support it. Possible values for @cap:
228 *
229 * %PCI_CAP_ID_PM Power Management
230 * %PCI_CAP_ID_AGP Accelerated Graphics Port
231 * %PCI_CAP_ID_VPD Vital Product Data
232 * %PCI_CAP_ID_SLOTID Slot Identification
233 * %PCI_CAP_ID_MSI Message Signalled Interrupts
234 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
235 * %PCI_CAP_ID_PCIX PCI-X
236 * %PCI_CAP_ID_EXP PCI Express
237 */
238int pci_find_capability(struct pci_dev *dev, int cap)
239{
Michael Ellermand3bac112006-11-22 18:26:16 +1100240 int pos;
241
242 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
243 if (pos)
244 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
245
246 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
249/**
250 * pci_bus_find_capability - query for devices' capabilities
251 * @bus: the PCI bus to query
252 * @devfn: PCI device to query
253 * @cap: capability code
254 *
255 * Like pci_find_capability() but works for pci devices that do not have a
256 * pci_dev structure set up yet.
257 *
258 * Returns the address of the requested capability structure within the
259 * device's PCI configuration space or 0 in case the device does not
260 * support it.
261 */
262int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
263{
Michael Ellermand3bac112006-11-22 18:26:16 +1100264 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 u8 hdr_type;
266
267 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
268
Michael Ellermand3bac112006-11-22 18:26:16 +1100269 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
270 if (pos)
271 pos = __pci_find_next_cap(bus, devfn, pos, cap);
272
273 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274}
275
276/**
277 * pci_find_ext_capability - Find an extended capability
278 * @dev: PCI device to query
279 * @cap: capability code
280 *
281 * Returns the address of the requested extended capability structure
282 * within the device's PCI configuration space or 0 if the device does
283 * not support it. Possible values for @cap:
284 *
285 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
286 * %PCI_EXT_CAP_ID_VC Virtual Channel
287 * %PCI_EXT_CAP_ID_DSN Device Serial Number
288 * %PCI_EXT_CAP_ID_PWR Power Budgeting
289 */
290int pci_find_ext_capability(struct pci_dev *dev, int cap)
291{
292 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800293 int ttl;
294 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Zhao, Yu557848c2008-10-13 19:18:07 +0800296 /* minimum 8 bytes per capability */
297 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
298
299 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 return 0;
301
302 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
303 return 0;
304
305 /*
306 * If we have no capabilities, this is indicated by cap ID,
307 * cap version and next pointer all being 0.
308 */
309 if (header == 0)
310 return 0;
311
312 while (ttl-- > 0) {
313 if (PCI_EXT_CAP_ID(header) == cap)
314 return pos;
315
316 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800317 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 break;
319
320 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
321 break;
322 }
323
324 return 0;
325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700328/**
329 * pci_bus_find_ext_capability - find an extended capability
330 * @bus: the PCI bus to query
331 * @devfn: PCI device to query
332 * @cap: capability code
333 *
334 * Like pci_find_ext_capability() but works for pci devices that do not have a
335 * pci_dev structure set up yet.
336 *
337 * Returns the address of the requested capability structure within the
338 * device's PCI configuration space or 0 in case the device does not
339 * support it.
340 */
341int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
342 int cap)
343{
344 u32 header;
345 int ttl;
346 int pos = PCI_CFG_SPACE_SIZE;
347
348 /* minimum 8 bytes per capability */
349 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
350
351 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
352 return 0;
353 if (header == 0xffffffff || header == 0)
354 return 0;
355
356 while (ttl-- > 0) {
357 if (PCI_EXT_CAP_ID(header) == cap)
358 return pos;
359
360 pos = PCI_EXT_CAP_NEXT(header);
361 if (pos < PCI_CFG_SPACE_SIZE)
362 break;
363
364 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
365 break;
366 }
367
368 return 0;
369}
370
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100371static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
372{
373 int rc, ttl = PCI_FIND_CAP_TTL;
374 u8 cap, mask;
375
376 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
377 mask = HT_3BIT_CAP_MASK;
378 else
379 mask = HT_5BIT_CAP_MASK;
380
381 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
382 PCI_CAP_ID_HT, &ttl);
383 while (pos) {
384 rc = pci_read_config_byte(dev, pos + 3, &cap);
385 if (rc != PCIBIOS_SUCCESSFUL)
386 return 0;
387
388 if ((cap & mask) == ht_cap)
389 return pos;
390
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800391 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
392 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100393 PCI_CAP_ID_HT, &ttl);
394 }
395
396 return 0;
397}
398/**
399 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
400 * @dev: PCI device to query
401 * @pos: Position from which to continue searching
402 * @ht_cap: Hypertransport capability code
403 *
404 * To be used in conjunction with pci_find_ht_capability() to search for
405 * all capabilities matching @ht_cap. @pos should always be a value returned
406 * from pci_find_ht_capability().
407 *
408 * NB. To be 100% safe against broken PCI devices, the caller should take
409 * steps to avoid an infinite loop.
410 */
411int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
412{
413 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
414}
415EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
416
417/**
418 * pci_find_ht_capability - query a device's Hypertransport capabilities
419 * @dev: PCI device to query
420 * @ht_cap: Hypertransport capability code
421 *
422 * Tell if a device supports a given Hypertransport capability.
423 * Returns an address within the device's PCI configuration space
424 * or 0 in case the device does not support the request capability.
425 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
426 * which has a Hypertransport capability matching @ht_cap.
427 */
428int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
429{
430 int pos;
431
432 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
433 if (pos)
434 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
435
436 return pos;
437}
438EXPORT_SYMBOL_GPL(pci_find_ht_capability);
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440/**
441 * pci_find_parent_resource - return resource region of parent bus of given region
442 * @dev: PCI device structure contains resources to be searched
443 * @res: child resource record for which parent is sought
444 *
445 * For given resource region of given device, return the resource
446 * region of parent bus the given region is contained in or where
447 * it should be allocated from.
448 */
449struct resource *
450pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
451{
452 const struct pci_bus *bus = dev->bus;
453 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700456 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (!r)
458 continue;
459 if (res->start && !(res->start >= r->start && res->end <= r->end))
460 continue; /* Not contained */
461 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
462 continue; /* Wrong type */
463 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
464 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800465 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
466 if (r->flags & IORESOURCE_PREFETCH)
467 continue;
468 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
469 if (!best)
470 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
472 return best;
473}
474
475/**
John W. Linville064b53d2005-07-27 10:19:44 -0400476 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
477 * @dev: PCI device to have its BARs restored
478 *
479 * Restore the BAR values for a given device, so as to make it
480 * accessible by its driver.
481 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200482static void
John W. Linville064b53d2005-07-27 10:19:44 -0400483pci_restore_bars(struct pci_dev *dev)
484{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800485 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400486
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800487 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800488 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400489}
490
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200491static struct pci_platform_pm_ops *pci_platform_pm;
492
493int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
494{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200495 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
496 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200497 return -EINVAL;
498 pci_platform_pm = ops;
499 return 0;
500}
501
502static inline bool platform_pci_power_manageable(struct pci_dev *dev)
503{
504 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
505}
506
507static inline int platform_pci_set_power_state(struct pci_dev *dev,
508 pci_power_t t)
509{
510 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
511}
512
513static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
514{
515 return pci_platform_pm ?
516 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
517}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700518
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200519static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
520{
521 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
522}
523
524static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
525{
526 return pci_platform_pm ?
527 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
528}
529
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100530static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
531{
532 return pci_platform_pm ?
533 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
534}
535
John W. Linville064b53d2005-07-27 10:19:44 -0400536/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200537 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
538 * given PCI device
539 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200542 * RETURN VALUE:
543 * -EINVAL if the requested state is invalid.
544 * -EIO if device does not support PCI PM or its PM capabilities register has a
545 * wrong version, or device doesn't support the requested state.
546 * 0 if device already is in the requested state.
547 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100549static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200551 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200552 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100554 /* Check if we're already there */
555 if (dev->current_state == state)
556 return 0;
557
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200558 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700559 return -EIO;
560
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200561 if (state < PCI_D0 || state > PCI_D3hot)
562 return -EINVAL;
563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* Validate current state:
565 * Can enter D0 from any state, but if we can only go deeper
566 * to sleep if we're already in a low power state
567 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100568 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200569 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600570 dev_err(&dev->dev, "invalid power transition "
571 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200576 if ((state == PCI_D1 && !dev->d1_support)
577 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700578 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200580 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400581
John W. Linville32a36582005-09-14 09:52:42 -0400582 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 * This doesn't affect PME_Status, disables PME_En, and
584 * sets PowerState to 0.
585 */
John W. Linville32a36582005-09-14 09:52:42 -0400586 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400587 case PCI_D0:
588 case PCI_D1:
589 case PCI_D2:
590 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
591 pmcsr |= state;
592 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200593 case PCI_D3hot:
594 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400595 case PCI_UNKNOWN: /* Boot-up */
596 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100597 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200598 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400599 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400600 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400601 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400602 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604
605 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200606 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
608 /* Mandatory power management transition delays */
609 /* see PCI PM 1.1 5.6.1 table 18 */
610 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100611 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100613 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200615 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
616 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
617 if (dev->current_state != state && printk_ratelimit())
618 dev_info(&dev->dev, "Refused to change power state, "
619 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400620
621 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
622 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
623 * from D3hot to D0 _may_ perform an internal reset, thereby
624 * going to "D0 Uninitialized" rather than "D0 Initialized".
625 * For example, at least some versions of the 3c905B and the
626 * 3c556B exhibit this behaviour.
627 *
628 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
629 * devices in a D3hot state at boot. Consequently, we need to
630 * restore at least the BARs so that the device will be
631 * accessible to its driver.
632 */
633 if (need_restore)
634 pci_restore_bars(dev);
635
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100636 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800637 pcie_aspm_pm_state_change(dev->bus->self);
638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return 0;
640}
641
642/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200643 * pci_update_current_state - Read PCI power state of given device from its
644 * PCI PM registers and cache it
645 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100646 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100648void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200649{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200650 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200651 u16 pmcsr;
652
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200653 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100655 } else {
656 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 }
658}
659
660/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100661 * pci_platform_power_transition - Use platform to change device power state
662 * @dev: PCI device to handle.
663 * @state: State to put the device into.
664 */
665static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
666{
667 int error;
668
669 if (platform_pci_power_manageable(dev)) {
670 error = platform_pci_set_power_state(dev, state);
671 if (!error)
672 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530673 /* Fall back to PCI_D0 if native PM is not supported */
674 if (!dev->pm_cap)
675 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100676 } else {
677 error = -ENODEV;
678 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200679 if (!dev->pm_cap)
680 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100681 }
682
683 return error;
684}
685
686/**
687 * __pci_start_power_transition - Start power transition of a PCI device
688 * @dev: PCI device to handle.
689 * @state: State to put the device into.
690 */
691static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
692{
693 if (state == PCI_D0)
694 pci_platform_power_transition(dev, PCI_D0);
695}
696
697/**
698 * __pci_complete_power_transition - Complete power transition of a PCI device
699 * @dev: PCI device to handle.
700 * @state: State to put the device into.
701 *
702 * This function should not be called directly by device drivers.
703 */
704int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
705{
Matthew Garrettcc2893b2010-04-22 09:30:51 -0400706 return state >= PCI_D0 ?
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100707 pci_platform_power_transition(dev, state) : -EINVAL;
708}
709EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
710
711/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200712 * pci_set_power_state - Set the power state of a PCI device
713 * @dev: PCI device to handle.
714 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
715 *
Nick Andrew877d0312009-01-26 11:06:57 +0100716 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200717 * the device's PCI PM registers.
718 *
719 * RETURN VALUE:
720 * -EINVAL if the requested state is invalid.
721 * -EIO if device does not support PCI PM or its PM capabilities register has a
722 * wrong version, or device doesn't support the requested state.
723 * 0 if device already is in the requested state.
724 * 0 if device's power state has been successfully changed.
725 */
726int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
727{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200728 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200729
730 /* bound the state we're entering */
731 if (state > PCI_D3hot)
732 state = PCI_D3hot;
733 else if (state < PCI_D0)
734 state = PCI_D0;
735 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
736 /*
737 * If the device or the parent bridge do not support PCI PM,
738 * ignore the request if we're doing anything other than putting
739 * it into D0 (which would only happen on boot).
740 */
741 return 0;
742
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100743 __pci_start_power_transition(dev, state);
744
Alan Cox979b1792008-07-24 17:18:38 +0100745 /* This device is quirked not to be put into D3, so
746 don't put it in D3 */
747 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
748 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200749
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100750 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200751
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100752 if (!__pci_complete_power_transition(dev, state))
753 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000754 /*
755 * When aspm_policy is "powersave" this call ensures
756 * that ASPM is configured.
757 */
758 if (!error && dev->bus->self)
759 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200760
761 return error;
762}
763
764/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 * pci_choose_state - Choose the power state of a PCI device
766 * @dev: PCI device to be suspended
767 * @state: target sleep state for the whole system. This is the value
768 * that is passed to suspend() function.
769 *
770 * Returns PCI power state suitable for given device and given system
771 * message.
772 */
773
774pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
775{
Shaohua Liab826ca2007-07-20 10:03:22 +0800776 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
779 return PCI_D0;
780
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200781 ret = platform_pci_choose_state(dev);
782 if (ret != PCI_POWER_ERROR)
783 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700784
785 switch (state.event) {
786 case PM_EVENT_ON:
787 return PCI_D0;
788 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700789 case PM_EVENT_PRETHAW:
790 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700791 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100792 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700793 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600795 dev_info(&dev->dev, "unrecognized suspend event %d\n",
796 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 BUG();
798 }
799 return PCI_D0;
800}
801
802EXPORT_SYMBOL(pci_choose_state);
803
Yu Zhao89858512009-02-16 02:55:47 +0800804#define PCI_EXP_SAVE_REGS 7
805
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800806#define pcie_cap_has_devctl(type, flags) 1
807#define pcie_cap_has_lnkctl(type, flags) \
808 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
809 (type == PCI_EXP_TYPE_ROOT_PORT || \
810 type == PCI_EXP_TYPE_ENDPOINT || \
811 type == PCI_EXP_TYPE_LEG_END))
812#define pcie_cap_has_sltctl(type, flags) \
813 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
814 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
815 (type == PCI_EXP_TYPE_DOWNSTREAM && \
816 (flags & PCI_EXP_FLAGS_SLOT))))
817#define pcie_cap_has_rtctl(type, flags) \
818 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
819 (type == PCI_EXP_TYPE_ROOT_PORT || \
820 type == PCI_EXP_TYPE_RC_EC))
821#define pcie_cap_has_devctl2(type, flags) \
822 ((flags & PCI_EXP_FLAGS_VERS) > 1)
823#define pcie_cap_has_lnkctl2(type, flags) \
824 ((flags & PCI_EXP_FLAGS_VERS) > 1)
825#define pcie_cap_has_sltctl2(type, flags) \
826 ((flags & PCI_EXP_FLAGS_VERS) > 1)
827
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300828static int pci_save_pcie_state(struct pci_dev *dev)
829{
830 int pos, i = 0;
831 struct pci_cap_saved_state *save_state;
832 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800833 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300834
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900835 pos = pci_pcie_cap(dev);
836 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300837 return 0;
838
Eric W. Biederman9f355752007-03-08 13:06:13 -0700839 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300840 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800841 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300842 return -ENOMEM;
843 }
Alex Williamson24a47422011-05-10 10:02:11 -0600844 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300845
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800846 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
847
848 if (pcie_cap_has_devctl(dev->pcie_type, flags))
849 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
850 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
851 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
852 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
853 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
854 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
855 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
856 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
857 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
858 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
859 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
860 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
861 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100862
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300863 return 0;
864}
865
866static void pci_restore_pcie_state(struct pci_dev *dev)
867{
868 int i = 0, pos;
869 struct pci_cap_saved_state *save_state;
870 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800871 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300872
873 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
874 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
875 if (!save_state || pos <= 0)
876 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600877 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300878
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800879 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
880
881 if (pcie_cap_has_devctl(dev->pcie_type, flags))
882 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
883 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
884 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
885 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
886 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
887 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
888 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
889 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
890 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
891 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
892 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
893 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
894 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300895}
896
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800897
898static int pci_save_pcix_state(struct pci_dev *dev)
899{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100900 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800901 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800902
903 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
904 if (pos <= 0)
905 return 0;
906
Shaohua Lif34303d2007-12-18 09:56:47 +0800907 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800908 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800909 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 return -ENOMEM;
911 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800912
Alex Williamson24a47422011-05-10 10:02:11 -0600913 pci_read_config_word(dev, pos + PCI_X_CMD,
914 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100915
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800916 return 0;
917}
918
919static void pci_restore_pcix_state(struct pci_dev *dev)
920{
921 int i = 0, pos;
922 struct pci_cap_saved_state *save_state;
923 u16 *cap;
924
925 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
926 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
927 if (!save_state || pos <= 0)
928 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600929 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800930
931 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800932}
933
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935/**
936 * pci_save_state - save the PCI configuration space of a device before suspending
937 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 */
939int
940pci_save_state(struct pci_dev *dev)
941{
942 int i;
943 /* XXX: 100% dword access ok here? */
944 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200945 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100946 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300947 if ((i = pci_save_pcie_state(dev)) != 0)
948 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800949 if ((i = pci_save_pcix_state(dev)) != 0)
950 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return 0;
952}
953
954/**
955 * pci_restore_state - Restore the saved state of a PCI device
956 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 */
Jon Mason1d3c16a2010-11-30 17:43:26 -0600958void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959{
960 int i;
Al Virob4482a42007-10-14 19:35:40 +0100961 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Alek Duc82f63e2009-08-08 08:46:19 +0800963 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -0600964 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200965
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300966 /* PCI Express register must be restored first */
967 pci_restore_pcie_state(dev);
968
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700969 /*
970 * The Base Address register should be programmed before the command
971 * register(s)
972 */
973 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700974 pci_read_config_dword(dev, i * 4, &val);
975 if (val != dev->saved_config_space[i]) {
Vincent Palatin85b85822011-12-05 11:51:18 -0800976 dev_dbg(&dev->dev, "restoring config "
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600977 "space at offset %#x (was %#x, writing %#x)\n",
978 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700979 pci_write_config_dword(dev,i * 4,
980 dev->saved_config_space[i]);
981 }
982 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800983 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800984 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800985 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100986
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200987 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988}
989
Alex Williamsonffbdd3f2011-05-10 10:02:27 -0600990struct pci_saved_state {
991 u32 config_space[16];
992 struct pci_cap_saved_data cap[0];
993};
994
995/**
996 * pci_store_saved_state - Allocate and return an opaque struct containing
997 * the device saved state.
998 * @dev: PCI device that we're dealing with
999 *
1000 * Rerturn NULL if no state or error.
1001 */
1002struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1003{
1004 struct pci_saved_state *state;
1005 struct pci_cap_saved_state *tmp;
1006 struct pci_cap_saved_data *cap;
1007 struct hlist_node *pos;
1008 size_t size;
1009
1010 if (!dev->state_saved)
1011 return NULL;
1012
1013 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1014
1015 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1016 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1017
1018 state = kzalloc(size, GFP_KERNEL);
1019 if (!state)
1020 return NULL;
1021
1022 memcpy(state->config_space, dev->saved_config_space,
1023 sizeof(state->config_space));
1024
1025 cap = state->cap;
1026 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1027 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1028 memcpy(cap, &tmp->cap, len);
1029 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1030 }
1031 /* Empty cap_save terminates list */
1032
1033 return state;
1034}
1035EXPORT_SYMBOL_GPL(pci_store_saved_state);
1036
1037/**
1038 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1039 * @dev: PCI device that we're dealing with
1040 * @state: Saved state returned from pci_store_saved_state()
1041 */
1042int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1043{
1044 struct pci_cap_saved_data *cap;
1045
1046 dev->state_saved = false;
1047
1048 if (!state)
1049 return 0;
1050
1051 memcpy(dev->saved_config_space, state->config_space,
1052 sizeof(state->config_space));
1053
1054 cap = state->cap;
1055 while (cap->size) {
1056 struct pci_cap_saved_state *tmp;
1057
1058 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1059 if (!tmp || tmp->cap.size != cap->size)
1060 return -EINVAL;
1061
1062 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1063 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1064 sizeof(struct pci_cap_saved_data) + cap->size);
1065 }
1066
1067 dev->state_saved = true;
1068 return 0;
1069}
1070EXPORT_SYMBOL_GPL(pci_load_saved_state);
1071
1072/**
1073 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1074 * and free the memory allocated for it.
1075 * @dev: PCI device that we're dealing with
1076 * @state: Pointer to saved state returned from pci_store_saved_state()
1077 */
1078int pci_load_and_free_saved_state(struct pci_dev *dev,
1079 struct pci_saved_state **state)
1080{
1081 int ret = pci_load_saved_state(dev, *state);
1082 kfree(*state);
1083 *state = NULL;
1084 return ret;
1085}
1086EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1087
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001088static int do_pci_enable_device(struct pci_dev *dev, int bars)
1089{
1090 int err;
1091
1092 err = pci_set_power_state(dev, PCI_D0);
1093 if (err < 0 && err != -EIO)
1094 return err;
1095 err = pcibios_enable_device(dev, bars);
1096 if (err < 0)
1097 return err;
1098 pci_fixup_device(pci_fixup_enable, dev);
1099
1100 return 0;
1101}
1102
1103/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001104 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001105 * @dev: PCI device to be resumed
1106 *
1107 * Note this function is a backend of pci_default_resume and is not supposed
1108 * to be called by normal code, write proper resume handler and use it instead.
1109 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001110int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001111{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001112 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001113 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1114 return 0;
1115}
1116
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001117static int __pci_enable_device_flags(struct pci_dev *dev,
1118 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001121 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Jesse Barnes97c145f2010-11-05 15:16:36 -04001123 /*
1124 * Power state could be unknown at this point, either due to a fresh
1125 * boot or a device removal call. So get the current power state
1126 * so that things like MSI message writing will behave as expected
1127 * (e.g. if the device really is in D0 at enable time).
1128 */
1129 if (dev->pm_cap) {
1130 u16 pmcsr;
1131 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1132 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1133 }
1134
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001135 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1136 return 0; /* already enabled */
1137
Yinghai Lu497f16f2011-12-17 18:33:37 -08001138 /* only skip sriov related */
1139 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1140 if (dev->resource[i].flags & flags)
1141 bars |= (1 << i);
1142 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001143 if (dev->resource[i].flags & flags)
1144 bars |= (1 << i);
1145
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001146 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001147 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001148 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001149 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150}
1151
1152/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001153 * pci_enable_device_io - Initialize a device for use with IO space
1154 * @dev: PCI device to be initialized
1155 *
1156 * Initialize device before it's used by a driver. Ask low-level code
1157 * to enable I/O resources. Wake up the device if it was suspended.
1158 * Beware, this function can fail.
1159 */
1160int pci_enable_device_io(struct pci_dev *dev)
1161{
1162 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1163}
1164
1165/**
1166 * pci_enable_device_mem - Initialize a device for use with Memory space
1167 * @dev: PCI device to be initialized
1168 *
1169 * Initialize device before it's used by a driver. Ask low-level code
1170 * to enable Memory resources. Wake up the device if it was suspended.
1171 * Beware, this function can fail.
1172 */
1173int pci_enable_device_mem(struct pci_dev *dev)
1174{
1175 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1176}
1177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178/**
1179 * pci_enable_device - Initialize device before it's used by a driver.
1180 * @dev: PCI device to be initialized
1181 *
1182 * Initialize device before it's used by a driver. Ask low-level code
1183 * to enable I/O and memory. Wake up the device if it was suspended.
1184 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001185 *
1186 * Note we don't actually enable the device many times if we call
1187 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001189int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001191 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
Tejun Heo9ac78492007-01-20 16:00:26 +09001194/*
1195 * Managed PCI resources. This manages device on/off, intx/msi/msix
1196 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1197 * there's no need to track it separately. pci_devres is initialized
1198 * when a device is enabled using managed PCI device enable interface.
1199 */
1200struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001201 unsigned int enabled:1;
1202 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001203 unsigned int orig_intx:1;
1204 unsigned int restore_intx:1;
1205 u32 region_mask;
1206};
1207
1208static void pcim_release(struct device *gendev, void *res)
1209{
1210 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1211 struct pci_devres *this = res;
1212 int i;
1213
1214 if (dev->msi_enabled)
1215 pci_disable_msi(dev);
1216 if (dev->msix_enabled)
1217 pci_disable_msix(dev);
1218
1219 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1220 if (this->region_mask & (1 << i))
1221 pci_release_region(dev, i);
1222
1223 if (this->restore_intx)
1224 pci_intx(dev, this->orig_intx);
1225
Tejun Heo7f375f32007-02-25 04:36:01 -08001226 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001227 pci_disable_device(dev);
1228}
1229
1230static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1231{
1232 struct pci_devres *dr, *new_dr;
1233
1234 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1235 if (dr)
1236 return dr;
1237
1238 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1239 if (!new_dr)
1240 return NULL;
1241 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1242}
1243
1244static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1245{
1246 if (pci_is_managed(pdev))
1247 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1248 return NULL;
1249}
1250
1251/**
1252 * pcim_enable_device - Managed pci_enable_device()
1253 * @pdev: PCI device to be initialized
1254 *
1255 * Managed pci_enable_device().
1256 */
1257int pcim_enable_device(struct pci_dev *pdev)
1258{
1259 struct pci_devres *dr;
1260 int rc;
1261
1262 dr = get_pci_dr(pdev);
1263 if (unlikely(!dr))
1264 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001265 if (dr->enabled)
1266 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001267
1268 rc = pci_enable_device(pdev);
1269 if (!rc) {
1270 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001271 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001272 }
1273 return rc;
1274}
1275
1276/**
1277 * pcim_pin_device - Pin managed PCI device
1278 * @pdev: PCI device to pin
1279 *
1280 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1281 * driver detach. @pdev must have been enabled with
1282 * pcim_enable_device().
1283 */
1284void pcim_pin_device(struct pci_dev *pdev)
1285{
1286 struct pci_devres *dr;
1287
1288 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001289 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001290 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001291 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001292}
1293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294/**
1295 * pcibios_disable_device - disable arch specific PCI resources for device dev
1296 * @dev: the PCI device to disable
1297 *
1298 * Disables architecture specific PCI resources for the device. This
1299 * is the default implementation. Architecture implementations can
1300 * override this.
1301 */
1302void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1303
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001304static void do_pci_disable_device(struct pci_dev *dev)
1305{
1306 u16 pci_command;
1307
1308 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1309 if (pci_command & PCI_COMMAND_MASTER) {
1310 pci_command &= ~PCI_COMMAND_MASTER;
1311 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1312 }
1313
1314 pcibios_disable_device(dev);
1315}
1316
1317/**
1318 * pci_disable_enabled_device - Disable device without updating enable_cnt
1319 * @dev: PCI device to disable
1320 *
1321 * NOTE: This function is a backend of PCI power management routines and is
1322 * not supposed to be called drivers.
1323 */
1324void pci_disable_enabled_device(struct pci_dev *dev)
1325{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001326 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001327 do_pci_disable_device(dev);
1328}
1329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330/**
1331 * pci_disable_device - Disable PCI device after use
1332 * @dev: PCI device to be disabled
1333 *
1334 * Signal to the system that the PCI device is not in use by the system
1335 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001336 *
1337 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001338 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 */
1340void
1341pci_disable_device(struct pci_dev *dev)
1342{
Tejun Heo9ac78492007-01-20 16:00:26 +09001343 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001344
Tejun Heo9ac78492007-01-20 16:00:26 +09001345 dr = find_pci_dr(dev);
1346 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001347 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001348
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001349 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1350 return;
1351
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001352 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001354 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355}
1356
1357/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001358 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001359 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001360 * @state: Reset state to enter into
1361 *
1362 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001363 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001364 * implementation. Architecture implementations can override this.
1365 */
1366int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1367 enum pcie_reset_state state)
1368{
1369 return -EINVAL;
1370}
1371
1372/**
1373 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001374 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001375 * @state: Reset state to enter into
1376 *
1377 *
1378 * Sets the PCI reset state for the device.
1379 */
1380int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1381{
1382 return pcibios_set_pcie_reset_state(dev, state);
1383}
1384
1385/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001386 * pci_check_pme_status - Check if given device has generated PME.
1387 * @dev: Device to check.
1388 *
1389 * Check the PME status of the device and if set, clear it and clear PME enable
1390 * (if set). Return 'true' if PME status and PME enable were both set or
1391 * 'false' otherwise.
1392 */
1393bool pci_check_pme_status(struct pci_dev *dev)
1394{
1395 int pmcsr_pos;
1396 u16 pmcsr;
1397 bool ret = false;
1398
1399 if (!dev->pm_cap)
1400 return false;
1401
1402 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1403 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1404 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1405 return false;
1406
1407 /* Clear PME status. */
1408 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1409 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1410 /* Disable PME to avoid interrupt flood. */
1411 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1412 ret = true;
1413 }
1414
1415 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1416
1417 return ret;
1418}
1419
1420/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001421 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1422 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001423 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001424 *
1425 * Check if @dev has generated PME and queue a resume request for it in that
1426 * case.
1427 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001428static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001429{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001430 if (pme_poll_reset && dev->pme_poll)
1431 dev->pme_poll = false;
1432
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001433 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001434 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001435 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001436 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001437 return 0;
1438}
1439
1440/**
1441 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1442 * @bus: Top bus of the subtree to walk.
1443 */
1444void pci_pme_wakeup_bus(struct pci_bus *bus)
1445{
1446 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001447 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001448}
1449
1450/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001451 * pci_pme_capable - check the capability of PCI device to generate PME#
1452 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001453 * @state: PCI state from which device will issue PME#.
1454 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001455bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001456{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001457 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001458 return false;
1459
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001460 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001461}
1462
Matthew Garrettdf17e622010-10-04 14:22:29 -04001463static void pci_pme_list_scan(struct work_struct *work)
1464{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001465 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001466
1467 mutex_lock(&pci_pme_list_mutex);
1468 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001469 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1470 if (pme_dev->dev->pme_poll) {
1471 pci_pme_wakeup(pme_dev->dev, NULL);
1472 } else {
1473 list_del(&pme_dev->list);
1474 kfree(pme_dev);
1475 }
1476 }
1477 if (!list_empty(&pci_pme_list))
1478 schedule_delayed_work(&pci_pme_work,
1479 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001480 }
1481 mutex_unlock(&pci_pme_list_mutex);
1482}
1483
1484/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001485 * pci_pme_active - enable or disable PCI device's PME# function
1486 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001487 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1488 *
1489 * The caller must verify that the device is capable of generating PME# before
1490 * calling this function with @enable equal to 'true'.
1491 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001492void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001493{
1494 u16 pmcsr;
1495
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001496 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001497 return;
1498
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001499 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001500 /* Clear PME_Status by writing 1 to it and enable PME# */
1501 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1502 if (!enable)
1503 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1504
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001505 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001506
Matthew Garrettdf17e622010-10-04 14:22:29 -04001507 /* PCI (as opposed to PCIe) PME requires that the device have
1508 its PME# line hooked up correctly. Not all hardware vendors
1509 do this, so the PME never gets delivered and the device
1510 remains asleep. The easiest way around this is to
1511 periodically walk the list of suspended devices and check
1512 whether any have their PME flag set. The assumption is that
1513 we'll wake up often enough anyway that this won't be a huge
1514 hit, and the power savings from the devices will still be a
1515 win. */
1516
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001517 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001518 struct pci_pme_device *pme_dev;
1519 if (enable) {
1520 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1521 GFP_KERNEL);
1522 if (!pme_dev)
1523 goto out;
1524 pme_dev->dev = dev;
1525 mutex_lock(&pci_pme_list_mutex);
1526 list_add(&pme_dev->list, &pci_pme_list);
1527 if (list_is_singular(&pci_pme_list))
1528 schedule_delayed_work(&pci_pme_work,
1529 msecs_to_jiffies(PME_TIMEOUT));
1530 mutex_unlock(&pci_pme_list_mutex);
1531 } else {
1532 mutex_lock(&pci_pme_list_mutex);
1533 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1534 if (pme_dev->dev == dev) {
1535 list_del(&pme_dev->list);
1536 kfree(pme_dev);
1537 break;
1538 }
1539 }
1540 mutex_unlock(&pci_pme_list_mutex);
1541 }
1542 }
1543
1544out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001545 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001546}
1547
1548/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001549 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001550 * @dev: PCI device affected
1551 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001552 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001553 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 *
David Brownell075c1772007-04-26 00:12:06 -07001555 * This enables the device as a wakeup event source, or disables it.
1556 * When such events involves platform-specific hooks, those hooks are
1557 * called automatically by this routine.
1558 *
1559 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001560 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001561 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001562 * RETURN VALUE:
1563 * 0 is returned on success
1564 * -EINVAL is returned if device is not supposed to wake up the system
1565 * Error code depending on the platform is returned if both the platform and
1566 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001568int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1569 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001571 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001573 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001574 return -EINVAL;
1575
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001576 /* Don't do the same thing twice in a row for one device. */
1577 if (!!enable == !!dev->wakeup_prepared)
1578 return 0;
1579
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001580 /*
1581 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1582 * Anderson we should be doing PME# wake enable followed by ACPI wake
1583 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001584 */
1585
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001586 if (enable) {
1587 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001588
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001589 if (pci_pme_capable(dev, state))
1590 pci_pme_active(dev, true);
1591 else
1592 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001593 error = runtime ? platform_pci_run_wake(dev, true) :
1594 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001595 if (ret)
1596 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001597 if (!ret)
1598 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001599 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001600 if (runtime)
1601 platform_pci_run_wake(dev, false);
1602 else
1603 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001604 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001605 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001606 }
1607
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001608 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001609}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001610EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001611
1612/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001613 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1614 * @dev: PCI device to prepare
1615 * @enable: True to enable wake-up event generation; false to disable
1616 *
1617 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1618 * and this function allows them to set that up cleanly - pci_enable_wake()
1619 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1620 * ordering constraints.
1621 *
1622 * This function only returns error code if the device is not capable of
1623 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1624 * enable wake-up power for it.
1625 */
1626int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1627{
1628 return pci_pme_capable(dev, PCI_D3cold) ?
1629 pci_enable_wake(dev, PCI_D3cold, enable) :
1630 pci_enable_wake(dev, PCI_D3hot, enable);
1631}
1632
1633/**
Jesse Barnes37139072008-07-28 11:49:26 -07001634 * pci_target_state - find an appropriate low power state for a given PCI dev
1635 * @dev: PCI device
1636 *
1637 * Use underlying platform code to find a supported low power state for @dev.
1638 * If the platform can't manage @dev, return the deepest state from which it
1639 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001640 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001641pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001642{
1643 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001644
1645 if (platform_pci_power_manageable(dev)) {
1646 /*
1647 * Call the platform to choose the target state of the device
1648 * and enable wake-up from this state if supported.
1649 */
1650 pci_power_t state = platform_pci_choose_state(dev);
1651
1652 switch (state) {
1653 case PCI_POWER_ERROR:
1654 case PCI_UNKNOWN:
1655 break;
1656 case PCI_D1:
1657 case PCI_D2:
1658 if (pci_no_d1d2(dev))
1659 break;
1660 default:
1661 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001662 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001663 } else if (!dev->pm_cap) {
1664 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001665 } else if (device_may_wakeup(&dev->dev)) {
1666 /*
1667 * Find the deepest state from which the device can generate
1668 * wake-up events, make it the target state and enable device
1669 * to generate PME#.
1670 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001671 if (dev->pme_support) {
1672 while (target_state
1673 && !(dev->pme_support & (1 << target_state)))
1674 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001675 }
1676 }
1677
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001678 return target_state;
1679}
1680
1681/**
1682 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1683 * @dev: Device to handle.
1684 *
1685 * Choose the power state appropriate for the device depending on whether
1686 * it can wake up the system and/or is power manageable by the platform
1687 * (PCI_D3hot is the default) and put the device into that state.
1688 */
1689int pci_prepare_to_sleep(struct pci_dev *dev)
1690{
1691 pci_power_t target_state = pci_target_state(dev);
1692 int error;
1693
1694 if (target_state == PCI_POWER_ERROR)
1695 return -EIO;
1696
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001697 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001698
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001699 error = pci_set_power_state(dev, target_state);
1700
1701 if (error)
1702 pci_enable_wake(dev, target_state, false);
1703
1704 return error;
1705}
1706
1707/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001708 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001709 * @dev: Device to handle.
1710 *
Thomas Weber88393162010-03-16 11:47:56 +01001711 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001712 */
1713int pci_back_from_sleep(struct pci_dev *dev)
1714{
1715 pci_enable_wake(dev, PCI_D0, false);
1716 return pci_set_power_state(dev, PCI_D0);
1717}
1718
1719/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001720 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1721 * @dev: PCI device being suspended.
1722 *
1723 * Prepare @dev to generate wake-up events at run time and put it into a low
1724 * power state.
1725 */
1726int pci_finish_runtime_suspend(struct pci_dev *dev)
1727{
1728 pci_power_t target_state = pci_target_state(dev);
1729 int error;
1730
1731 if (target_state == PCI_POWER_ERROR)
1732 return -EIO;
1733
1734 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1735
1736 error = pci_set_power_state(dev, target_state);
1737
1738 if (error)
1739 __pci_enable_wake(dev, target_state, true, false);
1740
1741 return error;
1742}
1743
1744/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001745 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1746 * @dev: Device to check.
1747 *
1748 * Return true if the device itself is cabable of generating wake-up events
1749 * (through the platform or using the native PCIe PME) or if the device supports
1750 * PME and one of its upstream bridges can generate wake-up events.
1751 */
1752bool pci_dev_run_wake(struct pci_dev *dev)
1753{
1754 struct pci_bus *bus = dev->bus;
1755
1756 if (device_run_wake(&dev->dev))
1757 return true;
1758
1759 if (!dev->pme_support)
1760 return false;
1761
1762 while (bus->parent) {
1763 struct pci_dev *bridge = bus->self;
1764
1765 if (device_run_wake(&bridge->dev))
1766 return true;
1767
1768 bus = bus->parent;
1769 }
1770
1771 /* We have reached the root bus. */
1772 if (bus->bridge)
1773 return device_run_wake(bus->bridge);
1774
1775 return false;
1776}
1777EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1778
1779/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001780 * pci_pm_init - Initialize PM functions of given PCI device
1781 * @dev: PCI device to handle.
1782 */
1783void pci_pm_init(struct pci_dev *dev)
1784{
1785 int pm;
1786 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001787
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001788 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001789 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001790 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001791
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001792 dev->pm_cap = 0;
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 /* find PCI PM capability in list */
1795 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001796 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001797 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001799 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001801 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1802 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1803 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001804 return;
David Brownell075c1772007-04-26 00:12:06 -07001805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001807 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001808 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001809
1810 dev->d1_support = false;
1811 dev->d2_support = false;
1812 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001813 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001814 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001815 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001816 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001817
1818 if (dev->d1_support || dev->d2_support)
1819 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001820 dev->d1_support ? " D1" : "",
1821 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001822 }
1823
1824 pmc &= PCI_PM_CAP_PME_MASK;
1825 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001826 dev_printk(KERN_DEBUG, &dev->dev,
1827 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001828 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1829 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1830 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1831 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1832 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001833 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001834 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001835 /*
1836 * Make device's PM flags reflect the wake-up capability, but
1837 * let the user space enable it to wake up the system as needed.
1838 */
1839 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001840 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001841 pci_pme_active(dev, false);
1842 } else {
1843 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001844 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845}
1846
Yu Zhao58c3a722008-10-14 14:02:53 +08001847/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001848 * platform_pci_wakeup_init - init platform wakeup if present
1849 * @dev: PCI device
1850 *
1851 * Some devices don't have PCI PM caps but can still generate wakeup
1852 * events through platform methods (like ACPI events). If @dev supports
1853 * platform wakeup events, set the device flag to indicate as much. This
1854 * may be redundant if the device also supports PCI PM caps, but double
1855 * initialization should be safe in that case.
1856 */
1857void platform_pci_wakeup_init(struct pci_dev *dev)
1858{
1859 if (!platform_pci_can_wakeup(dev))
1860 return;
1861
1862 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001863 platform_pci_sleep_wake(dev, false);
1864}
1865
1866/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001867 * pci_add_save_buffer - allocate buffer for saving given capability registers
1868 * @dev: the PCI device
1869 * @cap: the capability to allocate the buffer for
1870 * @size: requested size of the buffer
1871 */
1872static int pci_add_cap_save_buffer(
1873 struct pci_dev *dev, char cap, unsigned int size)
1874{
1875 int pos;
1876 struct pci_cap_saved_state *save_state;
1877
1878 pos = pci_find_capability(dev, cap);
1879 if (pos <= 0)
1880 return 0;
1881
1882 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1883 if (!save_state)
1884 return -ENOMEM;
1885
Alex Williamson24a47422011-05-10 10:02:11 -06001886 save_state->cap.cap_nr = cap;
1887 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001888 pci_add_saved_cap(dev, save_state);
1889
1890 return 0;
1891}
1892
1893/**
1894 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1895 * @dev: the PCI device
1896 */
1897void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1898{
1899 int error;
1900
Yu Zhao89858512009-02-16 02:55:47 +08001901 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1902 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001903 if (error)
1904 dev_err(&dev->dev,
1905 "unable to preallocate PCI Express save buffer\n");
1906
1907 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1908 if (error)
1909 dev_err(&dev->dev,
1910 "unable to preallocate PCI-X save buffer\n");
1911}
1912
1913/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001914 * pci_enable_ari - enable ARI forwarding if hardware support it
1915 * @dev: the PCI device
1916 */
1917void pci_enable_ari(struct pci_dev *dev)
1918{
1919 int pos;
1920 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07001921 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001922 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001923
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001924 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001925 return;
1926
Zhao, Yu81135872008-10-23 13:15:39 +08001927 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001928 if (!pos)
1929 return;
1930
Zhao, Yu81135872008-10-23 13:15:39 +08001931 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001932 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001933 return;
1934
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001935 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001936 if (!pos)
1937 return;
1938
Chris Wright864d2962011-07-13 10:14:33 -07001939 /* ARI is a PCIe v2 feature */
1940 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1941 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1942 return;
1943
Zhao, Yu81135872008-10-23 13:15:39 +08001944 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001945 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1946 return;
1947
Zhao, Yu81135872008-10-23 13:15:39 +08001948 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001949 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001950 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001951
Zhao, Yu81135872008-10-23 13:15:39 +08001952 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001953}
1954
Jesse Barnesb48d4422010-10-19 13:07:57 -07001955/**
1956 * pci_enable_ido - enable ID-based ordering on a device
1957 * @dev: the PCI device
1958 * @type: which types of IDO to enable
1959 *
1960 * Enable ID-based ordering on @dev. @type can contain the bits
1961 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1962 * which types of transactions are allowed to be re-ordered.
1963 */
1964void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1965{
1966 int pos;
1967 u16 ctrl;
1968
1969 pos = pci_pcie_cap(dev);
1970 if (!pos)
1971 return;
1972
1973 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
1974 if (type & PCI_EXP_IDO_REQUEST)
1975 ctrl |= PCI_EXP_IDO_REQ_EN;
1976 if (type & PCI_EXP_IDO_COMPLETION)
1977 ctrl |= PCI_EXP_IDO_CMP_EN;
1978 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
1979}
1980EXPORT_SYMBOL(pci_enable_ido);
1981
1982/**
1983 * pci_disable_ido - disable ID-based ordering on a device
1984 * @dev: the PCI device
1985 * @type: which types of IDO to disable
1986 */
1987void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1988{
1989 int pos;
1990 u16 ctrl;
1991
1992 if (!pci_is_pcie(dev))
1993 return;
1994
1995 pos = pci_pcie_cap(dev);
1996 if (!pos)
1997 return;
1998
1999 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2000 if (type & PCI_EXP_IDO_REQUEST)
2001 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2002 if (type & PCI_EXP_IDO_COMPLETION)
2003 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2004 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2005}
2006EXPORT_SYMBOL(pci_disable_ido);
2007
Jesse Barnes48a92a82011-01-10 12:46:36 -08002008/**
2009 * pci_enable_obff - enable optimized buffer flush/fill
2010 * @dev: PCI device
2011 * @type: type of signaling to use
2012 *
2013 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2014 * signaling if possible, falling back to message signaling only if
2015 * WAKE# isn't supported. @type should indicate whether the PCIe link
2016 * be brought out of L0s or L1 to send the message. It should be either
2017 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2018 *
2019 * If your device can benefit from receiving all messages, even at the
2020 * power cost of bringing the link back up from a low power state, use
2021 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2022 * preferred type).
2023 *
2024 * RETURNS:
2025 * Zero on success, appropriate error number on failure.
2026 */
2027int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2028{
2029 int pos;
2030 u32 cap;
2031 u16 ctrl;
2032 int ret;
2033
2034 if (!pci_is_pcie(dev))
2035 return -ENOTSUPP;
2036
2037 pos = pci_pcie_cap(dev);
2038 if (!pos)
2039 return -ENOTSUPP;
2040
2041 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2042 if (!(cap & PCI_EXP_OBFF_MASK))
2043 return -ENOTSUPP; /* no OBFF support at all */
2044
2045 /* Make sure the topology supports OBFF as well */
2046 if (dev->bus) {
2047 ret = pci_enable_obff(dev->bus->self, type);
2048 if (ret)
2049 return ret;
2050 }
2051
2052 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2053 if (cap & PCI_EXP_OBFF_WAKE)
2054 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2055 else {
2056 switch (type) {
2057 case PCI_EXP_OBFF_SIGNAL_L0:
2058 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2059 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2060 break;
2061 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2062 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2063 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2064 break;
2065 default:
2066 WARN(1, "bad OBFF signal type\n");
2067 return -ENOTSUPP;
2068 }
2069 }
2070 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2071
2072 return 0;
2073}
2074EXPORT_SYMBOL(pci_enable_obff);
2075
2076/**
2077 * pci_disable_obff - disable optimized buffer flush/fill
2078 * @dev: PCI device
2079 *
2080 * Disable OBFF on @dev.
2081 */
2082void pci_disable_obff(struct pci_dev *dev)
2083{
2084 int pos;
2085 u16 ctrl;
2086
2087 if (!pci_is_pcie(dev))
2088 return;
2089
2090 pos = pci_pcie_cap(dev);
2091 if (!pos)
2092 return;
2093
2094 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2095 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2096 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2097}
2098EXPORT_SYMBOL(pci_disable_obff);
2099
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002100/**
2101 * pci_ltr_supported - check whether a device supports LTR
2102 * @dev: PCI device
2103 *
2104 * RETURNS:
2105 * True if @dev supports latency tolerance reporting, false otherwise.
2106 */
2107bool pci_ltr_supported(struct pci_dev *dev)
2108{
2109 int pos;
2110 u32 cap;
2111
2112 if (!pci_is_pcie(dev))
2113 return false;
2114
2115 pos = pci_pcie_cap(dev);
2116 if (!pos)
2117 return false;
2118
2119 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2120
2121 return cap & PCI_EXP_DEVCAP2_LTR;
2122}
2123EXPORT_SYMBOL(pci_ltr_supported);
2124
2125/**
2126 * pci_enable_ltr - enable latency tolerance reporting
2127 * @dev: PCI device
2128 *
2129 * Enable LTR on @dev if possible, which means enabling it first on
2130 * upstream ports.
2131 *
2132 * RETURNS:
2133 * Zero on success, errno on failure.
2134 */
2135int pci_enable_ltr(struct pci_dev *dev)
2136{
2137 int pos;
2138 u16 ctrl;
2139 int ret;
2140
2141 if (!pci_ltr_supported(dev))
2142 return -ENOTSUPP;
2143
2144 pos = pci_pcie_cap(dev);
2145 if (!pos)
2146 return -ENOTSUPP;
2147
2148 /* Only primary function can enable/disable LTR */
2149 if (PCI_FUNC(dev->devfn) != 0)
2150 return -EINVAL;
2151
2152 /* Enable upstream ports first */
2153 if (dev->bus) {
2154 ret = pci_enable_ltr(dev->bus->self);
2155 if (ret)
2156 return ret;
2157 }
2158
2159 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2160 ctrl |= PCI_EXP_LTR_EN;
2161 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2162
2163 return 0;
2164}
2165EXPORT_SYMBOL(pci_enable_ltr);
2166
2167/**
2168 * pci_disable_ltr - disable latency tolerance reporting
2169 * @dev: PCI device
2170 */
2171void pci_disable_ltr(struct pci_dev *dev)
2172{
2173 int pos;
2174 u16 ctrl;
2175
2176 if (!pci_ltr_supported(dev))
2177 return;
2178
2179 pos = pci_pcie_cap(dev);
2180 if (!pos)
2181 return;
2182
2183 /* Only primary function can enable/disable LTR */
2184 if (PCI_FUNC(dev->devfn) != 0)
2185 return;
2186
2187 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2188 ctrl &= ~PCI_EXP_LTR_EN;
2189 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2190}
2191EXPORT_SYMBOL(pci_disable_ltr);
2192
2193static int __pci_ltr_scale(int *val)
2194{
2195 int scale = 0;
2196
2197 while (*val > 1023) {
2198 *val = (*val + 31) / 32;
2199 scale++;
2200 }
2201 return scale;
2202}
2203
2204/**
2205 * pci_set_ltr - set LTR latency values
2206 * @dev: PCI device
2207 * @snoop_lat_ns: snoop latency in nanoseconds
2208 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2209 *
2210 * Figure out the scale and set the LTR values accordingly.
2211 */
2212int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2213{
2214 int pos, ret, snoop_scale, nosnoop_scale;
2215 u16 val;
2216
2217 if (!pci_ltr_supported(dev))
2218 return -ENOTSUPP;
2219
2220 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2221 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2222
2223 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2224 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2225 return -EINVAL;
2226
2227 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2228 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2229 return -EINVAL;
2230
2231 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2232 if (!pos)
2233 return -ENOTSUPP;
2234
2235 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2236 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2237 if (ret != 4)
2238 return -EIO;
2239
2240 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2241 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2242 if (ret != 4)
2243 return -EIO;
2244
2245 return 0;
2246}
2247EXPORT_SYMBOL(pci_set_ltr);
2248
Chris Wright5d990b62009-12-04 12:15:21 -08002249static int pci_acs_enable;
2250
2251/**
2252 * pci_request_acs - ask for ACS to be enabled if supported
2253 */
2254void pci_request_acs(void)
2255{
2256 pci_acs_enable = 1;
2257}
2258
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002259/**
Allen Kayae21ee62009-10-07 10:27:17 -07002260 * pci_enable_acs - enable ACS if hardware support it
2261 * @dev: the PCI device
2262 */
2263void pci_enable_acs(struct pci_dev *dev)
2264{
2265 int pos;
2266 u16 cap;
2267 u16 ctrl;
2268
Chris Wright5d990b62009-12-04 12:15:21 -08002269 if (!pci_acs_enable)
2270 return;
2271
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002272 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002273 return;
2274
2275 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2276 if (!pos)
2277 return;
2278
2279 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2280 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2281
2282 /* Source Validation */
2283 ctrl |= (cap & PCI_ACS_SV);
2284
2285 /* P2P Request Redirect */
2286 ctrl |= (cap & PCI_ACS_RR);
2287
2288 /* P2P Completion Redirect */
2289 ctrl |= (cap & PCI_ACS_CR);
2290
2291 /* Upstream Forwarding */
2292 ctrl |= (cap & PCI_ACS_UF);
2293
2294 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2295}
2296
2297/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002298 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2299 * @dev: the PCI device
2300 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2301 *
2302 * Perform INTx swizzling for a device behind one level of bridge. This is
2303 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002304 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2305 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2306 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002307 */
2308u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2309{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002310 int slot;
2311
2312 if (pci_ari_enabled(dev->bus))
2313 slot = 0;
2314 else
2315 slot = PCI_SLOT(dev->devfn);
2316
2317 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002318}
2319
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320int
2321pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2322{
2323 u8 pin;
2324
Kristen Accardi514d2072005-11-02 16:24:39 -08002325 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 if (!pin)
2327 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002328
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002329 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002330 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 dev = dev->bus->self;
2332 }
2333 *bridge = dev;
2334 return pin;
2335}
2336
2337/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002338 * pci_common_swizzle - swizzle INTx all the way to root bridge
2339 * @dev: the PCI device
2340 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2341 *
2342 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2343 * bridges all the way up to a PCI root bus.
2344 */
2345u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2346{
2347 u8 pin = *pinp;
2348
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002349 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002350 pin = pci_swizzle_interrupt_pin(dev, pin);
2351 dev = dev->bus->self;
2352 }
2353 *pinp = pin;
2354 return PCI_SLOT(dev->devfn);
2355}
2356
2357/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 * pci_release_region - Release a PCI bar
2359 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2360 * @bar: BAR to release
2361 *
2362 * Releases the PCI I/O and memory resources previously reserved by a
2363 * successful call to pci_request_region. Call this function only
2364 * after all use of the PCI regions has ceased.
2365 */
2366void pci_release_region(struct pci_dev *pdev, int bar)
2367{
Tejun Heo9ac78492007-01-20 16:00:26 +09002368 struct pci_devres *dr;
2369
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 if (pci_resource_len(pdev, bar) == 0)
2371 return;
2372 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2373 release_region(pci_resource_start(pdev, bar),
2374 pci_resource_len(pdev, bar));
2375 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2376 release_mem_region(pci_resource_start(pdev, bar),
2377 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002378
2379 dr = find_pci_dr(pdev);
2380 if (dr)
2381 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382}
2383
2384/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002385 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 * @pdev: PCI device whose resources are to be reserved
2387 * @bar: BAR to be reserved
2388 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002389 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 *
2391 * Mark the PCI region associated with PCI device @pdev BR @bar as
2392 * being reserved by owner @res_name. Do not access any
2393 * address inside the PCI regions unless this call returns
2394 * successfully.
2395 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002396 * If @exclusive is set, then the region is marked so that userspace
2397 * is explicitly not allowed to map the resource via /dev/mem or
2398 * sysfs MMIO access.
2399 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 * Returns 0 on success, or %EBUSY on error. A warning
2401 * message is also printed on failure.
2402 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002403static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2404 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405{
Tejun Heo9ac78492007-01-20 16:00:26 +09002406 struct pci_devres *dr;
2407
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 if (pci_resource_len(pdev, bar) == 0)
2409 return 0;
2410
2411 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2412 if (!request_region(pci_resource_start(pdev, bar),
2413 pci_resource_len(pdev, bar), res_name))
2414 goto err_out;
2415 }
2416 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002417 if (!__request_mem_region(pci_resource_start(pdev, bar),
2418 pci_resource_len(pdev, bar), res_name,
2419 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 goto err_out;
2421 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002422
2423 dr = find_pci_dr(pdev);
2424 if (dr)
2425 dr->region_mask |= 1 << bar;
2426
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 return 0;
2428
2429err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002430 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002431 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 return -EBUSY;
2433}
2434
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002435/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002436 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002437 * @pdev: PCI device whose resources are to be reserved
2438 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002439 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002440 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002441 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002442 * being reserved by owner @res_name. Do not access any
2443 * address inside the PCI regions unless this call returns
2444 * successfully.
2445 *
2446 * Returns 0 on success, or %EBUSY on error. A warning
2447 * message is also printed on failure.
2448 */
2449int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2450{
2451 return __pci_request_region(pdev, bar, res_name, 0);
2452}
2453
2454/**
2455 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2456 * @pdev: PCI device whose resources are to be reserved
2457 * @bar: BAR to be reserved
2458 * @res_name: Name to be associated with resource.
2459 *
2460 * Mark the PCI region associated with PCI device @pdev BR @bar as
2461 * being reserved by owner @res_name. Do not access any
2462 * address inside the PCI regions unless this call returns
2463 * successfully.
2464 *
2465 * Returns 0 on success, or %EBUSY on error. A warning
2466 * message is also printed on failure.
2467 *
2468 * The key difference that _exclusive makes it that userspace is
2469 * explicitly not allowed to map the resource via /dev/mem or
2470 * sysfs.
2471 */
2472int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2473{
2474 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2475}
2476/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002477 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2478 * @pdev: PCI device whose resources were previously reserved
2479 * @bars: Bitmask of BARs to be released
2480 *
2481 * Release selected PCI I/O and memory resources previously reserved.
2482 * Call this function only after all use of the PCI regions has ceased.
2483 */
2484void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2485{
2486 int i;
2487
2488 for (i = 0; i < 6; i++)
2489 if (bars & (1 << i))
2490 pci_release_region(pdev, i);
2491}
2492
Arjan van de Vene8de1482008-10-22 19:55:31 -07002493int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2494 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002495{
2496 int i;
2497
2498 for (i = 0; i < 6; i++)
2499 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002500 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002501 goto err_out;
2502 return 0;
2503
2504err_out:
2505 while(--i >= 0)
2506 if (bars & (1 << i))
2507 pci_release_region(pdev, i);
2508
2509 return -EBUSY;
2510}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511
Arjan van de Vene8de1482008-10-22 19:55:31 -07002512
2513/**
2514 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2515 * @pdev: PCI device whose resources are to be reserved
2516 * @bars: Bitmask of BARs to be requested
2517 * @res_name: Name to be associated with resource
2518 */
2519int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2520 const char *res_name)
2521{
2522 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2523}
2524
2525int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2526 int bars, const char *res_name)
2527{
2528 return __pci_request_selected_regions(pdev, bars, res_name,
2529 IORESOURCE_EXCLUSIVE);
2530}
2531
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532/**
2533 * pci_release_regions - Release reserved PCI I/O and memory resources
2534 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2535 *
2536 * Releases all PCI I/O and memory resources previously reserved by a
2537 * successful call to pci_request_regions. Call this function only
2538 * after all use of the PCI regions has ceased.
2539 */
2540
2541void pci_release_regions(struct pci_dev *pdev)
2542{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002543 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544}
2545
2546/**
2547 * pci_request_regions - Reserved PCI I/O and memory resources
2548 * @pdev: PCI device whose resources are to be reserved
2549 * @res_name: Name to be associated with resource.
2550 *
2551 * Mark all PCI regions associated with PCI device @pdev as
2552 * being reserved by owner @res_name. Do not access any
2553 * address inside the PCI regions unless this call returns
2554 * successfully.
2555 *
2556 * Returns 0 on success, or %EBUSY on error. A warning
2557 * message is also printed on failure.
2558 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002559int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002561 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562}
2563
2564/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002565 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2566 * @pdev: PCI device whose resources are to be reserved
2567 * @res_name: Name to be associated with resource.
2568 *
2569 * Mark all PCI regions associated with PCI device @pdev as
2570 * being reserved by owner @res_name. Do not access any
2571 * address inside the PCI regions unless this call returns
2572 * successfully.
2573 *
2574 * pci_request_regions_exclusive() will mark the region so that
2575 * /dev/mem and the sysfs MMIO access will not be allowed.
2576 *
2577 * Returns 0 on success, or %EBUSY on error. A warning
2578 * message is also printed on failure.
2579 */
2580int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2581{
2582 return pci_request_selected_regions_exclusive(pdev,
2583 ((1 << 6) - 1), res_name);
2584}
2585
Ben Hutchings6a479072008-12-23 03:08:29 +00002586static void __pci_set_master(struct pci_dev *dev, bool enable)
2587{
2588 u16 old_cmd, cmd;
2589
2590 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2591 if (enable)
2592 cmd = old_cmd | PCI_COMMAND_MASTER;
2593 else
2594 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2595 if (cmd != old_cmd) {
2596 dev_dbg(&dev->dev, "%s bus mastering\n",
2597 enable ? "enabling" : "disabling");
2598 pci_write_config_word(dev, PCI_COMMAND, cmd);
2599 }
2600 dev->is_busmaster = enable;
2601}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002602
2603/**
Myron Stowe96c55902011-10-28 15:48:38 -06002604 * pcibios_set_master - enable PCI bus-mastering for device dev
2605 * @dev: the PCI device to enable
2606 *
2607 * Enables PCI bus-mastering for the device. This is the default
2608 * implementation. Architecture specific implementations can override
2609 * this if necessary.
2610 */
2611void __weak pcibios_set_master(struct pci_dev *dev)
2612{
2613 u8 lat;
2614
Myron Stowef6766782011-10-28 15:49:20 -06002615 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2616 if (pci_is_pcie(dev))
2617 return;
2618
Myron Stowe96c55902011-10-28 15:48:38 -06002619 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2620 if (lat < 16)
2621 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2622 else if (lat > pcibios_max_latency)
2623 lat = pcibios_max_latency;
2624 else
2625 return;
2626 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2627 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2628}
2629
2630/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 * pci_set_master - enables bus-mastering for device dev
2632 * @dev: the PCI device to enable
2633 *
2634 * Enables bus-mastering on the device and calls pcibios_set_master()
2635 * to do the needed arch specific settings.
2636 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002637void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638{
Ben Hutchings6a479072008-12-23 03:08:29 +00002639 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 pcibios_set_master(dev);
2641}
2642
Ben Hutchings6a479072008-12-23 03:08:29 +00002643/**
2644 * pci_clear_master - disables bus-mastering for device dev
2645 * @dev: the PCI device to disable
2646 */
2647void pci_clear_master(struct pci_dev *dev)
2648{
2649 __pci_set_master(dev, false);
2650}
2651
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002653 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2654 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002656 * Helper function for pci_set_mwi.
2657 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2659 *
2660 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2661 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002662int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663{
2664 u8 cacheline_size;
2665
2666 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002667 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668
2669 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2670 equal to or multiple of the right value. */
2671 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2672 if (cacheline_size >= pci_cache_line_size &&
2673 (cacheline_size % pci_cache_line_size) == 0)
2674 return 0;
2675
2676 /* Write the correct value. */
2677 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2678 /* Read it back. */
2679 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2680 if (cacheline_size == pci_cache_line_size)
2681 return 0;
2682
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002683 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2684 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685
2686 return -EINVAL;
2687}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002688EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2689
2690#ifdef PCI_DISABLE_MWI
2691int pci_set_mwi(struct pci_dev *dev)
2692{
2693 return 0;
2694}
2695
2696int pci_try_set_mwi(struct pci_dev *dev)
2697{
2698 return 0;
2699}
2700
2701void pci_clear_mwi(struct pci_dev *dev)
2702{
2703}
2704
2705#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706
2707/**
2708 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2709 * @dev: the PCI device for which MWI is enabled
2710 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002711 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 *
2713 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2714 */
2715int
2716pci_set_mwi(struct pci_dev *dev)
2717{
2718 int rc;
2719 u16 cmd;
2720
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002721 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 if (rc)
2723 return rc;
2724
2725 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2726 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002727 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 cmd |= PCI_COMMAND_INVALIDATE;
2729 pci_write_config_word(dev, PCI_COMMAND, cmd);
2730 }
2731
2732 return 0;
2733}
2734
2735/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002736 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2737 * @dev: the PCI device for which MWI is enabled
2738 *
2739 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2740 * Callers are not required to check the return value.
2741 *
2742 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2743 */
2744int pci_try_set_mwi(struct pci_dev *dev)
2745{
2746 int rc = pci_set_mwi(dev);
2747 return rc;
2748}
2749
2750/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2752 * @dev: the PCI device to disable
2753 *
2754 * Disables PCI Memory-Write-Invalidate transaction on the device
2755 */
2756void
2757pci_clear_mwi(struct pci_dev *dev)
2758{
2759 u16 cmd;
2760
2761 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2762 if (cmd & PCI_COMMAND_INVALIDATE) {
2763 cmd &= ~PCI_COMMAND_INVALIDATE;
2764 pci_write_config_word(dev, PCI_COMMAND, cmd);
2765 }
2766}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002767#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768
Brett M Russa04ce0f2005-08-15 15:23:41 -04002769/**
2770 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002771 * @pdev: the PCI device to operate on
2772 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002773 *
2774 * Enables/disables PCI INTx for device dev
2775 */
2776void
2777pci_intx(struct pci_dev *pdev, int enable)
2778{
2779 u16 pci_command, new;
2780
2781 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2782
2783 if (enable) {
2784 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2785 } else {
2786 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2787 }
2788
2789 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002790 struct pci_devres *dr;
2791
Brett M Russ2fd9d742005-09-09 10:02:22 -07002792 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002793
2794 dr = find_pci_dr(pdev);
2795 if (dr && !dr->restore_intx) {
2796 dr->restore_intx = 1;
2797 dr->orig_intx = !enable;
2798 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002799 }
2800}
2801
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002802/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002803 * pci_intx_mask_supported - probe for INTx masking support
2804 * @pdev: the PCI device to operate on
2805 *
2806 * Check if the device dev support INTx masking via the config space
2807 * command word.
2808 */
2809bool pci_intx_mask_supported(struct pci_dev *dev)
2810{
2811 bool mask_supported = false;
2812 u16 orig, new;
2813
2814 pci_cfg_access_lock(dev);
2815
2816 pci_read_config_word(dev, PCI_COMMAND, &orig);
2817 pci_write_config_word(dev, PCI_COMMAND,
2818 orig ^ PCI_COMMAND_INTX_DISABLE);
2819 pci_read_config_word(dev, PCI_COMMAND, &new);
2820
2821 /*
2822 * There's no way to protect against hardware bugs or detect them
2823 * reliably, but as long as we know what the value should be, let's
2824 * go ahead and check it.
2825 */
2826 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2827 dev_err(&dev->dev, "Command register changed from "
2828 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2829 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2830 mask_supported = true;
2831 pci_write_config_word(dev, PCI_COMMAND, orig);
2832 }
2833
2834 pci_cfg_access_unlock(dev);
2835 return mask_supported;
2836}
2837EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2838
2839static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2840{
2841 struct pci_bus *bus = dev->bus;
2842 bool mask_updated = true;
2843 u32 cmd_status_dword;
2844 u16 origcmd, newcmd;
2845 unsigned long flags;
2846 bool irq_pending;
2847
2848 /*
2849 * We do a single dword read to retrieve both command and status.
2850 * Document assumptions that make this possible.
2851 */
2852 BUILD_BUG_ON(PCI_COMMAND % 4);
2853 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2854
2855 raw_spin_lock_irqsave(&pci_lock, flags);
2856
2857 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2858
2859 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2860
2861 /*
2862 * Check interrupt status register to see whether our device
2863 * triggered the interrupt (when masking) or the next IRQ is
2864 * already pending (when unmasking).
2865 */
2866 if (mask != irq_pending) {
2867 mask_updated = false;
2868 goto done;
2869 }
2870
2871 origcmd = cmd_status_dword;
2872 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2873 if (mask)
2874 newcmd |= PCI_COMMAND_INTX_DISABLE;
2875 if (newcmd != origcmd)
2876 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2877
2878done:
2879 raw_spin_unlock_irqrestore(&pci_lock, flags);
2880
2881 return mask_updated;
2882}
2883
2884/**
2885 * pci_check_and_mask_intx - mask INTx on pending interrupt
2886 * @pdev: the PCI device to operate on
2887 *
2888 * Check if the device dev has its INTx line asserted, mask it and
2889 * return true in that case. False is returned if not interrupt was
2890 * pending.
2891 */
2892bool pci_check_and_mask_intx(struct pci_dev *dev)
2893{
2894 return pci_check_and_set_intx_mask(dev, true);
2895}
2896EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2897
2898/**
2899 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
2900 * @pdev: the PCI device to operate on
2901 *
2902 * Check if the device dev has its INTx line asserted, unmask it if not
2903 * and return true. False is returned and the mask remains active if
2904 * there was still an interrupt pending.
2905 */
2906bool pci_check_and_unmask_intx(struct pci_dev *dev)
2907{
2908 return pci_check_and_set_intx_mask(dev, false);
2909}
2910EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2911
2912/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002913 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002914 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002915 *
2916 * If you want to use msi see pci_enable_msi and friends.
2917 * This is a lower level primitive that allows us to disable
2918 * msi operation at the device level.
2919 */
2920void pci_msi_off(struct pci_dev *dev)
2921{
2922 int pos;
2923 u16 control;
2924
2925 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2926 if (pos) {
2927 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2928 control &= ~PCI_MSI_FLAGS_ENABLE;
2929 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2930 }
2931 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2932 if (pos) {
2933 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2934 control &= ~PCI_MSIX_FLAGS_ENABLE;
2935 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2936 }
2937}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06002938EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002939
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002940int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2941{
2942 return dma_set_max_seg_size(&dev->dev, size);
2943}
2944EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002945
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002946int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2947{
2948 return dma_set_seg_boundary(&dev->dev, mask);
2949}
2950EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002951
Yu Zhao8c1c6992009-06-13 15:52:13 +08002952static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002953{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002954 int i;
2955 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002956 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002957 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002958
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002959 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002960 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002961 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002962
2963 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002964 if (!(cap & PCI_EXP_DEVCAP_FLR))
2965 return -ENOTTY;
2966
Sheng Yangd91cdc72008-11-11 17:17:47 +08002967 if (probe)
2968 return 0;
2969
Sheng Yang8dd7f802008-10-21 17:38:25 +08002970 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002971 for (i = 0; i < 4; i++) {
2972 if (i)
2973 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002974
Yu Zhao8c1c6992009-06-13 15:52:13 +08002975 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2976 if (!(status & PCI_EXP_DEVSTA_TRPND))
2977 goto clear;
2978 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002979
Yu Zhao8c1c6992009-06-13 15:52:13 +08002980 dev_err(&dev->dev, "transaction is not cleared; "
2981 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002982
Yu Zhao8c1c6992009-06-13 15:52:13 +08002983clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002984 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2985 control |= PCI_EXP_DEVCTL_BCR_FLR;
2986 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2987
Yu Zhao8c1c6992009-06-13 15:52:13 +08002988 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002989
Sheng Yang8dd7f802008-10-21 17:38:25 +08002990 return 0;
2991}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002992
Yu Zhao8c1c6992009-06-13 15:52:13 +08002993static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002994{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002995 int i;
2996 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002997 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002998 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002999
Yu Zhao8c1c6992009-06-13 15:52:13 +08003000 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3001 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003002 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003003
3004 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003005 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3006 return -ENOTTY;
3007
3008 if (probe)
3009 return 0;
3010
Sheng Yang1ca88792008-11-11 17:17:48 +08003011 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003012 for (i = 0; i < 4; i++) {
3013 if (i)
3014 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003015
Yu Zhao8c1c6992009-06-13 15:52:13 +08003016 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3017 if (!(status & PCI_AF_STATUS_TP))
3018 goto clear;
3019 }
3020
3021 dev_err(&dev->dev, "transaction is not cleared; "
3022 "proceeding with reset anyway\n");
3023
3024clear:
3025 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003026 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003027
Sheng Yang1ca88792008-11-11 17:17:48 +08003028 return 0;
3029}
3030
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003031/**
3032 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3033 * @dev: Device to reset.
3034 * @probe: If set, only check if the device can be reset this way.
3035 *
3036 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3037 * unset, it will be reinitialized internally when going from PCI_D3hot to
3038 * PCI_D0. If that's the case and the device is not in a low-power state
3039 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3040 *
3041 * NOTE: This causes the caller to sleep for twice the device power transition
3042 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3043 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3044 * Moreover, only devices in D0 can be reset by this function.
3045 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003046static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003047{
Yu Zhaof85876b2009-06-13 15:52:14 +08003048 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003049
Yu Zhaof85876b2009-06-13 15:52:14 +08003050 if (!dev->pm_cap)
3051 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003052
Yu Zhaof85876b2009-06-13 15:52:14 +08003053 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3054 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3055 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003056
Yu Zhaof85876b2009-06-13 15:52:14 +08003057 if (probe)
3058 return 0;
3059
3060 if (dev->current_state != PCI_D0)
3061 return -EINVAL;
3062
3063 csr &= ~PCI_PM_CTRL_STATE_MASK;
3064 csr |= PCI_D3hot;
3065 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003066 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003067
3068 csr &= ~PCI_PM_CTRL_STATE_MASK;
3069 csr |= PCI_D0;
3070 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003071 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003072
3073 return 0;
3074}
3075
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003076static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3077{
3078 u16 ctrl;
3079 struct pci_dev *pdev;
3080
Yu Zhao654b75e2009-06-26 14:04:46 +08003081 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003082 return -ENOTTY;
3083
3084 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3085 if (pdev != dev)
3086 return -ENOTTY;
3087
3088 if (probe)
3089 return 0;
3090
3091 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3092 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3093 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3094 msleep(100);
3095
3096 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3097 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3098 msleep(100);
3099
3100 return 0;
3101}
3102
Yu Zhao8c1c6992009-06-13 15:52:13 +08003103static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003104{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003105 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003106
Yu Zhao8c1c6992009-06-13 15:52:13 +08003107 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003108
Yu Zhao8c1c6992009-06-13 15:52:13 +08003109 if (!probe) {
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003110 pci_cfg_access_lock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003111 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003112 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003113 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003114
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003115 rc = pci_dev_specific_reset(dev, probe);
3116 if (rc != -ENOTTY)
3117 goto done;
3118
Yu Zhao8c1c6992009-06-13 15:52:13 +08003119 rc = pcie_flr(dev, probe);
3120 if (rc != -ENOTTY)
3121 goto done;
3122
3123 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003124 if (rc != -ENOTTY)
3125 goto done;
3126
3127 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003128 if (rc != -ENOTTY)
3129 goto done;
3130
3131 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003132done:
3133 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003134 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003135 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003136 }
3137
3138 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003139}
3140
3141/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003142 * __pci_reset_function - reset a PCI device function
3143 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003144 *
3145 * Some devices allow an individual function to be reset without affecting
3146 * other functions in the same device. The PCI device must be responsive
3147 * to PCI config space in order to use this function.
3148 *
3149 * The device function is presumed to be unused when this function is called.
3150 * Resetting the device will make the contents of PCI configuration space
3151 * random, so any caller of this must be prepared to reinitialise the
3152 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3153 * etc.
3154 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003155 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003156 * device doesn't support resetting a single function.
3157 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003158int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003159{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003160 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003161}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003162EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003163
3164/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003165 * pci_probe_reset_function - check whether the device can be safely reset
3166 * @dev: PCI device to reset
3167 *
3168 * Some devices allow an individual function to be reset without affecting
3169 * other functions in the same device. The PCI device must be responsive
3170 * to PCI config space in order to use this function.
3171 *
3172 * Returns 0 if the device function can be reset or negative if the
3173 * device doesn't support resetting a single function.
3174 */
3175int pci_probe_reset_function(struct pci_dev *dev)
3176{
3177 return pci_dev_reset(dev, 1);
3178}
3179
3180/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003181 * pci_reset_function - quiesce and reset a PCI device function
3182 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003183 *
3184 * Some devices allow an individual function to be reset without affecting
3185 * other functions in the same device. The PCI device must be responsive
3186 * to PCI config space in order to use this function.
3187 *
3188 * This function does not just reset the PCI portion of a device, but
3189 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003190 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003191 * over the reset.
3192 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003193 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003194 * device doesn't support resetting a single function.
3195 */
3196int pci_reset_function(struct pci_dev *dev)
3197{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003198 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003199
Yu Zhao8c1c6992009-06-13 15:52:13 +08003200 rc = pci_dev_reset(dev, 1);
3201 if (rc)
3202 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003203
Sheng Yang8dd7f802008-10-21 17:38:25 +08003204 pci_save_state(dev);
3205
Yu Zhao8c1c6992009-06-13 15:52:13 +08003206 /*
3207 * both INTx and MSI are disabled after the Interrupt Disable bit
3208 * is set and the Bus Master bit is cleared.
3209 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003210 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3211
Yu Zhao8c1c6992009-06-13 15:52:13 +08003212 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003213
3214 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003215
Yu Zhao8c1c6992009-06-13 15:52:13 +08003216 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003217}
3218EXPORT_SYMBOL_GPL(pci_reset_function);
3219
3220/**
Peter Orubad556ad42007-05-15 13:59:13 +02003221 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3222 * @dev: PCI device to query
3223 *
3224 * Returns mmrbc: maximum designed memory read count in bytes
3225 * or appropriate error value.
3226 */
3227int pcix_get_max_mmrbc(struct pci_dev *dev)
3228{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003229 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003230 u32 stat;
3231
3232 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3233 if (!cap)
3234 return -EINVAL;
3235
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003236 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003237 return -EINVAL;
3238
Dean Nelson25daeb52010-03-09 22:26:40 -05003239 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003240}
3241EXPORT_SYMBOL(pcix_get_max_mmrbc);
3242
3243/**
3244 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3245 * @dev: PCI device to query
3246 *
3247 * Returns mmrbc: maximum memory read count in bytes
3248 * or appropriate error value.
3249 */
3250int pcix_get_mmrbc(struct pci_dev *dev)
3251{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003252 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003253 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003254
3255 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3256 if (!cap)
3257 return -EINVAL;
3258
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003259 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3260 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003261
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003262 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003263}
3264EXPORT_SYMBOL(pcix_get_mmrbc);
3265
3266/**
3267 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3268 * @dev: PCI device to query
3269 * @mmrbc: maximum memory read count in bytes
3270 * valid values are 512, 1024, 2048, 4096
3271 *
3272 * If possible sets maximum memory read byte count, some bridges have erratas
3273 * that prevent this.
3274 */
3275int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3276{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003277 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003278 u32 stat, v, o;
3279 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003280
vignesh babu229f5af2007-08-13 18:23:14 +05303281 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003282 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003283
3284 v = ffs(mmrbc) - 10;
3285
3286 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3287 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003288 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003289
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003290 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3291 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003292
3293 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3294 return -E2BIG;
3295
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003296 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3297 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003298
3299 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3300 if (o != v) {
3301 if (v > o && dev->bus &&
3302 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3303 return -EIO;
3304
3305 cmd &= ~PCI_X_CMD_MAX_READ;
3306 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003307 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3308 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003309 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003310 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003311}
3312EXPORT_SYMBOL(pcix_set_mmrbc);
3313
3314/**
3315 * pcie_get_readrq - get PCI Express read request size
3316 * @dev: PCI device to query
3317 *
3318 * Returns maximum memory read request in bytes
3319 * or appropriate error value.
3320 */
3321int pcie_get_readrq(struct pci_dev *dev)
3322{
3323 int ret, cap;
3324 u16 ctl;
3325
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003326 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003327 if (!cap)
3328 return -EINVAL;
3329
3330 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3331 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003332 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003333
3334 return ret;
3335}
3336EXPORT_SYMBOL(pcie_get_readrq);
3337
3338/**
3339 * pcie_set_readrq - set PCI Express maximum memory read request
3340 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003341 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003342 * valid values are 128, 256, 512, 1024, 2048, 4096
3343 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003344 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003345 */
3346int pcie_set_readrq(struct pci_dev *dev, int rq)
3347{
3348 int cap, err = -EINVAL;
3349 u16 ctl, v;
3350
vignesh babu229f5af2007-08-13 18:23:14 +05303351 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003352 goto out;
3353
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003354 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003355 if (!cap)
3356 goto out;
3357
3358 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3359 if (err)
3360 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003361 /*
3362 * If using the "performance" PCIe config, we clamp the
3363 * read rq size to the max packet size to prevent the
3364 * host bridge generating requests larger than we can
3365 * cope with
3366 */
3367 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3368 int mps = pcie_get_mps(dev);
3369
3370 if (mps < 0)
3371 return mps;
3372 if (mps < rq)
3373 rq = mps;
3374 }
3375
3376 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003377
3378 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3379 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3380 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003381 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003382 }
3383
3384out:
3385 return err;
3386}
3387EXPORT_SYMBOL(pcie_set_readrq);
3388
3389/**
Jon Masonb03e7492011-07-20 15:20:54 -05003390 * pcie_get_mps - get PCI Express maximum payload size
3391 * @dev: PCI device to query
3392 *
3393 * Returns maximum payload size in bytes
3394 * or appropriate error value.
3395 */
3396int pcie_get_mps(struct pci_dev *dev)
3397{
3398 int ret, cap;
3399 u16 ctl;
3400
3401 cap = pci_pcie_cap(dev);
3402 if (!cap)
3403 return -EINVAL;
3404
3405 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3406 if (!ret)
3407 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3408
3409 return ret;
3410}
3411
3412/**
3413 * pcie_set_mps - set PCI Express maximum payload size
3414 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003415 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003416 * valid values are 128, 256, 512, 1024, 2048, 4096
3417 *
3418 * If possible sets maximum payload size
3419 */
3420int pcie_set_mps(struct pci_dev *dev, int mps)
3421{
3422 int cap, err = -EINVAL;
3423 u16 ctl, v;
3424
3425 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3426 goto out;
3427
3428 v = ffs(mps) - 8;
3429 if (v > dev->pcie_mpss)
3430 goto out;
3431 v <<= 5;
3432
3433 cap = pci_pcie_cap(dev);
3434 if (!cap)
3435 goto out;
3436
3437 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3438 if (err)
3439 goto out;
3440
3441 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3442 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3443 ctl |= v;
3444 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3445 }
3446out:
3447 return err;
3448}
3449
3450/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003451 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003452 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003453 * @flags: resource type mask to be selected
3454 *
3455 * This helper routine makes bar mask from the type of resource.
3456 */
3457int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3458{
3459 int i, bars = 0;
3460 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3461 if (pci_resource_flags(dev, i) & flags)
3462 bars |= (1 << i);
3463 return bars;
3464}
3465
Yu Zhao613e7ed2008-11-22 02:41:27 +08003466/**
3467 * pci_resource_bar - get position of the BAR associated with a resource
3468 * @dev: the PCI device
3469 * @resno: the resource number
3470 * @type: the BAR type to be filled in
3471 *
3472 * Returns BAR position in config space, or 0 if the BAR is invalid.
3473 */
3474int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3475{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003476 int reg;
3477
Yu Zhao613e7ed2008-11-22 02:41:27 +08003478 if (resno < PCI_ROM_RESOURCE) {
3479 *type = pci_bar_unknown;
3480 return PCI_BASE_ADDRESS_0 + 4 * resno;
3481 } else if (resno == PCI_ROM_RESOURCE) {
3482 *type = pci_bar_mem32;
3483 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003484 } else if (resno < PCI_BRIDGE_RESOURCES) {
3485 /* device specific resource */
3486 reg = pci_iov_resource_bar(dev, resno, type);
3487 if (reg)
3488 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003489 }
3490
Bjorn Helgaas865df572009-11-04 10:32:57 -07003491 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003492 return 0;
3493}
3494
Mike Travis95a8b6e2010-02-02 14:38:13 -08003495/* Some architectures require additional programming to enable VGA */
3496static arch_set_vga_state_t arch_set_vga_state;
3497
3498void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3499{
3500 arch_set_vga_state = func; /* NULL disables */
3501}
3502
3503static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003504 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003505{
3506 if (arch_set_vga_state)
3507 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003508 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003509 return 0;
3510}
3511
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003512/**
3513 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003514 * @dev: the PCI device
3515 * @decode: true = enable decoding, false = disable decoding
3516 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003517 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003518 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003519 */
3520int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003521 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003522{
3523 struct pci_bus *bus;
3524 struct pci_dev *bridge;
3525 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003526 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003527
Dave Airlie3448a192010-06-01 15:32:24 +10003528 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003529
Mike Travis95a8b6e2010-02-02 14:38:13 -08003530 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003531 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003532 if (rc)
3533 return rc;
3534
Dave Airlie3448a192010-06-01 15:32:24 +10003535 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3536 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3537 if (decode == true)
3538 cmd |= command_bits;
3539 else
3540 cmd &= ~command_bits;
3541 pci_write_config_word(dev, PCI_COMMAND, cmd);
3542 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003543
Dave Airlie3448a192010-06-01 15:32:24 +10003544 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003545 return 0;
3546
3547 bus = dev->bus;
3548 while (bus) {
3549 bridge = bus->self;
3550 if (bridge) {
3551 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3552 &cmd);
3553 if (decode == true)
3554 cmd |= PCI_BRIDGE_CTL_VGA;
3555 else
3556 cmd &= ~PCI_BRIDGE_CTL_VGA;
3557 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3558 cmd);
3559 }
3560 bus = bus->parent;
3561 }
3562 return 0;
3563}
3564
Yuji Shimada32a9a682009-03-16 17:13:39 +09003565#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3566static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003567static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003568
3569/**
3570 * pci_specified_resource_alignment - get resource alignment specified by user.
3571 * @dev: the PCI device to get
3572 *
3573 * RETURNS: Resource alignment if it is specified.
3574 * Zero if it is not specified.
3575 */
3576resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3577{
3578 int seg, bus, slot, func, align_order, count;
3579 resource_size_t align = 0;
3580 char *p;
3581
3582 spin_lock(&resource_alignment_lock);
3583 p = resource_alignment_param;
3584 while (*p) {
3585 count = 0;
3586 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3587 p[count] == '@') {
3588 p += count + 1;
3589 } else {
3590 align_order = -1;
3591 }
3592 if (sscanf(p, "%x:%x:%x.%x%n",
3593 &seg, &bus, &slot, &func, &count) != 4) {
3594 seg = 0;
3595 if (sscanf(p, "%x:%x.%x%n",
3596 &bus, &slot, &func, &count) != 3) {
3597 /* Invalid format */
3598 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3599 p);
3600 break;
3601 }
3602 }
3603 p += count;
3604 if (seg == pci_domain_nr(dev->bus) &&
3605 bus == dev->bus->number &&
3606 slot == PCI_SLOT(dev->devfn) &&
3607 func == PCI_FUNC(dev->devfn)) {
3608 if (align_order == -1) {
3609 align = PAGE_SIZE;
3610 } else {
3611 align = 1 << align_order;
3612 }
3613 /* Found */
3614 break;
3615 }
3616 if (*p != ';' && *p != ',') {
3617 /* End of param or invalid format */
3618 break;
3619 }
3620 p++;
3621 }
3622 spin_unlock(&resource_alignment_lock);
3623 return align;
3624}
3625
3626/**
3627 * pci_is_reassigndev - check if specified PCI is target device to reassign
3628 * @dev: the PCI device to check
3629 *
3630 * RETURNS: non-zero for PCI device is a target device to reassign,
3631 * or zero is not.
3632 */
3633int pci_is_reassigndev(struct pci_dev *dev)
3634{
3635 return (pci_specified_resource_alignment(dev) != 0);
3636}
3637
3638ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3639{
3640 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3641 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3642 spin_lock(&resource_alignment_lock);
3643 strncpy(resource_alignment_param, buf, count);
3644 resource_alignment_param[count] = '\0';
3645 spin_unlock(&resource_alignment_lock);
3646 return count;
3647}
3648
3649ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3650{
3651 size_t count;
3652 spin_lock(&resource_alignment_lock);
3653 count = snprintf(buf, size, "%s", resource_alignment_param);
3654 spin_unlock(&resource_alignment_lock);
3655 return count;
3656}
3657
3658static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3659{
3660 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3661}
3662
3663static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3664 const char *buf, size_t count)
3665{
3666 return pci_set_resource_alignment_param(buf, count);
3667}
3668
3669BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3670 pci_resource_alignment_store);
3671
3672static int __init pci_resource_alignment_sysfs_init(void)
3673{
3674 return bus_create_file(&pci_bus_type,
3675 &bus_attr_resource_alignment);
3676}
3677
3678late_initcall(pci_resource_alignment_sysfs_init);
3679
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003680static void __devinit pci_no_domains(void)
3681{
3682#ifdef CONFIG_PCI_DOMAINS
3683 pci_domains_supported = 0;
3684#endif
3685}
3686
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003687/**
3688 * pci_ext_cfg_enabled - can we access extended PCI config space?
3689 * @dev: The PCI device of the root bridge.
3690 *
3691 * Returns 1 if we can access PCI extended config space (offsets
3692 * greater than 0xff). This is the default implementation. Architecture
3693 * implementations can override this.
3694 */
3695int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3696{
3697 return 1;
3698}
3699
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003700void __weak pci_fixup_cardbus(struct pci_bus *bus)
3701{
3702}
3703EXPORT_SYMBOL(pci_fixup_cardbus);
3704
Al Viroad04d312008-11-22 17:37:14 +00003705static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003706{
3707 while (str) {
3708 char *k = strchr(str, ',');
3709 if (k)
3710 *k++ = 0;
3711 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003712 if (!strcmp(str, "nomsi")) {
3713 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003714 } else if (!strcmp(str, "noaer")) {
3715 pci_no_aer();
Ram Paif483d392011-07-07 11:19:10 -07003716 } else if (!strncmp(str, "realloc", 7)) {
3717 pci_realloc();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003718 } else if (!strcmp(str, "nodomains")) {
3719 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003720 } else if (!strncmp(str, "cbiosize=", 9)) {
3721 pci_cardbus_io_size = memparse(str + 9, &str);
3722 } else if (!strncmp(str, "cbmemsize=", 10)) {
3723 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003724 } else if (!strncmp(str, "resource_alignment=", 19)) {
3725 pci_set_resource_alignment_param(str + 19,
3726 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003727 } else if (!strncmp(str, "ecrc=", 5)) {
3728 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003729 } else if (!strncmp(str, "hpiosize=", 9)) {
3730 pci_hotplug_io_size = memparse(str + 9, &str);
3731 } else if (!strncmp(str, "hpmemsize=", 10)) {
3732 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003733 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3734 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003735 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3736 pcie_bus_config = PCIE_BUS_SAFE;
3737 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3738 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003739 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3740 pcie_bus_config = PCIE_BUS_PEER2PEER;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003741 } else {
3742 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3743 str);
3744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003745 }
3746 str = k;
3747 }
Andi Kleen0637a702006-09-26 10:52:41 +02003748 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749}
Andi Kleen0637a702006-09-26 10:52:41 +02003750early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751
Tejun Heo0b62e132007-07-27 14:43:35 +09003752EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003753EXPORT_SYMBOL(pci_enable_device_io);
3754EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003756EXPORT_SYMBOL(pcim_enable_device);
3757EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003759EXPORT_SYMBOL(pci_find_capability);
3760EXPORT_SYMBOL(pci_bus_find_capability);
3761EXPORT_SYMBOL(pci_release_regions);
3762EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003763EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003764EXPORT_SYMBOL(pci_release_region);
3765EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003766EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003767EXPORT_SYMBOL(pci_release_selected_regions);
3768EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003769EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003770EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003771EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003772EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003773EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003775EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776EXPORT_SYMBOL(pci_assign_resource);
3777EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003778EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779
3780EXPORT_SYMBOL(pci_set_power_state);
3781EXPORT_SYMBOL(pci_save_state);
3782EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003783EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003784EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003785EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003786EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003787EXPORT_SYMBOL(pci_prepare_to_sleep);
3788EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003789EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);