blob: 668839ff67f5b890b9307239c8edf29c7e14ff57 [file] [log] [blame]
Ulf Hanssonbce5afd2012-08-27 15:45:51 +02001/*
2 * Clock definitions for u8500 platform.
3 *
4 * Copyright (C) 2012 ST-Ericsson SA
5 * Author: Ulf Hansson <ulf.hansson@linaro.org>
6 *
7 * License terms: GNU General Public License (GPL) version 2
8 */
9
10#include <linux/clk.h>
11#include <linux/clkdev.h>
12#include <linux/clk-provider.h>
13#include <linux/mfd/dbx500-prcmu.h>
14#include <linux/platform_data/clk-ux500.h>
15
16#include "clk.h"
17
18void u8500_clk_init(void)
19{
Ulf Hansson0e6dcde2012-08-27 15:45:52 +020020 struct prcmu_fw_version *fw_version;
21 const char *sgaclk_parent = NULL;
22 struct clk *clk;
23
24 /* Clock sources */
25 clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
26 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
27 clk_register_clkdev(clk, "soc0_pll", NULL);
28
29 clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
30 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
31 clk_register_clkdev(clk, "soc1_pll", NULL);
32
33 clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
34 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
35 clk_register_clkdev(clk, "ddr_pll", NULL);
36
37 /* FIXME: Add sys, ulp and int clocks here. */
38
39 clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
40 CLK_IS_ROOT|CLK_IGNORE_UNUSED,
41 32768);
42 clk_register_clkdev(clk, "clk32k", NULL);
Ulf Hansson86497f52012-10-22 15:58:00 +020043 clk_register_clkdev(clk, "apb_pclk", "rtc-pl031");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +020044
45 /* PRCMU clocks */
46 fw_version = prcmu_get_fw_version();
47 if (fw_version != NULL) {
48 switch (fw_version->project) {
49 case PRCMU_FW_PROJECT_U8500_C2:
50 case PRCMU_FW_PROJECT_U8520:
51 case PRCMU_FW_PROJECT_U8420:
52 sgaclk_parent = "soc0_pll";
53 break;
54 default:
55 break;
56 }
57 }
58
59 if (sgaclk_parent)
60 clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
61 PRCMU_SGACLK, 0);
62 else
63 clk = clk_reg_prcmu_gate("sgclk", NULL,
64 PRCMU_SGACLK, CLK_IS_ROOT);
65 clk_register_clkdev(clk, NULL, "mali");
66
67 clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
68 clk_register_clkdev(clk, NULL, "UART");
69
70 clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
71 clk_register_clkdev(clk, NULL, "MSP02");
72
73 clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
74 clk_register_clkdev(clk, NULL, "MSP1");
75
76 clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
77 clk_register_clkdev(clk, NULL, "I2C");
78
79 clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
80 clk_register_clkdev(clk, NULL, "slim");
81
82 clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
83 clk_register_clkdev(clk, NULL, "PERIPH1");
84
85 clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
86 clk_register_clkdev(clk, NULL, "PERIPH2");
87
88 clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
89 clk_register_clkdev(clk, NULL, "PERIPH3");
90
91 clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
92 clk_register_clkdev(clk, NULL, "PERIPH5");
93
94 clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
95 clk_register_clkdev(clk, NULL, "PERIPH6");
96
97 clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
98 clk_register_clkdev(clk, NULL, "PERIPH7");
99
100 clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
101 CLK_IS_ROOT|CLK_SET_RATE_GATE);
102 clk_register_clkdev(clk, NULL, "lcd");
103 clk_register_clkdev(clk, "lcd", "mcde");
104
105 clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
106 clk_register_clkdev(clk, NULL, "bml");
107
108 clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
109 CLK_IS_ROOT|CLK_SET_RATE_GATE);
110
111 clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
112 CLK_IS_ROOT|CLK_SET_RATE_GATE);
113
114 clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
115 CLK_IS_ROOT|CLK_SET_RATE_GATE);
116 clk_register_clkdev(clk, NULL, "hdmi");
117 clk_register_clkdev(clk, "hdmi", "mcde");
118
119 clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
120 clk_register_clkdev(clk, NULL, "apeat");
121
122 clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
123 CLK_IS_ROOT);
124 clk_register_clkdev(clk, NULL, "apetrace");
125
126 clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
127 clk_register_clkdev(clk, NULL, "mcde");
128 clk_register_clkdev(clk, "mcde", "mcde");
129 clk_register_clkdev(clk, "dsisys", "dsilink.0");
130 clk_register_clkdev(clk, "dsisys", "dsilink.1");
131 clk_register_clkdev(clk, "dsisys", "dsilink.2");
132
133 clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
134 CLK_IS_ROOT);
135 clk_register_clkdev(clk, NULL, "ipi2");
136
137 clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
138 CLK_IS_ROOT);
139 clk_register_clkdev(clk, NULL, "dsialt");
140
141 clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
142 clk_register_clkdev(clk, NULL, "dma40.0");
143
144 clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
145 clk_register_clkdev(clk, NULL, "b2r2");
146 clk_register_clkdev(clk, NULL, "b2r2_core");
147 clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
148
149 clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
150 CLK_IS_ROOT|CLK_SET_RATE_GATE);
151 clk_register_clkdev(clk, NULL, "tv");
152 clk_register_clkdev(clk, "tv", "mcde");
153
154 clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
155 clk_register_clkdev(clk, NULL, "SSP");
156
157 clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
158 clk_register_clkdev(clk, NULL, "rngclk");
159
160 clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
161 clk_register_clkdev(clk, NULL, "uicc");
162
163 /*
164 * FIXME: The MTU clocks might need some kind of "parent muxed join"
165 * and these have no K-clocks. For now, we ignore the missing
166 * connection to the corresponding P-clocks, p6_mtu0_clk and
167 * p6_mtu1_clk. Instead timclk is used which is the valid parent.
168 */
169 clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
170 clk_register_clkdev(clk, NULL, "mtu0");
171 clk_register_clkdev(clk, NULL, "mtu1");
172
Ulf Hansson2f896ac2012-09-24 16:43:19 +0200173 clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
174 100000000,
175 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200176 clk_register_clkdev(clk, NULL, "sdmmc");
177
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200178 clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
179 PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
180 clk_register_clkdev(clk, "dsihs2", "mcde");
181 clk_register_clkdev(clk, "dsihs2", "dsilink.2");
182
183
184 clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
185 PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
186 clk_register_clkdev(clk, "dsihs0", "mcde");
187 clk_register_clkdev(clk, "dsihs0", "dsilink.0");
188
189 clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
190 PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
191 clk_register_clkdev(clk, "dsihs1", "mcde");
192 clk_register_clkdev(clk, "dsihs1", "dsilink.1");
193
194 clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
195 PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
196 clk_register_clkdev(clk, "dsilp0", "dsilink.0");
197 clk_register_clkdev(clk, "dsilp0", "mcde");
198
199 clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
200 PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
201 clk_register_clkdev(clk, "dsilp1", "dsilink.1");
202 clk_register_clkdev(clk, "dsilp1", "mcde");
203
204 clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
205 PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
206 clk_register_clkdev(clk, "dsilp2", "dsilink.2");
207 clk_register_clkdev(clk, "dsilp2", "mcde");
208
Ulf Hanssond6e99fa2012-10-10 13:42:28 +0200209 clk = clk_reg_prcmu_scalable_rate("armss", NULL,
210 PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
211 clk_register_clkdev(clk, "armss", NULL);
212
213 clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
214 CLK_IGNORE_UNUSED, 1, 2);
Ulf Hansson09b9b2b2012-08-31 14:21:31 +0200215 clk_register_clkdev(clk, NULL, "smp_twd");
216
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200217 /*
218 * FIXME: Add special handled PRCMU clocks here:
Ulf Hanssond6e99fa2012-10-10 13:42:28 +0200219 * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
220 * 2. ab9540_clkout1yuv, see clkout0yuv
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200221 */
222
223 /* PRCC P-clocks */
224 clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", U8500_CLKRST1_BASE,
225 BIT(0), 0);
226 clk_register_clkdev(clk, "apb_pclk", "uart0");
227
228 clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", U8500_CLKRST1_BASE,
229 BIT(1), 0);
230 clk_register_clkdev(clk, "apb_pclk", "uart1");
231
232 clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", U8500_CLKRST1_BASE,
233 BIT(2), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200234 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.1");
235
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200236 clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", U8500_CLKRST1_BASE,
237 BIT(3), 0);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200238 clk_register_clkdev(clk, "apb_pclk", "msp0");
239 clk_register_clkdev(clk, "apb_pclk", "ux500-msp-i2s.0");
240
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200241 clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", U8500_CLKRST1_BASE,
242 BIT(4), 0);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200243 clk_register_clkdev(clk, "apb_pclk", "msp1");
244 clk_register_clkdev(clk, "apb_pclk", "ux500-msp-i2s.1");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200245
246 clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", U8500_CLKRST1_BASE,
247 BIT(5), 0);
248 clk_register_clkdev(clk, "apb_pclk", "sdi0");
249
250 clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", U8500_CLKRST1_BASE,
251 BIT(6), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200252 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.2");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200253
254 clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", U8500_CLKRST1_BASE,
255 BIT(7), 0);
256 clk_register_clkdev(clk, NULL, "spi3");
257
258 clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", U8500_CLKRST1_BASE,
259 BIT(8), 0);
260
261 clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", U8500_CLKRST1_BASE,
262 BIT(9), 0);
263 clk_register_clkdev(clk, NULL, "gpio.0");
264 clk_register_clkdev(clk, NULL, "gpio.1");
265 clk_register_clkdev(clk, NULL, "gpioblock0");
266
267 clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", U8500_CLKRST1_BASE,
268 BIT(10), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200269 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.4");
270
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200271 clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", U8500_CLKRST1_BASE,
272 BIT(11), 0);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200273 clk_register_clkdev(clk, "apb_pclk", "msp3");
274 clk_register_clkdev(clk, "apb_pclk", "ux500-msp-i2s.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200275
276 clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", U8500_CLKRST2_BASE,
277 BIT(0), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200278 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200279
280 clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", U8500_CLKRST2_BASE,
281 BIT(1), 0);
282 clk_register_clkdev(clk, NULL, "spi2");
283
284 clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", U8500_CLKRST2_BASE,
285 BIT(2), 0);
286 clk_register_clkdev(clk, NULL, "spi1");
287
288 clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", U8500_CLKRST2_BASE,
289 BIT(3), 0);
290 clk_register_clkdev(clk, NULL, "pwl");
291
292 clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", U8500_CLKRST2_BASE,
293 BIT(4), 0);
294 clk_register_clkdev(clk, "apb_pclk", "sdi4");
295
296 clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", U8500_CLKRST2_BASE,
297 BIT(5), 0);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200298 clk_register_clkdev(clk, "apb_pclk", "msp2");
299 clk_register_clkdev(clk, "apb_pclk", "ux500-msp-i2s.2");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200300
301 clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", U8500_CLKRST2_BASE,
302 BIT(6), 0);
303 clk_register_clkdev(clk, "apb_pclk", "sdi1");
304
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200305 clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", U8500_CLKRST2_BASE,
306 BIT(7), 0);
307 clk_register_clkdev(clk, "apb_pclk", "sdi3");
308
309 clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", U8500_CLKRST2_BASE,
310 BIT(8), 0);
311 clk_register_clkdev(clk, NULL, "spi0");
312
313 clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", U8500_CLKRST2_BASE,
314 BIT(9), 0);
315 clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
316
317 clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", U8500_CLKRST2_BASE,
318 BIT(10), 0);
319 clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
320
321 clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", U8500_CLKRST2_BASE,
322 BIT(11), 0);
323 clk_register_clkdev(clk, NULL, "gpio.6");
324 clk_register_clkdev(clk, NULL, "gpio.7");
325 clk_register_clkdev(clk, NULL, "gpioblock1");
326
327 clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", U8500_CLKRST2_BASE,
328 BIT(11), 0);
329
330 clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", U8500_CLKRST3_BASE,
331 BIT(0), 0);
332 clk_register_clkdev(clk, NULL, "fsmc");
333
334 clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", U8500_CLKRST3_BASE,
335 BIT(1), 0);
Ulf Hanssoneb1d7ea2012-10-22 15:57:58 +0200336 clk_register_clkdev(clk, "apb_pclk", "ssp0");
337
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200338 clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", U8500_CLKRST3_BASE,
339 BIT(2), 0);
Ulf Hanssoneb1d7ea2012-10-22 15:57:58 +0200340 clk_register_clkdev(clk, "apb_pclk", "ssp1");
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200341
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200342 clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", U8500_CLKRST3_BASE,
343 BIT(3), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200344 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.0");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200345
346 clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", U8500_CLKRST3_BASE,
347 BIT(4), 0);
348 clk_register_clkdev(clk, "apb_pclk", "sdi2");
349
350 clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", U8500_CLKRST3_BASE,
351 BIT(5), 0);
352
353 clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", U8500_CLKRST3_BASE,
354 BIT(6), 0);
355 clk_register_clkdev(clk, "apb_pclk", "uart2");
356
357 clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", U8500_CLKRST3_BASE,
358 BIT(7), 0);
359 clk_register_clkdev(clk, "apb_pclk", "sdi5");
360
361 clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", U8500_CLKRST3_BASE,
362 BIT(8), 0);
363 clk_register_clkdev(clk, NULL, "gpio.2");
364 clk_register_clkdev(clk, NULL, "gpio.3");
365 clk_register_clkdev(clk, NULL, "gpio.4");
366 clk_register_clkdev(clk, NULL, "gpio.5");
367 clk_register_clkdev(clk, NULL, "gpioblock2");
368
369 clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", U8500_CLKRST5_BASE,
370 BIT(0), 0);
371 clk_register_clkdev(clk, "usb", "musb-ux500.0");
372
373 clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", U8500_CLKRST5_BASE,
374 BIT(1), 0);
375 clk_register_clkdev(clk, NULL, "gpio.8");
376 clk_register_clkdev(clk, NULL, "gpioblock3");
377
378 clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", U8500_CLKRST6_BASE,
379 BIT(0), 0);
380
381 clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", U8500_CLKRST6_BASE,
382 BIT(1), 0);
383 clk_register_clkdev(clk, NULL, "cryp0");
384 clk_register_clkdev(clk, NULL, "cryp1");
385
386 clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", U8500_CLKRST6_BASE,
387 BIT(2), 0);
388 clk_register_clkdev(clk, NULL, "hash0");
389
390 clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", U8500_CLKRST6_BASE,
391 BIT(3), 0);
392 clk_register_clkdev(clk, NULL, "pka");
393
394 clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", U8500_CLKRST6_BASE,
395 BIT(4), 0);
396 clk_register_clkdev(clk, NULL, "hash1");
397
398 clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", U8500_CLKRST6_BASE,
399 BIT(5), 0);
400 clk_register_clkdev(clk, NULL, "cfgreg");
401
402 clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", U8500_CLKRST6_BASE,
403 BIT(6), 0);
404 clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", U8500_CLKRST6_BASE,
405 BIT(7), 0);
406
407 /* PRCC K-clocks
408 *
409 * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
410 * by enabling just the K-clock, even if it is not a valid parent to
411 * the K-clock. Until drivers get fixed we might need some kind of
412 * "parent muxed join".
413 */
414
415 /* Periph1 */
416 clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
417 U8500_CLKRST1_BASE, BIT(0), CLK_SET_RATE_GATE);
418 clk_register_clkdev(clk, NULL, "uart0");
419
420 clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
421 U8500_CLKRST1_BASE, BIT(1), CLK_SET_RATE_GATE);
422 clk_register_clkdev(clk, NULL, "uart1");
423
424 clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
425 U8500_CLKRST1_BASE, BIT(2), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200426 clk_register_clkdev(clk, NULL, "nmk-i2c.1");
427
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200428 clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
429 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200430 clk_register_clkdev(clk, NULL, "msp0");
431 clk_register_clkdev(clk, NULL, "ux500-msp-i2s.0");
432
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200433 clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
434 U8500_CLKRST1_BASE, BIT(4), CLK_SET_RATE_GATE);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200435 clk_register_clkdev(clk, NULL, "msp1");
436 clk_register_clkdev(clk, NULL, "ux500-msp-i2s.1");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200437
438 clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
439 U8500_CLKRST1_BASE, BIT(5), CLK_SET_RATE_GATE);
440 clk_register_clkdev(clk, NULL, "sdi0");
441
442 clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
443 U8500_CLKRST1_BASE, BIT(6), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200444 clk_register_clkdev(clk, NULL, "nmk-i2c.2");
445
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200446 clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
447 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
448 /* FIXME: Redefinition of BIT(3). */
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200449
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200450 clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
451 U8500_CLKRST1_BASE, BIT(9), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200452 clk_register_clkdev(clk, NULL, "nmk-i2c.4");
453
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200454 clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
455 U8500_CLKRST1_BASE, BIT(10), CLK_SET_RATE_GATE);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200456 clk_register_clkdev(clk, NULL, "msp3");
457 clk_register_clkdev(clk, NULL, "ux500-msp-i2s.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200458
459 /* Periph2 */
460 clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
461 U8500_CLKRST2_BASE, BIT(0), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200462 clk_register_clkdev(clk, NULL, "nmk-i2c.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200463
464 clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
465 U8500_CLKRST2_BASE, BIT(2), CLK_SET_RATE_GATE);
466 clk_register_clkdev(clk, NULL, "sdi4");
467
468 clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
469 U8500_CLKRST2_BASE, BIT(3), CLK_SET_RATE_GATE);
Ulf Hanssonb89f8b52012-10-22 15:57:59 +0200470 clk_register_clkdev(clk, NULL, "msp2");
471 clk_register_clkdev(clk, NULL, "ux500-msp-i2s.2");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200472
473 clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
474 U8500_CLKRST2_BASE, BIT(4), CLK_SET_RATE_GATE);
475 clk_register_clkdev(clk, NULL, "sdi1");
476
477 clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
478 U8500_CLKRST2_BASE, BIT(5), CLK_SET_RATE_GATE);
479 clk_register_clkdev(clk, NULL, "sdi3");
480
481 /* Note that rate is received from parent. */
482 clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
483 U8500_CLKRST2_BASE, BIT(6),
484 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
485 clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
486 U8500_CLKRST2_BASE, BIT(7),
487 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
488
489 /* Periph3 */
490 clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
491 U8500_CLKRST3_BASE, BIT(1), CLK_SET_RATE_GATE);
Ulf Hanssoneb1d7ea2012-10-22 15:57:58 +0200492 clk_register_clkdev(clk, NULL, "ssp0");
493
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200494 clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
495 U8500_CLKRST3_BASE, BIT(2), CLK_SET_RATE_GATE);
Ulf Hanssoneb1d7ea2012-10-22 15:57:58 +0200496 clk_register_clkdev(clk, NULL, "ssp1");
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200497
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200498 clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
499 U8500_CLKRST3_BASE, BIT(3), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200500 clk_register_clkdev(clk, NULL, "nmk-i2c.0");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200501
502 clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
503 U8500_CLKRST3_BASE, BIT(4), CLK_SET_RATE_GATE);
504 clk_register_clkdev(clk, NULL, "sdi2");
505
506 clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
507 U8500_CLKRST3_BASE, BIT(5), CLK_SET_RATE_GATE);
508
509 clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
510 U8500_CLKRST3_BASE, BIT(6), CLK_SET_RATE_GATE);
511 clk_register_clkdev(clk, NULL, "uart2");
512
513 clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
514 U8500_CLKRST3_BASE, BIT(7), CLK_SET_RATE_GATE);
515 clk_register_clkdev(clk, NULL, "sdi5");
516
517 /* Periph6 */
518 clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
519 U8500_CLKRST6_BASE, BIT(0), CLK_SET_RATE_GATE);
520
Ulf Hanssonbce5afd2012-08-27 15:45:51 +0200521}