blob: 8306c5276d1c062e3eb96da54ef257188aab9701 [file] [log] [blame]
Jongpill Leec9347102012-02-17 09:49:54 +09001/*
2 * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
Jaecheol Lee16638952011-03-10 13:33:59 +09003 * http://www.samsung.com
4 *
Jongpill Leec9347102012-02-17 09:49:54 +09005 * EXYNOS - Power Management support
Jaecheol Lee16638952011-03-10 13:33:59 +09006 *
7 * Based on arch/arm/mach-s3c2410/pm.c
8 * Copyright (c) 2006 Simtec Electronics
9 * Ben Dooks <ben@simtec.co.uk>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/suspend.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020018#include <linux/syscore_ops.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090019#include <linux/io.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090020#include <linux/err.h>
21#include <linux/clk.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090022
23#include <asm/cacheflush.h>
24#include <asm/hardware/cache-l2x0.h>
Shawn Guo63b870f2011-11-17 01:19:11 +090025#include <asm/smp_scu.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090026
27#include <plat/cpu.h>
28#include <plat/pm.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090029#include <plat/pll.h>
MyungJoo Hamb93cb912011-07-21 11:25:23 +090030#include <plat/regs-srom.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090031
32#include <mach/regs-irq.h>
33#include <mach/regs-gpio.h>
34#include <mach/regs-clock.h>
35#include <mach/regs-pmu.h>
36#include <mach/pm-core.h>
Jaecheol Leee4cf2d12011-07-18 19:21:27 +090037#include <mach/pmu.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090038
39static struct sleep_save exynos4_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080040 { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
41 { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
42 { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
43 { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
44 { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
45 { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
46 { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
47 { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
48 { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
Jaecheol Lee16638952011-03-10 13:33:59 +090049};
50
Jonghwan Choiacd35612011-08-24 21:52:45 +090051static struct sleep_save exynos4210_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080052 { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
Jonghwan Choiacd35612011-08-24 21:52:45 +090053};
54
Jaecheol Lee56c03d92011-07-18 19:25:13 +090055static struct sleep_save exynos4_epll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080056 SAVE_ITEM(EXYNOS4_EPLL_CON0),
57 SAVE_ITEM(EXYNOS4_EPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090058};
59
60static struct sleep_save exynos4_vpll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080061 SAVE_ITEM(EXYNOS4_VPLL_CON0),
62 SAVE_ITEM(EXYNOS4_VPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090063};
64
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +090065static struct sleep_save exynos5_sys_save[] = {
66 SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
67};
68
Jongpill Leec9347102012-02-17 09:49:54 +090069static struct sleep_save exynos_core_save[] = {
MyungJoo Hamb93cb912011-07-21 11:25:23 +090070 /* SROM side */
71 SAVE_ITEM(S5P_SROM_BW),
72 SAVE_ITEM(S5P_SROM_BC0),
73 SAVE_ITEM(S5P_SROM_BC1),
74 SAVE_ITEM(S5P_SROM_BC2),
75 SAVE_ITEM(S5P_SROM_BC3),
Jaecheol Lee16638952011-03-10 13:33:59 +090076};
77
Jaecheol Lee16638952011-03-10 13:33:59 +090078
Jaecheol Leef4ba4b02011-07-18 19:25:03 +090079/* For Cortex-A9 Diagnostic and Power control register */
80static unsigned int save_arm_register[2];
81
Jongpill Leec9347102012-02-17 09:49:54 +090082static int exynos_cpu_suspend(unsigned long arg)
Jaecheol Lee16638952011-03-10 13:33:59 +090083{
Jongpill Lee60e49ca2012-02-17 12:23:51 +090084#ifdef CONFIG_CACHE_L2X0
Jaecheol Lee16638952011-03-10 13:33:59 +090085 outer_flush_all();
Jongpill Lee60e49ca2012-02-17 12:23:51 +090086#endif
Jaecheol Lee16638952011-03-10 13:33:59 +090087
88 /* issue the standby signal into the pm unit. */
89 cpu_do_idle();
90
91 /* we should never get past here */
92 panic("sleep resumed to originator?");
93}
94
Jongpill Leec9347102012-02-17 09:49:54 +090095static void exynos_pm_prepare(void)
Jaecheol Lee16638952011-03-10 13:33:59 +090096{
Jongpill Lee60e49ca2012-02-17 12:23:51 +090097 unsigned int tmp;
Jaecheol Lee16638952011-03-10 13:33:59 +090098
Jongpill Leec9347102012-02-17 09:49:54 +090099 s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900100
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900101 if (!soc_is_exynos5250()) {
102 s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
103 s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
104 } else {
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900105 s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900106 /* Disable USE_RETENTION of JPEG_MEM_OPTION */
107 tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
108 tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
109 __raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
110 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900111
112 /* Set value of power down register for sleep mode */
113
Jongpill Lee7d44d2b2012-02-17 09:51:31 +0900114 exynos_sys_powerdown_conf(SYS_SLEEP);
Jaecheol Lee16638952011-03-10 13:33:59 +0900115 __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
116
117 /* ensure at least INFORM0 has the resume address */
118
119 __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
120
121 /* Before enter central sequence mode, clock src register have to set */
122
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900123 if (!soc_is_exynos5250())
124 s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
Jaecheol Lee16638952011-03-10 13:33:59 +0900125
Jonghwan Choiacd35612011-08-24 21:52:45 +0900126 if (soc_is_exynos4210())
127 s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
128
Jaecheol Lee16638952011-03-10 13:33:59 +0900129}
130
Jongpill Leec9347102012-02-17 09:49:54 +0900131static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
Jaecheol Lee16638952011-03-10 13:33:59 +0900132{
Jongpill Leec9347102012-02-17 09:49:54 +0900133 pm_cpu_prep = exynos_pm_prepare;
134 pm_cpu_sleep = exynos_cpu_suspend;
Jaecheol Lee16638952011-03-10 13:33:59 +0900135
136 return 0;
137}
138
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900139static unsigned long pll_base_rate;
140
141static void exynos4_restore_pll(void)
142{
143 unsigned long pll_con, locktime, lockcnt;
144 unsigned long pll_in_rate;
145 unsigned int p_div, epll_wait = 0, vpll_wait = 0;
146
147 if (pll_base_rate == 0)
148 return;
149
150 pll_in_rate = pll_base_rate;
151
152 /* EPLL */
153 pll_con = exynos4_epll_save[0].val;
154
155 if (pll_con & (1 << 31)) {
156 pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
157 p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
158
159 pll_in_rate /= 1000000;
160
161 locktime = (3000 / pll_in_rate) * p_div;
162 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
163
Kukjin Kima8550392012-03-09 14:19:10 -0800164 __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900165
166 s3c_pm_do_restore_core(exynos4_epll_save,
167 ARRAY_SIZE(exynos4_epll_save));
168 epll_wait = 1;
169 }
170
171 pll_in_rate = pll_base_rate;
172
173 /* VPLL */
174 pll_con = exynos4_vpll_save[0].val;
175
176 if (pll_con & (1 << 31)) {
177 pll_in_rate /= 1000000;
178 /* 750us */
179 locktime = 750;
180 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
181
Kukjin Kima8550392012-03-09 14:19:10 -0800182 __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900183
184 s3c_pm_do_restore_core(exynos4_vpll_save,
185 ARRAY_SIZE(exynos4_vpll_save));
186 vpll_wait = 1;
187 }
188
189 /* Wait PLL locking */
190
191 do {
192 if (epll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800193 pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
194 if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900195 epll_wait = 0;
196 }
197
198 if (vpll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800199 pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
200 if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900201 vpll_wait = 0;
202 }
203 } while (epll_wait || vpll_wait);
204}
205
Jongpill Leec9347102012-02-17 09:49:54 +0900206static struct subsys_interface exynos_pm_interface = {
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900207 .name = "exynos_pm",
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900208 .subsys = &exynos_subsys,
Jongpill Leec9347102012-02-17 09:49:54 +0900209 .add_dev = exynos_pm_add,
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200210};
211
Jongpill Leec9347102012-02-17 09:49:54 +0900212static __init int exynos_pm_drvinit(void)
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200213{
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900214 struct clk *pll_base;
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200215 unsigned int tmp;
216
217 s3c_pm_init();
218
219 /* All wakeup disable */
220
221 tmp = __raw_readl(S5P_WAKEUP_MASK);
222 tmp |= ((0xFF << 8) | (0x1F << 1));
223 __raw_writel(tmp, S5P_WAKEUP_MASK);
224
Jongpill Leec9347102012-02-17 09:49:54 +0900225 if (!soc_is_exynos5250()) {
226 pll_base = clk_get(NULL, "xtal");
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900227
Jongpill Leec9347102012-02-17 09:49:54 +0900228 if (!IS_ERR(pll_base)) {
229 pll_base_rate = clk_get_rate(pll_base);
230 clk_put(pll_base);
231 }
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900232 }
233
Jongpill Leec9347102012-02-17 09:49:54 +0900234 return subsys_interface_register(&exynos_pm_interface);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200235}
Jongpill Leec9347102012-02-17 09:49:54 +0900236arch_initcall(exynos_pm_drvinit);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200237
Jongpill Leec9347102012-02-17 09:49:54 +0900238static int exynos_pm_suspend(void)
Jaecheol Lee12974e92011-07-18 19:21:41 +0900239{
240 unsigned long tmp;
241
242 /* Setting Central Sequence Register for power down mode */
243
244 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
245 tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
246 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
247
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900248 /* Setting SEQ_OPTION register */
249
250 tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
251 __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
252
253 if (!soc_is_exynos5250()) {
254 /* Save Power control register */
255 asm ("mrc p15, 0, %0, c15, c0, 0"
256 : "=r" (tmp) : : "cc");
257 save_arm_register[0] = tmp;
258
259 /* Save Diagnostic register */
260 asm ("mrc p15, 0, %0, c15, c0, 1"
261 : "=r" (tmp) : : "cc");
262 save_arm_register[1] = tmp;
Jongpill Lee00a351f2011-09-27 07:26:04 +0900263 }
264
Jaecheol Lee12974e92011-07-18 19:21:41 +0900265 return 0;
266}
267
Jongpill Leec9347102012-02-17 09:49:54 +0900268static void exynos_pm_resume(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900269{
Jaecheol Leee240ab12011-07-18 19:21:34 +0900270 unsigned long tmp;
271
272 /*
273 * If PMU failed while entering sleep mode, WFI will be
274 * ignored by PMU and then exiting cpu_do_idle().
275 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
276 * in this situation.
277 */
278 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
279 if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
280 tmp |= S5P_CENTRAL_LOWPWR_CFG;
281 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
282 /* No need to perform below restore code */
283 goto early_wakeup;
284 }
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900285 if (!soc_is_exynos5250()) {
286 /* Restore Power control register */
287 tmp = save_arm_register[0];
288 asm volatile ("mcr p15, 0, %0, c15, c0, 0"
289 : : "r" (tmp)
290 : "cc");
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900291
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900292 /* Restore Diagnostic register */
293 tmp = save_arm_register[1];
294 asm volatile ("mcr p15, 0, %0, c15, c0, 1"
295 : : "r" (tmp)
296 : "cc");
297 }
Jaecheol Leee240ab12011-07-18 19:21:34 +0900298
Jaecheol Lee16638952011-03-10 13:33:59 +0900299 /* For release retention */
300
301 __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
302 __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
303 __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
304 __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
305 __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
306 __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
307 __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
308
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900309 if (soc_is_exynos5250())
310 s3c_pm_do_restore(exynos5_sys_save,
311 ARRAY_SIZE(exynos5_sys_save));
312
Jongpill Leec9347102012-02-17 09:49:54 +0900313 s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900314
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900315 if (!soc_is_exynos5250()) {
316 exynos4_restore_pll();
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900317
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900318#ifdef CONFIG_SMP
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900319 scu_enable(S5P_VA_SCU);
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900320#endif
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900321 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900322
Jaecheol Leee240ab12011-07-18 19:21:34 +0900323early_wakeup:
324 return;
Jaecheol Lee16638952011-03-10 13:33:59 +0900325}
326
Jongpill Leec9347102012-02-17 09:49:54 +0900327static struct syscore_ops exynos_pm_syscore_ops = {
328 .suspend = exynos_pm_suspend,
329 .resume = exynos_pm_resume,
Jaecheol Lee16638952011-03-10 13:33:59 +0900330};
331
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900332static __init int exynos_pm_syscore_init(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900333{
Jongpill Leec9347102012-02-17 09:49:54 +0900334 register_syscore_ops(&exynos_pm_syscore_ops);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200335 return 0;
Jaecheol Lee16638952011-03-10 13:33:59 +0900336}
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900337arch_initcall(exynos_pm_syscore_init);