blob: 04935f156239df3ea1c1c2a08b11d8aef549c017 [file] [log] [blame]
Haojian Zhuangc24b3112012-04-12 19:02:02 +08001/*
2 * linux/arch/arm/mach-mmp/irq.c
3 *
4 * Generic IRQ handling, GPIO IRQ demultiplexing, etc.
5 * Copyright (C) 2008 - 2012 Marvell Technology Group Ltd.
6 *
7 * Author: Bin Yang <bin.yang@marvell.com>
8 * Haojian Zhuang <haojian.zhuang@gmail.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/module.h>
16#include <linux/init.h>
17#include <linux/irq.h>
18#include <linux/irqdomain.h>
19#include <linux/io.h>
20#include <linux/ioport.h>
21#include <linux/of_address.h>
22#include <linux/of_irq.h>
23
24#include <mach/irqs.h>
25
Chao Xie87046f42012-05-07 11:22:23 +080026#ifdef CONFIG_CPU_MMP2
27#include <mach/pm-mmp2.h>
28#endif
29
Haojian Zhuangc24b3112012-04-12 19:02:02 +080030#include "common.h"
31
32#define MAX_ICU_NR 16
33
34struct icu_chip_data {
35 int nr_irqs;
36 unsigned int virq_base;
37 unsigned int cascade_irq;
38 void __iomem *reg_status;
39 void __iomem *reg_mask;
40 unsigned int conf_enable;
41 unsigned int conf_disable;
42 unsigned int conf_mask;
43 unsigned int clr_mfp_irq_base;
44 unsigned int clr_mfp_hwirq;
45 struct irq_domain *domain;
46};
47
48struct mmp_intc_conf {
49 unsigned int conf_enable;
50 unsigned int conf_disable;
51 unsigned int conf_mask;
52};
53
54void __iomem *mmp_icu_base;
55static struct icu_chip_data icu_data[MAX_ICU_NR];
56static int max_icu_nr;
57
58extern void mmp2_clear_pmic_int(void);
59
60static void icu_mask_ack_irq(struct irq_data *d)
61{
62 struct irq_domain *domain = d->domain;
63 struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
64 int hwirq;
65 u32 r;
66
67 hwirq = d->irq - data->virq_base;
68 if (data == &icu_data[0]) {
69 r = readl_relaxed(mmp_icu_base + (hwirq << 2));
70 r &= ~data->conf_mask;
71 r |= data->conf_disable;
72 writel_relaxed(r, mmp_icu_base + (hwirq << 2));
73 } else {
74#ifdef CONFIG_CPU_MMP2
75 if ((data->virq_base == data->clr_mfp_irq_base)
76 && (hwirq == data->clr_mfp_hwirq))
77 mmp2_clear_pmic_int();
78#endif
79 r = readl_relaxed(data->reg_mask) | (1 << hwirq);
80 writel_relaxed(r, data->reg_mask);
81 }
82}
83
84static void icu_mask_irq(struct irq_data *d)
85{
86 struct irq_domain *domain = d->domain;
87 struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
88 int hwirq;
89 u32 r;
90
91 hwirq = d->irq - data->virq_base;
92 if (data == &icu_data[0]) {
93 r = readl_relaxed(mmp_icu_base + (hwirq << 2));
94 r &= ~data->conf_mask;
95 r |= data->conf_disable;
96 writel_relaxed(r, mmp_icu_base + (hwirq << 2));
97 } else {
98 r = readl_relaxed(data->reg_mask) | (1 << hwirq);
99 writel_relaxed(r, data->reg_mask);
100 }
101}
102
103static void icu_unmask_irq(struct irq_data *d)
104{
105 struct irq_domain *domain = d->domain;
106 struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
107 int hwirq;
108 u32 r;
109
110 hwirq = d->irq - data->virq_base;
111 if (data == &icu_data[0]) {
112 r = readl_relaxed(mmp_icu_base + (hwirq << 2));
113 r &= ~data->conf_mask;
114 r |= data->conf_enable;
115 writel_relaxed(r, mmp_icu_base + (hwirq << 2));
116 } else {
117 r = readl_relaxed(data->reg_mask) & ~(1 << hwirq);
118 writel_relaxed(r, data->reg_mask);
119 }
120}
121
122static struct irq_chip icu_irq_chip = {
123 .name = "icu_irq",
124 .irq_mask = icu_mask_irq,
125 .irq_mask_ack = icu_mask_ack_irq,
126 .irq_unmask = icu_unmask_irq,
127};
128
129static void icu_mux_irq_demux(unsigned int irq, struct irq_desc *desc)
130{
131 struct irq_domain *domain;
132 struct icu_chip_data *data;
133 int i;
134 unsigned long mask, status, n;
135
136 for (i = 1; i < max_icu_nr; i++) {
137 if (irq == icu_data[i].cascade_irq) {
138 domain = icu_data[i].domain;
139 data = (struct icu_chip_data *)domain->host_data;
140 break;
141 }
142 }
143 if (i >= max_icu_nr) {
144 pr_err("Spurious irq %d in MMP INTC\n", irq);
145 return;
146 }
147
148 mask = readl_relaxed(data->reg_mask);
149 while (1) {
150 status = readl_relaxed(data->reg_status) & ~mask;
151 if (status == 0)
152 break;
153 n = find_first_bit(&status, BITS_PER_LONG);
154 while (n < BITS_PER_LONG) {
155 generic_handle_irq(icu_data[i].virq_base + n);
156 n = find_next_bit(&status, BITS_PER_LONG, n + 1);
157 }
158 }
159}
160
161static int mmp_irq_domain_map(struct irq_domain *d, unsigned int irq,
162 irq_hw_number_t hw)
163{
164 irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
165 set_irq_flags(irq, IRQF_VALID);
166 return 0;
167}
168
169static int mmp_irq_domain_xlate(struct irq_domain *d, struct device_node *node,
170 const u32 *intspec, unsigned int intsize,
171 unsigned long *out_hwirq,
172 unsigned int *out_type)
173{
174 *out_hwirq = intspec[0];
175 return 0;
176}
177
178const struct irq_domain_ops mmp_irq_domain_ops = {
179 .map = mmp_irq_domain_map,
180 .xlate = mmp_irq_domain_xlate,
181};
182
183static struct mmp_intc_conf mmp_conf = {
184 .conf_enable = 0x51,
185 .conf_disable = 0x0,
186 .conf_mask = 0x7f,
187};
188
189static struct mmp_intc_conf mmp2_conf = {
190 .conf_enable = 0x20,
191 .conf_disable = 0x0,
192 .conf_mask = 0x7f,
193};
194
195/* MMP (ARMv5) */
196void __init icu_init_irq(void)
197{
198 int irq;
199
200 max_icu_nr = 1;
201 mmp_icu_base = ioremap(0xd4282000, 0x1000);
202 icu_data[0].conf_enable = mmp_conf.conf_enable;
203 icu_data[0].conf_disable = mmp_conf.conf_disable;
204 icu_data[0].conf_mask = mmp_conf.conf_mask;
205 icu_data[0].nr_irqs = 64;
206 icu_data[0].virq_base = 0;
207 icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
208 &irq_domain_simple_ops,
209 &icu_data[0]);
210 for (irq = 0; irq < 64; irq++) {
211 icu_mask_irq(irq_get_irq_data(irq));
212 irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
213 set_irq_flags(irq, IRQF_VALID);
214 }
215 irq_set_default_host(icu_data[0].domain);
216}
217
218/* MMP2 (ARMv7) */
219void __init mmp2_init_icu(void)
220{
221 int irq;
222
223 max_icu_nr = 8;
224 mmp_icu_base = ioremap(0xd4282000, 0x1000);
225 icu_data[0].conf_enable = mmp2_conf.conf_enable;
226 icu_data[0].conf_disable = mmp2_conf.conf_disable;
227 icu_data[0].conf_mask = mmp2_conf.conf_mask;
228 icu_data[0].nr_irqs = 64;
229 icu_data[0].virq_base = 0;
230 icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
231 &irq_domain_simple_ops,
232 &icu_data[0]);
233 icu_data[1].reg_status = mmp_icu_base + 0x150;
234 icu_data[1].reg_mask = mmp_icu_base + 0x168;
235 icu_data[1].clr_mfp_irq_base = IRQ_MMP2_PMIC_BASE;
236 icu_data[1].clr_mfp_hwirq = IRQ_MMP2_PMIC - IRQ_MMP2_PMIC_BASE;
237 icu_data[1].nr_irqs = 2;
238 icu_data[1].virq_base = IRQ_MMP2_PMIC_BASE;
239 icu_data[1].domain = irq_domain_add_legacy(NULL, icu_data[1].nr_irqs,
240 icu_data[1].virq_base, 0,
241 &irq_domain_simple_ops,
242 &icu_data[1]);
243 icu_data[2].reg_status = mmp_icu_base + 0x154;
244 icu_data[2].reg_mask = mmp_icu_base + 0x16c;
245 icu_data[2].nr_irqs = 2;
246 icu_data[2].virq_base = IRQ_MMP2_RTC_BASE;
247 icu_data[2].domain = irq_domain_add_legacy(NULL, icu_data[2].nr_irqs,
248 icu_data[2].virq_base, 0,
249 &irq_domain_simple_ops,
250 &icu_data[2]);
251 icu_data[3].reg_status = mmp_icu_base + 0x180;
252 icu_data[3].reg_mask = mmp_icu_base + 0x17c;
253 icu_data[3].nr_irqs = 3;
254 icu_data[3].virq_base = IRQ_MMP2_KEYPAD_BASE;
255 icu_data[3].domain = irq_domain_add_legacy(NULL, icu_data[3].nr_irqs,
256 icu_data[3].virq_base, 0,
257 &irq_domain_simple_ops,
258 &icu_data[3]);
259 icu_data[4].reg_status = mmp_icu_base + 0x158;
260 icu_data[4].reg_mask = mmp_icu_base + 0x170;
261 icu_data[4].nr_irqs = 5;
262 icu_data[4].virq_base = IRQ_MMP2_TWSI_BASE;
263 icu_data[4].domain = irq_domain_add_legacy(NULL, icu_data[4].nr_irqs,
264 icu_data[4].virq_base, 0,
265 &irq_domain_simple_ops,
266 &icu_data[4]);
267 icu_data[5].reg_status = mmp_icu_base + 0x15c;
268 icu_data[5].reg_mask = mmp_icu_base + 0x174;
269 icu_data[5].nr_irqs = 15;
270 icu_data[5].virq_base = IRQ_MMP2_MISC_BASE;
271 icu_data[5].domain = irq_domain_add_legacy(NULL, icu_data[5].nr_irqs,
272 icu_data[5].virq_base, 0,
273 &irq_domain_simple_ops,
274 &icu_data[5]);
275 icu_data[6].reg_status = mmp_icu_base + 0x160;
276 icu_data[6].reg_mask = mmp_icu_base + 0x178;
277 icu_data[6].nr_irqs = 2;
278 icu_data[6].virq_base = IRQ_MMP2_MIPI_HSI1_BASE;
279 icu_data[6].domain = irq_domain_add_legacy(NULL, icu_data[6].nr_irqs,
280 icu_data[6].virq_base, 0,
281 &irq_domain_simple_ops,
282 &icu_data[6]);
283 icu_data[7].reg_status = mmp_icu_base + 0x188;
284 icu_data[7].reg_mask = mmp_icu_base + 0x184;
285 icu_data[7].nr_irqs = 2;
286 icu_data[7].virq_base = IRQ_MMP2_MIPI_HSI0_BASE;
287 icu_data[7].domain = irq_domain_add_legacy(NULL, icu_data[7].nr_irqs,
288 icu_data[7].virq_base, 0,
289 &irq_domain_simple_ops,
290 &icu_data[7]);
291 for (irq = 0; irq < IRQ_MMP2_MUX_END; irq++) {
292 icu_mask_irq(irq_get_irq_data(irq));
293 switch (irq) {
294 case IRQ_MMP2_PMIC_MUX:
295 case IRQ_MMP2_RTC_MUX:
296 case IRQ_MMP2_KEYPAD_MUX:
297 case IRQ_MMP2_TWSI_MUX:
298 case IRQ_MMP2_MISC_MUX:
299 case IRQ_MMP2_MIPI_HSI1_MUX:
300 case IRQ_MMP2_MIPI_HSI0_MUX:
301 irq_set_chip(irq, &icu_irq_chip);
302 irq_set_chained_handler(irq, icu_mux_irq_demux);
303 break;
304 default:
305 irq_set_chip_and_handler(irq, &icu_irq_chip,
306 handle_level_irq);
307 break;
308 }
309 set_irq_flags(irq, IRQF_VALID);
310 }
311 irq_set_default_host(icu_data[0].domain);
Chao Xie87046f42012-05-07 11:22:23 +0800312#ifdef CONFIG_CPU_MMP2
313 icu_irq_chip.irq_set_wake = mmp2_set_wake;
314#endif
Haojian Zhuangc24b3112012-04-12 19:02:02 +0800315}
316
317#ifdef CONFIG_OF
318static const struct of_device_id intc_ids[] __initconst = {
319 { .compatible = "mrvl,mmp-intc", .data = &mmp_conf },
320 { .compatible = "mrvl,mmp2-intc", .data = &mmp2_conf },
321 {}
322};
323
324static const struct of_device_id mmp_mux_irq_match[] __initconst = {
325 { .compatible = "mrvl,mmp2-mux-intc" },
326 {}
327};
328
329int __init mmp2_mux_init(struct device_node *parent)
330{
331 struct device_node *node;
332 const struct of_device_id *of_id;
333 struct resource res;
334 int i, irq_base, ret, irq;
335 u32 nr_irqs, mfp_irq;
336
337 node = parent;
338 max_icu_nr = 1;
339 for (i = 1; i < MAX_ICU_NR; i++) {
340 node = of_find_matching_node(node, mmp_mux_irq_match);
341 if (!node)
342 break;
343 of_id = of_match_node(&mmp_mux_irq_match[0], node);
344 ret = of_property_read_u32(node, "mrvl,intc-nr-irqs",
345 &nr_irqs);
346 if (ret) {
347 pr_err("Not found mrvl,intc-nr-irqs property\n");
348 ret = -EINVAL;
349 goto err;
350 }
351 ret = of_address_to_resource(node, 0, &res);
352 if (ret < 0) {
353 pr_err("Not found reg property\n");
354 ret = -EINVAL;
355 goto err;
356 }
357 icu_data[i].reg_status = mmp_icu_base + res.start;
358 ret = of_address_to_resource(node, 1, &res);
359 if (ret < 0) {
360 pr_err("Not found reg property\n");
361 ret = -EINVAL;
362 goto err;
363 }
364 icu_data[i].reg_mask = mmp_icu_base + res.start;
365 icu_data[i].cascade_irq = irq_of_parse_and_map(node, 0);
366 if (!icu_data[i].cascade_irq) {
367 ret = -EINVAL;
368 goto err;
369 }
370
371 irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
372 if (irq_base < 0) {
373 pr_err("Failed to allocate IRQ numbers for mux intc\n");
374 ret = irq_base;
375 goto err;
376 }
377 if (!of_property_read_u32(node, "mrvl,clr-mfp-irq",
378 &mfp_irq)) {
379 icu_data[i].clr_mfp_irq_base = irq_base;
380 icu_data[i].clr_mfp_hwirq = mfp_irq;
381 }
382 irq_set_chained_handler(icu_data[i].cascade_irq,
383 icu_mux_irq_demux);
384 icu_data[i].nr_irqs = nr_irqs;
385 icu_data[i].virq_base = irq_base;
386 icu_data[i].domain = irq_domain_add_legacy(node, nr_irqs,
387 irq_base, 0,
388 &mmp_irq_domain_ops,
389 &icu_data[i]);
390 for (irq = irq_base; irq < irq_base + nr_irqs; irq++)
391 icu_mask_irq(irq_get_irq_data(irq));
392 }
393 max_icu_nr = i;
394 return 0;
395err:
396 of_node_put(node);
397 max_icu_nr = i;
398 return ret;
399}
400
401void __init mmp_dt_irq_init(void)
402{
403 struct device_node *node;
404 const struct of_device_id *of_id;
405 struct mmp_intc_conf *conf;
406 int nr_irqs, irq_base, ret, irq;
407
408 node = of_find_matching_node(NULL, intc_ids);
409 if (!node) {
410 pr_err("Failed to find interrupt controller in arch-mmp\n");
411 return;
412 }
413 of_id = of_match_node(intc_ids, node);
414 conf = of_id->data;
415
416 ret = of_property_read_u32(node, "mrvl,intc-nr-irqs", &nr_irqs);
417 if (ret) {
418 pr_err("Not found mrvl,intc-nr-irqs property\n");
419 return;
420 }
421
422 mmp_icu_base = of_iomap(node, 0);
423 if (!mmp_icu_base) {
424 pr_err("Failed to get interrupt controller register\n");
425 return;
426 }
427
428 irq_base = irq_alloc_descs(-1, 0, nr_irqs - NR_IRQS_LEGACY, 0);
429 if (irq_base < 0) {
430 pr_err("Failed to allocate IRQ numbers\n");
431 goto err;
432 } else if (irq_base != NR_IRQS_LEGACY) {
433 pr_err("ICU's irqbase should be started from 0\n");
434 goto err;
435 }
436 icu_data[0].conf_enable = conf->conf_enable;
437 icu_data[0].conf_disable = conf->conf_disable;
438 icu_data[0].conf_mask = conf->conf_mask;
439 icu_data[0].nr_irqs = nr_irqs;
440 icu_data[0].virq_base = 0;
441 icu_data[0].domain = irq_domain_add_legacy(node, nr_irqs, 0, 0,
442 &mmp_irq_domain_ops,
443 &icu_data[0]);
444 irq_set_default_host(icu_data[0].domain);
445 for (irq = 0; irq < nr_irqs; irq++)
446 icu_mask_irq(irq_get_irq_data(irq));
447 mmp2_mux_init(node);
448 return;
449err:
450 iounmap(mmp_icu_base);
451}
452#endif