blob: 96d0a4fe8dd9b1309b6c2f207dde4896d8534739 [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
6 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
7 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
8 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
9 *
10 * This is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * - DMA of SuperH does not have Hardware DMA chain mode.
16 * - MAX DMA size is 16MB.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000023#include <linux/interrupt.h>
24#include <linux/dmaengine.h>
25#include <linux/delay.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000026#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000027#include <linux/pm_runtime.h>
Magnus Dammb2623a62010-03-19 04:47:10 +000028#include <linux/sh_dma.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090029#include <linux/notifier.h>
30#include <linux/kdebug.h>
31#include <linux/spinlock.h>
32#include <linux/rculist.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000033
34#include "dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000035#include "shdma.h"
36
37/* DMA descriptor control */
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070038enum sh_dmae_desc_status {
39 DESC_IDLE,
40 DESC_PREPARED,
41 DESC_SUBMITTED,
42 DESC_COMPLETED, /* completed, have to call callback */
43 DESC_WAITING, /* callback called, waiting for ack / re-submit */
44};
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000045
46#define NR_DESCS_PER_CHANNEL 32
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000047/* Default MEMCPY transfer size = 2^2 = 4 bytes */
48#define LOG2_DEFAULT_XFER_SIZE 2
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000049
Paul Mundt03aa18f2010-12-17 19:16:10 +090050/*
51 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000052 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090053 */
54static DEFINE_SPINLOCK(sh_dmae_lock);
55static LIST_HEAD(sh_dmae_devices);
56
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +000057/* A bitmask with bits enough for enum sh_dmae_slave_chan_id */
Magnus Damm02ca5082010-03-19 04:46:47 +000058static unsigned long sh_dmae_slave_used[BITS_TO_LONGS(SH_DMA_SLAVE_NUMBER)];
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +000059
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070060static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan *sh_chan, bool all);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010061static void sh_chan_xfer_ld_queue(struct sh_dmae_chan *sh_chan);
62
63static void chclr_write(struct sh_dmae_chan *sh_dc, u32 data)
64{
65 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
66
67 __raw_writel(data, shdev->chan_reg +
68 shdev->pdata->channel[sh_dc->id].chclr_offset);
69}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070070
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000071static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
72{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000073 __raw_writel(data, sh_dc->base + reg / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000074}
75
76static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
77{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000078 return __raw_readl(sh_dc->base + reg / sizeof(u32));
79}
80
81static u16 dmaor_read(struct sh_dmae_device *shdev)
82{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000083 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
84
85 if (shdev->pdata->dmaor_is_32bit)
86 return __raw_readl(addr);
87 else
88 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000089}
90
91static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
92{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000093 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
94
95 if (shdev->pdata->dmaor_is_32bit)
96 __raw_writel(data, addr);
97 else
98 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000099}
100
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000101static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
102{
103 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
104
105 __raw_writel(data, sh_dc->base + shdev->chcr_offset / sizeof(u32));
106}
107
108static u32 chcr_read(struct sh_dmae_chan *sh_dc)
109{
110 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
111
112 return __raw_readl(sh_dc->base + shdev->chcr_offset / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000113}
114
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000115/*
116 * Reset DMA controller
117 *
118 * SH7780 has two DMAOR register
119 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000120static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000121{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000122 unsigned short dmaor;
123 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000124
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000125 spin_lock_irqsave(&sh_dmae_lock, flags);
126
127 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000128 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000129
130 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000131}
132
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000133static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000134{
135 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000136 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000137
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000138 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000139
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000140 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
141
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100142 if (shdev->pdata->chclr_present) {
143 int i;
144 for (i = 0; i < shdev->pdata->channel_num; i++) {
145 struct sh_dmae_chan *sh_chan = shdev->chan[i];
146 if (sh_chan)
147 chclr_write(sh_chan, 0);
148 }
149 }
150
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000151 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
152
153 dmaor = dmaor_read(shdev);
154
155 spin_unlock_irqrestore(&sh_dmae_lock, flags);
156
157 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
158 dev_warn(shdev->common.dev, "Can't initialize DMAOR.\n");
159 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000160 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100161 if (shdev->pdata->dmaor_init & ~dmaor)
162 dev_warn(shdev->common.dev,
163 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
164 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000165 return 0;
166}
167
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000168static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000169{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000170 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000171
172 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
173 return true; /* working */
174
175 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000176}
177
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000178static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000179{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000180 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000181 struct sh_dmae_pdata *pdata = shdev->pdata;
182 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
183 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000184
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000185 if (cnt >= pdata->ts_shift_num)
186 cnt = 0;
187
188 return pdata->ts_shift[cnt];
189}
190
191static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
192{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000193 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000194 struct sh_dmae_pdata *pdata = shdev->pdata;
195 int i;
196
197 for (i = 0; i < pdata->ts_shift_num; i++)
198 if (pdata->ts_shift[i] == l2size)
199 break;
200
201 if (i == pdata->ts_shift_num)
202 i = 0;
203
204 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
205 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000206}
207
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700208static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000209{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700210 sh_dmae_writel(sh_chan, hw->sar, SAR);
211 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000212 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000213}
214
215static void dmae_start(struct sh_dmae_chan *sh_chan)
216{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000217 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000218 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000219
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000220 if (shdev->pdata->needs_tend_set)
221 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
222
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000223 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000224 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000225}
226
227static void dmae_halt(struct sh_dmae_chan *sh_chan)
228{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000229 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000230 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000231
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000232 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000233 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000234}
235
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000236static void dmae_init(struct sh_dmae_chan *sh_chan)
237{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000238 /*
239 * Default configuration for dual address memory-memory transfer.
240 * 0x400 represents auto-request.
241 */
242 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
243 LOG2_DEFAULT_XFER_SIZE);
244 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000245 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000246}
247
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000248static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
249{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000250 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000251 if (dmae_is_busy(sh_chan))
252 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000253
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000254 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000255 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000256
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000257 return 0;
258}
259
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000260static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
261{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000262 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000263 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000264 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->id];
Magnus Damm26fc02a2011-05-24 10:31:12 +0000265 u16 __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000266 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000267
268 if (dmae_is_busy(sh_chan))
269 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000270
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000271 if (pdata->no_dmars)
272 return 0;
273
Magnus Damm26fc02a2011-05-24 10:31:12 +0000274 /* in the case of a missing DMARS resource use first memory window */
275 if (!addr)
276 addr = (u16 __iomem *)shdev->chan_reg;
277 addr += chan_pdata->dmars / sizeof(u16);
278
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000279 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
280 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000281
282 return 0;
283}
284
285static dma_cookie_t sh_dmae_tx_submit(struct dma_async_tx_descriptor *tx)
286{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700287 struct sh_desc *desc = tx_to_sh_desc(tx), *chunk, *last = desc, *c;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000288 struct sh_dmae_chan *sh_chan = to_sh_chan(tx->chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200289 struct sh_dmae_slave *param = tx->chan->private;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700290 dma_async_tx_callback callback = tx->callback;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000291 dma_cookie_t cookie;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200292 bool power_up;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000293
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200294 spin_lock_irq(&sh_chan->desc_lock);
295
296 if (list_empty(&sh_chan->ld_queue))
297 power_up = true;
298 else
299 power_up = false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000300
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000301 cookie = dma_cookie_assign(tx);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000302
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700303 /* Mark all chunks of this descriptor as submitted, move to the queue */
304 list_for_each_entry_safe(chunk, c, desc->node.prev, node) {
305 /*
306 * All chunks are on the global ld_free, so, we have to find
307 * the end of the chain ourselves
308 */
309 if (chunk != desc && (chunk->mark == DESC_IDLE ||
310 chunk->async_tx.cookie > 0 ||
311 chunk->async_tx.cookie == -EBUSY ||
312 &chunk->node == &sh_chan->ld_free))
313 break;
314 chunk->mark = DESC_SUBMITTED;
315 /* Callback goes to the last chunk */
316 chunk->async_tx.callback = NULL;
317 chunk->cookie = cookie;
318 list_move_tail(&chunk->node, &sh_chan->ld_queue);
319 last = chunk;
320 }
321
322 last->async_tx.callback = callback;
323 last->async_tx.callback_param = tx->callback_param;
324
325 dev_dbg(sh_chan->dev, "submit #%d@%p on %d: %x[%d] -> %x\n",
326 tx->cookie, &last->async_tx, sh_chan->id,
327 desc->hw.sar, desc->hw.tcr, desc->hw.dar);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000328
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200329 if (power_up) {
330 sh_chan->pm_state = DMAE_PM_BUSY;
331
332 pm_runtime_get(sh_chan->dev);
333
334 spin_unlock_irq(&sh_chan->desc_lock);
335
336 pm_runtime_barrier(sh_chan->dev);
337
338 spin_lock_irq(&sh_chan->desc_lock);
339
340 /* Have we been reset, while waiting? */
341 if (sh_chan->pm_state != DMAE_PM_ESTABLISHED) {
342 dev_dbg(sh_chan->dev, "Bring up channel %d\n",
343 sh_chan->id);
344 if (param) {
345 const struct sh_dmae_slave_config *cfg =
346 param->config;
347
348 dmae_set_dmars(sh_chan, cfg->mid_rid);
349 dmae_set_chcr(sh_chan, cfg->chcr);
350 } else {
351 dmae_init(sh_chan);
352 }
353
354 if (sh_chan->pm_state == DMAE_PM_PENDING)
355 sh_chan_xfer_ld_queue(sh_chan);
356 sh_chan->pm_state = DMAE_PM_ESTABLISHED;
357 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100358 } else {
359 sh_chan->pm_state = DMAE_PM_PENDING;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200360 }
361
362 spin_unlock_irq(&sh_chan->desc_lock);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000363
364 return cookie;
365}
366
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700367/* Called with desc_lock held */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000368static struct sh_desc *sh_dmae_get_desc(struct sh_dmae_chan *sh_chan)
369{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700370 struct sh_desc *desc;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000371
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700372 list_for_each_entry(desc, &sh_chan->ld_free, node)
373 if (desc->mark != DESC_PREPARED) {
374 BUG_ON(desc->mark != DESC_IDLE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000375 list_del(&desc->node);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700376 return desc;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000377 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000378
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700379 return NULL;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000380}
381
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000382static const struct sh_dmae_slave_config *sh_dmae_find_slave(
Magnus Damm4bab9d42010-03-19 04:46:38 +0000383 struct sh_dmae_chan *sh_chan, struct sh_dmae_slave *param)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000384{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000385 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000386 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000387 int i;
388
Magnus Damm02ca5082010-03-19 04:46:47 +0000389 if (param->slave_id >= SH_DMA_SLAVE_NUMBER)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000390 return NULL;
391
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000392 for (i = 0; i < pdata->slave_num; i++)
Magnus Damm4bab9d42010-03-19 04:46:38 +0000393 if (pdata->slave[i].slave_id == param->slave_id)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000394 return pdata->slave + i;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000395
396 return NULL;
397}
398
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000399static int sh_dmae_alloc_chan_resources(struct dma_chan *chan)
400{
401 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
402 struct sh_desc *desc;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000403 struct sh_dmae_slave *param = chan->private;
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000404 int ret;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000405
406 /*
407 * This relies on the guarantee from dmaengine that alloc_chan_resources
408 * never runs concurrently with itself or free_chan_resources.
409 */
410 if (param) {
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000411 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000412
Magnus Damm4bab9d42010-03-19 04:46:38 +0000413 cfg = sh_dmae_find_slave(sh_chan, param);
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000414 if (!cfg) {
415 ret = -EINVAL;
416 goto efindslave;
417 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000418
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000419 if (test_and_set_bit(param->slave_id, sh_dmae_slave_used)) {
420 ret = -EBUSY;
421 goto etestused;
422 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000423
424 param->config = cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000425 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000426
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000427 while (sh_chan->descs_allocated < NR_DESCS_PER_CHANNEL) {
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000428 desc = kzalloc(sizeof(struct sh_desc), GFP_KERNEL);
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200429 if (!desc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000430 break;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000431 dma_async_tx_descriptor_init(&desc->async_tx,
432 &sh_chan->common);
433 desc->async_tx.tx_submit = sh_dmae_tx_submit;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700434 desc->mark = DESC_IDLE;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000435
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700436 list_add(&desc->node, &sh_chan->ld_free);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000437 sh_chan->descs_allocated++;
438 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000439
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000440 if (!sh_chan->descs_allocated) {
441 ret = -ENOMEM;
442 goto edescalloc;
443 }
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000444
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000445 return sh_chan->descs_allocated;
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000446
447edescalloc:
448 if (param)
449 clear_bit(param->slave_id, sh_dmae_slave_used);
450etestused:
451efindslave:
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200452 chan->private = NULL;
Guennadi Liakhovetski83515bc2010-04-19 08:39:39 +0000453 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000454}
455
456/*
457 * sh_dma_free_chan_resources - Free all resources of the channel.
458 */
459static void sh_dmae_free_chan_resources(struct dma_chan *chan)
460{
461 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
462 struct sh_desc *desc, *_desc;
463 LIST_HEAD(list);
464
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000465 /* Protect against ISR */
466 spin_lock_irq(&sh_chan->desc_lock);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000467 dmae_halt(sh_chan);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000468 spin_unlock_irq(&sh_chan->desc_lock);
469
470 /* Now no new interrupts will occur */
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000471
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700472 /* Prepared and not submitted descriptors can still be on the queue */
473 if (!list_empty(&sh_chan->ld_queue))
474 sh_dmae_chan_ld_cleanup(sh_chan, true);
475
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000476 if (chan->private) {
477 /* The caller is holding dma_list_mutex */
478 struct sh_dmae_slave *param = chan->private;
479 clear_bit(param->slave_id, sh_dmae_slave_used);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000480 chan->private = NULL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000481 }
482
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200483 spin_lock_irq(&sh_chan->desc_lock);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000484
485 list_splice_init(&sh_chan->ld_free, &list);
486 sh_chan->descs_allocated = 0;
487
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200488 spin_unlock_irq(&sh_chan->desc_lock);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000489
490 list_for_each_entry_safe(desc, _desc, &list, node)
491 kfree(desc);
492}
493
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000494/**
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000495 * sh_dmae_add_desc - get, set up and return one transfer descriptor
496 * @sh_chan: DMA channel
497 * @flags: DMA transfer flags
498 * @dest: destination DMA address, incremented when direction equals
Vinod Kouldb8196d2011-10-13 22:34:23 +0530499 * DMA_DEV_TO_MEM
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000500 * @src: source DMA address, incremented when direction equals
Vinod Kouldb8196d2011-10-13 22:34:23 +0530501 * DMA_MEM_TO_DEV
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000502 * @len: DMA transfer length
503 * @first: if NULL, set to the current descriptor and cookie set to -EBUSY
504 * @direction: needed for slave DMA to decide which address to keep constant,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530505 * equals DMA_MEM_TO_MEM for MEMCPY
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000506 * Returns 0 or an error
507 * Locks: called with desc_lock held
508 */
509static struct sh_desc *sh_dmae_add_desc(struct sh_dmae_chan *sh_chan,
510 unsigned long flags, dma_addr_t *dest, dma_addr_t *src, size_t *len,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530511 struct sh_desc **first, enum dma_transfer_direction direction)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000512{
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000513 struct sh_desc *new;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000514 size_t copy_size;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000515
516 if (!*len)
517 return NULL;
518
519 /* Allocate the link descriptor from the free list */
520 new = sh_dmae_get_desc(sh_chan);
521 if (!new) {
522 dev_err(sh_chan->dev, "No free link descriptor available\n");
523 return NULL;
524 }
525
526 copy_size = min(*len, (size_t)SH_DMA_TCR_MAX + 1);
527
528 new->hw.sar = *src;
529 new->hw.dar = *dest;
530 new->hw.tcr = copy_size;
531
532 if (!*first) {
533 /* First desc */
534 new->async_tx.cookie = -EBUSY;
535 *first = new;
536 } else {
537 /* Other desc - invisible to the user */
538 new->async_tx.cookie = -EINVAL;
539 }
540
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000541 dev_dbg(sh_chan->dev,
542 "chaining (%u/%u)@%x -> %x with %p, cookie %d, shift %d\n",
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000543 copy_size, *len, *src, *dest, &new->async_tx,
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000544 new->async_tx.cookie, sh_chan->xmit_shift);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000545
546 new->mark = DESC_PREPARED;
547 new->async_tx.flags = flags;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000548 new->direction = direction;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000549
550 *len -= copy_size;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530551 if (direction == DMA_MEM_TO_MEM || direction == DMA_MEM_TO_DEV)
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000552 *src += copy_size;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530553 if (direction == DMA_MEM_TO_MEM || direction == DMA_DEV_TO_MEM)
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000554 *dest += copy_size;
555
556 return new;
557}
558
559/*
560 * sh_dmae_prep_sg - prepare transfer descriptors from an SG list
561 *
562 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
563 * converted to scatter-gather to guarantee consistent locking and a correct
564 * list manipulation. For slave DMA direction carries the usual meaning, and,
565 * logically, the SG list is RAM and the addr variable contains slave address,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530566 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000567 * and the SG list contains only one element and points at the source buffer.
568 */
569static struct dma_async_tx_descriptor *sh_dmae_prep_sg(struct sh_dmae_chan *sh_chan,
570 struct scatterlist *sgl, unsigned int sg_len, dma_addr_t *addr,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530571 enum dma_transfer_direction direction, unsigned long flags)
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000572{
573 struct scatterlist *sg;
574 struct sh_desc *first = NULL, *new = NULL /* compiler... */;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700575 LIST_HEAD(tx_list);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000576 int chunks = 0;
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200577 unsigned long irq_flags;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000578 int i;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000579
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000580 if (!sg_len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000581 return NULL;
582
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000583 for_each_sg(sgl, sg, sg_len, i)
584 chunks += (sg_dma_len(sg) + SH_DMA_TCR_MAX) /
585 (SH_DMA_TCR_MAX + 1);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000586
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700587 /* Have to lock the whole loop to protect against concurrent release */
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200588 spin_lock_irqsave(&sh_chan->desc_lock, irq_flags);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700589
590 /*
591 * Chaining:
592 * first descriptor is what user is dealing with in all API calls, its
593 * cookie is at first set to -EBUSY, at tx-submit to a positive
594 * number
595 * if more than one chunk is needed further chunks have cookie = -EINVAL
596 * the last chunk, if not equal to the first, has cookie = -ENOSPC
597 * all chunks are linked onto the tx_list head with their .node heads
598 * only during this function, then they are immediately spliced
599 * back onto the free list in form of a chain
600 */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000601 for_each_sg(sgl, sg, sg_len, i) {
602 dma_addr_t sg_addr = sg_dma_address(sg);
603 size_t len = sg_dma_len(sg);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000604
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000605 if (!len)
606 goto err_get_desc;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000607
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000608 do {
609 dev_dbg(sh_chan->dev, "Add SG #%d@%p[%d], dma %llx\n",
610 i, sg, len, (unsigned long long)sg_addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000611
Vinod Kouldb8196d2011-10-13 22:34:23 +0530612 if (direction == DMA_DEV_TO_MEM)
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000613 new = sh_dmae_add_desc(sh_chan, flags,
614 &sg_addr, addr, &len, &first,
615 direction);
616 else
617 new = sh_dmae_add_desc(sh_chan, flags,
618 addr, &sg_addr, &len, &first,
619 direction);
620 if (!new)
621 goto err_get_desc;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700622
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000623 new->chunks = chunks--;
624 list_add_tail(&new->node, &tx_list);
625 } while (len);
626 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000627
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700628 if (new != first)
629 new->async_tx.cookie = -ENOSPC;
630
631 /* Put them back on the free list, so, they don't get lost */
632 list_splice_tail(&tx_list, &sh_chan->ld_free);
633
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200634 spin_unlock_irqrestore(&sh_chan->desc_lock, irq_flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000635
636 return &first->async_tx;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000637
638err_get_desc:
639 list_for_each_entry(new, &tx_list, node)
640 new->mark = DESC_IDLE;
641 list_splice(&tx_list, &sh_chan->ld_free);
642
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200643 spin_unlock_irqrestore(&sh_chan->desc_lock, irq_flags);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000644
645 return NULL;
646}
647
648static struct dma_async_tx_descriptor *sh_dmae_prep_memcpy(
649 struct dma_chan *chan, dma_addr_t dma_dest, dma_addr_t dma_src,
650 size_t len, unsigned long flags)
651{
652 struct sh_dmae_chan *sh_chan;
653 struct scatterlist sg;
654
655 if (!chan || !len)
656 return NULL;
657
658 sh_chan = to_sh_chan(chan);
659
660 sg_init_table(&sg, 1);
661 sg_set_page(&sg, pfn_to_page(PFN_DOWN(dma_src)), len,
662 offset_in_page(dma_src));
663 sg_dma_address(&sg) = dma_src;
664 sg_dma_len(&sg) = len;
665
Vinod Kouldb8196d2011-10-13 22:34:23 +0530666 return sh_dmae_prep_sg(sh_chan, &sg, 1, &dma_dest, DMA_MEM_TO_MEM,
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000667 flags);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700668}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000669
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000670static struct dma_async_tx_descriptor *sh_dmae_prep_slave_sg(
671 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530672 enum dma_transfer_direction direction, unsigned long flags)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000673{
674 struct sh_dmae_slave *param;
675 struct sh_dmae_chan *sh_chan;
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000676 dma_addr_t slave_addr;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000677
678 if (!chan)
679 return NULL;
680
681 sh_chan = to_sh_chan(chan);
682 param = chan->private;
683
684 /* Someone calling slave DMA on a public channel? */
685 if (!param || !sg_len) {
686 dev_warn(sh_chan->dev, "%s: bad parameter: %p, %d, %d\n",
687 __func__, param, sg_len, param ? param->slave_id : -1);
688 return NULL;
689 }
690
Dan Carpenter9f9ff202010-08-14 11:01:45 +0200691 slave_addr = param->config->addr;
692
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000693 /*
694 * if (param != NULL), this is a successfully requested slave channel,
695 * therefore param->config != NULL too.
696 */
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000697 return sh_dmae_prep_sg(sh_chan, sgl, sg_len, &slave_addr,
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000698 direction, flags);
699}
700
Linus Walleij05827632010-05-17 16:30:42 -0700701static int sh_dmae_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
702 unsigned long arg)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000703{
704 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200705 unsigned long flags;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000706
Linus Walleijc3635c72010-03-26 16:44:01 -0700707 /* Only supports DMA_TERMINATE_ALL */
708 if (cmd != DMA_TERMINATE_ALL)
709 return -ENXIO;
710
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000711 if (!chan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700712 return -EINVAL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000713
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200714 spin_lock_irqsave(&sh_chan->desc_lock, flags);
Guennadi Liakhovetskic0149062010-02-18 16:30:02 +0000715 dmae_halt(sh_chan);
716
Guennadi Liakhovetskic0149062010-02-18 16:30:02 +0000717 if (!list_empty(&sh_chan->ld_queue)) {
718 /* Record partial transfer */
719 struct sh_desc *desc = list_entry(sh_chan->ld_queue.next,
720 struct sh_desc, node);
721 desc->partial = (desc->hw.tcr - sh_dmae_readl(sh_chan, TCR)) <<
722 sh_chan->xmit_shift;
Guennadi Liakhovetskic0149062010-02-18 16:30:02 +0000723 }
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200724 spin_unlock_irqrestore(&sh_chan->desc_lock, flags);
Guennadi Liakhovetskic0149062010-02-18 16:30:02 +0000725
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000726 sh_dmae_chan_ld_cleanup(sh_chan, true);
Linus Walleijc3635c72010-03-26 16:44:01 -0700727
728 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000729}
730
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700731static dma_async_tx_callback __ld_cleanup(struct sh_dmae_chan *sh_chan, bool all)
732{
733 struct sh_desc *desc, *_desc;
734 /* Is the "exposed" head of a chain acked? */
735 bool head_acked = false;
736 dma_cookie_t cookie = 0;
737 dma_async_tx_callback callback = NULL;
738 void *param = NULL;
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200739 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000740
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200741 spin_lock_irqsave(&sh_chan->desc_lock, flags);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700742 list_for_each_entry_safe(desc, _desc, &sh_chan->ld_queue, node) {
743 struct dma_async_tx_descriptor *tx = &desc->async_tx;
744
745 BUG_ON(tx->cookie > 0 && tx->cookie != desc->cookie);
746 BUG_ON(desc->mark != DESC_SUBMITTED &&
747 desc->mark != DESC_COMPLETED &&
748 desc->mark != DESC_WAITING);
749
750 /*
751 * queue is ordered, and we use this loop to (1) clean up all
752 * completed descriptors, and to (2) update descriptor flags of
753 * any chunks in a (partially) completed chain
754 */
755 if (!all && desc->mark == DESC_SUBMITTED &&
756 desc->cookie != cookie)
757 break;
758
759 if (tx->cookie > 0)
760 cookie = tx->cookie;
761
762 if (desc->mark == DESC_COMPLETED && desc->chunks == 1) {
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000763 if (sh_chan->common.completed_cookie != desc->cookie - 1)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000764 dev_dbg(sh_chan->dev,
765 "Completing cookie %d, expected %d\n",
766 desc->cookie,
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000767 sh_chan->common.completed_cookie + 1);
768 sh_chan->common.completed_cookie = desc->cookie;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700769 }
770
771 /* Call callback on the last chunk */
772 if (desc->mark == DESC_COMPLETED && tx->callback) {
773 desc->mark = DESC_WAITING;
774 callback = tx->callback;
775 param = tx->callback_param;
776 dev_dbg(sh_chan->dev, "descriptor #%d@%p on %d callback\n",
777 tx->cookie, tx, sh_chan->id);
778 BUG_ON(desc->chunks != 1);
779 break;
780 }
781
782 if (tx->cookie > 0 || tx->cookie == -EBUSY) {
783 if (desc->mark == DESC_COMPLETED) {
784 BUG_ON(tx->cookie < 0);
785 desc->mark = DESC_WAITING;
786 }
787 head_acked = async_tx_test_ack(tx);
788 } else {
789 switch (desc->mark) {
790 case DESC_COMPLETED:
791 desc->mark = DESC_WAITING;
792 /* Fall through */
793 case DESC_WAITING:
794 if (head_acked)
795 async_tx_ack(&desc->async_tx);
796 }
797 }
798
799 dev_dbg(sh_chan->dev, "descriptor %p #%d completed.\n",
800 tx, tx->cookie);
801
802 if (((desc->mark == DESC_COMPLETED ||
803 desc->mark == DESC_WAITING) &&
804 async_tx_test_ack(&desc->async_tx)) || all) {
805 /* Remove from ld_queue list */
806 desc->mark = DESC_IDLE;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200807
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700808 list_move(&desc->node, &sh_chan->ld_free);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200809
810 if (list_empty(&sh_chan->ld_queue)) {
811 dev_dbg(sh_chan->dev, "Bring down channel %d\n", sh_chan->id);
812 pm_runtime_put(sh_chan->dev);
813 }
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700814 }
815 }
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000816
817 if (all && !callback)
818 /*
819 * Terminating and the loop completed normally: forgive
820 * uncompleted cookies
821 */
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000822 sh_chan->common.completed_cookie = sh_chan->common.cookie;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000823
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200824 spin_unlock_irqrestore(&sh_chan->desc_lock, flags);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700825
826 if (callback)
827 callback(param);
828
829 return callback;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000830}
831
832/*
833 * sh_chan_ld_cleanup - Clean up link descriptors
834 *
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700835 * This function cleans up the ld_queue of DMA channel.
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000836 */
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700837static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan *sh_chan, bool all)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000838{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700839 while (__ld_cleanup(sh_chan, all))
840 ;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000841}
842
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200843/* Called under spin_lock_irq(&sh_chan->desc_lock) */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000844static void sh_chan_xfer_ld_queue(struct sh_dmae_chan *sh_chan)
845{
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000846 struct sh_desc *desc;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000847
848 /* DMA work check */
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200849 if (dmae_is_busy(sh_chan))
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200850 return;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000851
Justin P. Mattock5a3a7652011-01-19 15:36:38 +0100852 /* Find the first not transferred descriptor */
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000853 list_for_each_entry(desc, &sh_chan->ld_queue, node)
854 if (desc->mark == DESC_SUBMITTED) {
Guennadi Liakhovetskic0149062010-02-18 16:30:02 +0000855 dev_dbg(sh_chan->dev, "Queue #%d to %d: %u@%x -> %x\n",
856 desc->async_tx.cookie, sh_chan->id,
857 desc->hw.tcr, desc->hw.sar, desc->hw.dar);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700858 /* Get the ld start address from ld_queue */
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000859 dmae_set_reg(sh_chan, &desc->hw);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700860 dmae_start(sh_chan);
861 break;
862 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000863}
864
865static void sh_dmae_memcpy_issue_pending(struct dma_chan *chan)
866{
867 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200868
869 spin_lock_irq(&sh_chan->desc_lock);
870 if (sh_chan->pm_state == DMAE_PM_ESTABLISHED)
871 sh_chan_xfer_ld_queue(sh_chan);
872 else
873 sh_chan->pm_state = DMAE_PM_PENDING;
874 spin_unlock_irq(&sh_chan->desc_lock);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000875}
876
Linus Walleij07934482010-03-26 16:50:49 -0700877static enum dma_status sh_dmae_tx_status(struct dma_chan *chan,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000878 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700879 struct dma_tx_state *txstate)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000880{
881 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
882 dma_cookie_t last_used;
883 dma_cookie_t last_complete;
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000884 enum dma_status status;
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200885 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000886
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700887 sh_dmae_chan_ld_cleanup(sh_chan, false);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000888
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000889 /* First read completed cookie to avoid a skew */
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000890 last_complete = chan->completed_cookie;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000891 rmb();
892 last_used = chan->cookie;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700893 BUG_ON(last_complete < 0);
Dan Williamsbca34692010-03-26 16:52:10 -0700894 dma_set_tx_state(txstate, last_complete, last_used, 0);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000895
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200896 spin_lock_irqsave(&sh_chan->desc_lock, flags);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000897
898 status = dma_async_is_complete(cookie, last_complete, last_used);
899
900 /*
901 * If we don't find cookie on the queue, it has been aborted and we have
902 * to report error
903 */
904 if (status != DMA_SUCCESS) {
905 struct sh_desc *desc;
906 status = DMA_ERROR;
907 list_for_each_entry(desc, &sh_chan->ld_queue, node)
908 if (desc->cookie == cookie) {
909 status = DMA_IN_PROGRESS;
910 break;
911 }
912 }
913
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +0200914 spin_unlock_irqrestore(&sh_chan->desc_lock, flags);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000915
916 return status;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000917}
918
919static irqreturn_t sh_dmae_interrupt(int irq, void *data)
920{
921 irqreturn_t ret = IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000922 struct sh_dmae_chan *sh_chan = data;
923 u32 chcr;
924
925 spin_lock(&sh_chan->desc_lock);
926
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000927 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000928
929 if (chcr & CHCR_TE) {
930 /* DMA stop */
931 dmae_halt(sh_chan);
932
933 ret = IRQ_HANDLED;
934 tasklet_schedule(&sh_chan->tasklet);
935 }
936
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000937 spin_unlock(&sh_chan->desc_lock);
938
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000939 return ret;
940}
941
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000942/* Called from error IRQ or NMI */
943static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000944{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900945 unsigned int handled = 0;
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000946 int i;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000947
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000948 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000949 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000950
951 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000952 for (i = 0; i < SH_DMAC_MAX_CHANNELS; i++) {
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000953 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Paul Mundt03aa18f2010-12-17 19:16:10 +0900954 struct sh_desc *desc;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000955 LIST_HEAD(dl);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900956
957 if (!sh_chan)
958 continue;
959
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000960 spin_lock(&sh_chan->desc_lock);
961
Paul Mundt03aa18f2010-12-17 19:16:10 +0900962 /* Stop the channel */
963 dmae_halt(sh_chan);
964
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000965 list_splice_init(&sh_chan->ld_queue, &dl);
966
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200967 if (!list_empty(&dl)) {
968 dev_dbg(sh_chan->dev, "Bring down channel %d\n", sh_chan->id);
969 pm_runtime_put(sh_chan->dev);
970 }
971 sh_chan->pm_state = DMAE_PM_ESTABLISHED;
972
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000973 spin_unlock(&sh_chan->desc_lock);
974
Paul Mundt03aa18f2010-12-17 19:16:10 +0900975 /* Complete all */
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000976 list_for_each_entry(desc, &dl, node) {
Paul Mundt03aa18f2010-12-17 19:16:10 +0900977 struct dma_async_tx_descriptor *tx = &desc->async_tx;
978 desc->mark = DESC_IDLE;
979 if (tx->callback)
980 tx->callback(tx->callback_param);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000981 }
Paul Mundt03aa18f2010-12-17 19:16:10 +0900982
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000983 spin_lock(&sh_chan->desc_lock);
984 list_splice(&dl, &sh_chan->ld_free);
985 spin_unlock(&sh_chan->desc_lock);
986
Paul Mundt03aa18f2010-12-17 19:16:10 +0900987 handled++;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000988 }
Paul Mundt03aa18f2010-12-17 19:16:10 +0900989
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000990 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000991
Paul Mundt03aa18f2010-12-17 19:16:10 +0900992 return !!handled;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000993}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900994
995static irqreturn_t sh_dmae_err(int irq, void *data)
996{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000997 struct sh_dmae_device *shdev = data;
998
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000999 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +00001000 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +00001001
1002 sh_dmae_reset(data);
1003 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +09001004}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001005
1006static void dmae_do_tasklet(unsigned long data)
1007{
1008 struct sh_dmae_chan *sh_chan = (struct sh_dmae_chan *)data;
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -07001009 struct sh_desc *desc;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001010 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001011 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +01001012
Guennadi Liakhovetskib4dae6e2011-09-25 16:12:18 +02001013 spin_lock_irq(&sh_chan->desc_lock);
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -07001014 list_for_each_entry(desc, &sh_chan->ld_queue, node) {
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001015 if (desc->mark == DESC_SUBMITTED &&
Vinod Kouldb8196d2011-10-13 22:34:23 +05301016 ((desc->direction == DMA_DEV_TO_MEM &&
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001017 (desc->hw.dar + desc->hw.tcr) == dar_buf) ||
1018 (desc->hw.sar + desc->hw.tcr) == sar_buf)) {
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -07001019 dev_dbg(sh_chan->dev, "done #%d@%p dst %u\n",
1020 desc->async_tx.cookie, &desc->async_tx,
1021 desc->hw.dar);
1022 desc->mark = DESC_COMPLETED;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001023 break;
1024 }
1025 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001026 /* Next desc */
1027 sh_chan_xfer_ld_queue(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +02001028 spin_unlock_irq(&sh_chan->desc_lock);
1029
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -07001030 sh_dmae_chan_ld_cleanup(sh_chan, false);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001031}
1032
Paul Mundt03aa18f2010-12-17 19:16:10 +09001033static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
1034{
Paul Mundt03aa18f2010-12-17 19:16:10 +09001035 /* Fast path out if NMIF is not asserted for this controller */
1036 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
1037 return false;
1038
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +00001039 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001040}
1041
1042static int sh_dmae_nmi_handler(struct notifier_block *self,
1043 unsigned long cmd, void *data)
1044{
1045 struct sh_dmae_device *shdev;
1046 int ret = NOTIFY_DONE;
1047 bool triggered;
1048
1049 /*
1050 * Only concern ourselves with NMI events.
1051 *
1052 * Normally we would check the die chain value, but as this needs
1053 * to be architecture independent, check for NMI context instead.
1054 */
1055 if (!in_nmi())
1056 return NOTIFY_DONE;
1057
1058 rcu_read_lock();
1059 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
1060 /*
1061 * Only stop if one of the controllers has NMIF asserted,
1062 * we do not want to interfere with regular address error
1063 * handling or NMI events that don't concern the DMACs.
1064 */
1065 triggered = sh_dmae_nmi_notify(shdev);
1066 if (triggered == true)
1067 ret = NOTIFY_OK;
1068 }
1069 rcu_read_unlock();
1070
1071 return ret;
1072}
1073
1074static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
1075 .notifier_call = sh_dmae_nmi_handler,
1076
1077 /* Run before NMI debug handler and KGDB */
1078 .priority = 1,
1079};
1080
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001081static int __devinit sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
1082 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001083{
1084 int err;
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +00001085 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001086 struct platform_device *pdev = to_platform_device(shdev->common.dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001087 struct sh_dmae_chan *new_sh_chan;
1088
1089 /* alloc channel */
1090 new_sh_chan = kzalloc(sizeof(struct sh_dmae_chan), GFP_KERNEL);
1091 if (!new_sh_chan) {
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +01001092 dev_err(shdev->common.dev,
1093 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001094 return -ENOMEM;
1095 }
1096
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +02001097 new_sh_chan->pm_state = DMAE_PM_ESTABLISHED;
1098
1099 /* reference struct dma_device */
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +00001100 new_sh_chan->common.device = &shdev->common;
1101
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001102 new_sh_chan->dev = shdev->common.dev;
1103 new_sh_chan->id = id;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001104 new_sh_chan->irq = irq;
1105 new_sh_chan->base = shdev->chan_reg + chan_pdata->offset / sizeof(u32);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001106
1107 /* Init DMA tasklet */
1108 tasklet_init(&new_sh_chan->tasklet, dmae_do_tasklet,
1109 (unsigned long)new_sh_chan);
1110
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001111 spin_lock_init(&new_sh_chan->desc_lock);
1112
1113 /* Init descripter manage list */
1114 INIT_LIST_HEAD(&new_sh_chan->ld_queue);
1115 INIT_LIST_HEAD(&new_sh_chan->ld_free);
1116
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001117 /* Add the channel to DMA device channel list */
1118 list_add_tail(&new_sh_chan->common.device_node,
1119 &shdev->common.channels);
1120 shdev->common.chancnt++;
1121
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001122 if (pdev->id >= 0)
1123 snprintf(new_sh_chan->dev_id, sizeof(new_sh_chan->dev_id),
1124 "sh-dmae%d.%d", pdev->id, new_sh_chan->id);
1125 else
1126 snprintf(new_sh_chan->dev_id, sizeof(new_sh_chan->dev_id),
1127 "sh-dma%d", new_sh_chan->id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001128
1129 /* set up channel irq */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001130 err = request_irq(irq, &sh_dmae_interrupt, flags,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +01001131 new_sh_chan->dev_id, new_sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001132 if (err) {
1133 dev_err(shdev->common.dev, "DMA channel %d request_irq error "
1134 "with return %d\n", id, err);
1135 goto err_no_irq;
1136 }
1137
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001138 shdev->chan[id] = new_sh_chan;
1139 return 0;
1140
1141err_no_irq:
1142 /* remove from dmaengine device node */
1143 list_del(&new_sh_chan->common.device_node);
1144 kfree(new_sh_chan);
1145 return err;
1146}
1147
1148static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
1149{
1150 int i;
1151
1152 for (i = shdev->common.chancnt - 1 ; i >= 0 ; i--) {
1153 if (shdev->chan[i]) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001154 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001155
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001156 free_irq(sh_chan->irq, sh_chan);
1157
1158 list_del(&sh_chan->common.device_node);
1159 kfree(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001160 shdev->chan[i] = NULL;
1161 }
1162 }
1163 shdev->common.chancnt = 0;
1164}
1165
1166static int __init sh_dmae_probe(struct platform_device *pdev)
1167{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001168 struct sh_dmae_pdata *pdata = pdev->dev.platform_data;
1169 unsigned long irqflags = IRQF_DISABLED,
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +00001170 chan_flag[SH_DMAC_MAX_CHANNELS] = {};
1171 int errirq, chan_irq[SH_DMAC_MAX_CHANNELS];
Magnus Damm300e5f92011-05-24 10:31:20 +00001172 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001173 struct sh_dmae_device *shdev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001174 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001175
Dan Williams56adf7e2009-11-22 12:10:10 -07001176 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001177 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -07001178 return -ENODEV;
1179
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001180 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +00001181 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001182 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1183 /*
1184 * IRQ resources:
1185 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
1186 * the error IRQ, in which case it is the only IRQ in this resource:
1187 * start == end. If it is the only IRQ resource, all channels also
1188 * use the same IRQ.
1189 * 2. DMA channel IRQ resources can be specified one per resource or in
1190 * ranges (start != end)
1191 * 3. iff all events (channels and, optionally, error) on this
1192 * controller use the same IRQ, only one IRQ resource can be
1193 * specified, otherwise there must be one IRQ per channel, even if
1194 * some of them are equal
1195 * 4. if all IRQs on this controller are equal or if some specific IRQs
1196 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
1197 * requested with the IRQF_SHARED flag
1198 */
1199 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1200 if (!chan || !errirq_res)
1201 return -ENODEV;
1202
1203 if (!request_mem_region(chan->start, resource_size(chan), pdev->name)) {
1204 dev_err(&pdev->dev, "DMAC register region already claimed\n");
1205 return -EBUSY;
1206 }
1207
1208 if (dmars && !request_mem_region(dmars->start, resource_size(dmars), pdev->name)) {
1209 dev_err(&pdev->dev, "DMAC DMARS region already claimed\n");
1210 err = -EBUSY;
1211 goto ermrdmars;
1212 }
1213
1214 err = -ENOMEM;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001215 shdev = kzalloc(sizeof(struct sh_dmae_device), GFP_KERNEL);
1216 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001217 dev_err(&pdev->dev, "Not enough memory\n");
1218 goto ealloc;
1219 }
1220
1221 shdev->chan_reg = ioremap(chan->start, resource_size(chan));
1222 if (!shdev->chan_reg)
1223 goto emapchan;
1224 if (dmars) {
1225 shdev->dmars = ioremap(dmars->start, resource_size(dmars));
1226 if (!shdev->dmars)
1227 goto emapdmars;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001228 }
1229
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001230 /* platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001231 shdev->pdata = pdata;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001232
Kuninori Morimoto5899a722011-06-17 08:20:40 +00001233 if (pdata->chcr_offset)
1234 shdev->chcr_offset = pdata->chcr_offset;
1235 else
1236 shdev->chcr_offset = CHCR;
1237
Kuninori Morimoto67c62692011-06-17 08:20:51 +00001238 if (pdata->chcr_ie_bit)
1239 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
1240 else
1241 shdev->chcr_ie_bit = CHCR_IE;
1242
Paul Mundt5c2de442011-05-31 15:53:03 +09001243 platform_set_drvdata(pdev, shdev);
1244
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +01001245 shdev->common.dev = &pdev->dev;
1246
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +00001247 pm_runtime_enable(&pdev->dev);
1248 pm_runtime_get_sync(&pdev->dev);
1249
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001250 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001251 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001252 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001253
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +00001254 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001255 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001256 if (err)
1257 goto rst_err;
1258
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001259 INIT_LIST_HEAD(&shdev->common.channels);
1260
Guennadi Liakhovetskie9c8d7a02012-01-18 10:14:25 +01001261 if (!pdata->slave_only)
1262 dma_cap_set(DMA_MEMCPY, shdev->common.cap_mask);
Magnus Damm26fc02a2011-05-24 10:31:12 +00001263 if (pdata->slave && pdata->slave_num)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001264 dma_cap_set(DMA_SLAVE, shdev->common.cap_mask);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001265
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001266 shdev->common.device_alloc_chan_resources
1267 = sh_dmae_alloc_chan_resources;
1268 shdev->common.device_free_chan_resources = sh_dmae_free_chan_resources;
1269 shdev->common.device_prep_dma_memcpy = sh_dmae_prep_memcpy;
Linus Walleij07934482010-03-26 16:50:49 -07001270 shdev->common.device_tx_status = sh_dmae_tx_status;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001271 shdev->common.device_issue_pending = sh_dmae_memcpy_issue_pending;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001272
1273 /* Compulsory for DMA_SLAVE fields */
1274 shdev->common.device_prep_slave_sg = sh_dmae_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001275 shdev->common.device_control = sh_dmae_control;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +00001276
Guennadi Liakhovetskiddb4f0f2009-12-04 19:44:41 +01001277 /* Default transfer size of 32 bytes requires 32-byte alignment */
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +00001278 shdev->common.copy_align = LOG2_DEFAULT_XFER_SIZE;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001279
Magnus Damm927a7c92010-03-19 04:47:19 +00001280#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001281 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
1282
1283 if (!chanirq_res)
1284 chanirq_res = errirq_res;
1285 else
1286 irqres++;
1287
1288 if (chanirq_res == errirq_res ||
1289 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001290 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001291
1292 errirq = errirq_res->start;
1293
1294 err = request_irq(errirq, sh_dmae_err, irqflags,
1295 "DMAC Address Error", shdev);
1296 if (err) {
1297 dev_err(&pdev->dev,
1298 "DMA failed requesting irq #%d, error %d\n",
1299 errirq, err);
1300 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001301 }
1302
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001303#else
1304 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +00001305#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001306
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001307 if (chanirq_res->start == chanirq_res->end &&
1308 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
1309 /* Special case - all multiplexed */
1310 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Magnus Damm300e5f92011-05-24 10:31:20 +00001311 if (irq_cnt < SH_DMAC_MAX_CHANNELS) {
1312 chan_irq[irq_cnt] = chanirq_res->start;
1313 chan_flag[irq_cnt] = IRQF_SHARED;
1314 } else {
1315 irq_cap = 1;
1316 break;
1317 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001318 }
1319 } else {
1320 do {
1321 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +00001322 if (irq_cnt >= SH_DMAC_MAX_CHANNELS) {
1323 irq_cap = 1;
1324 break;
1325 }
1326
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001327 if ((errirq_res->flags & IORESOURCE_BITS) ==
1328 IORESOURCE_IRQ_SHAREABLE)
1329 chan_flag[irq_cnt] = IRQF_SHARED;
1330 else
1331 chan_flag[irq_cnt] = IRQF_DISABLED;
1332 dev_dbg(&pdev->dev,
1333 "Found IRQ %d for channel %d\n",
1334 i, irq_cnt);
1335 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +00001336 }
1337
Magnus Dammdcee0bb2011-06-09 06:35:08 +00001338 if (irq_cnt >= SH_DMAC_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +00001339 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +00001340
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001341 chanirq_res = platform_get_resource(pdev,
1342 IORESOURCE_IRQ, ++irqres);
1343 } while (irq_cnt < pdata->channel_num && chanirq_res);
1344 }
1345
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001346 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +00001347 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001348 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001349 if (err)
1350 goto chan_probe_err;
1351 }
1352
Magnus Damm300e5f92011-05-24 10:31:20 +00001353 if (irq_cap)
1354 dev_notice(&pdev->dev, "Attempting to register %d DMA "
1355 "channels when a maximum of %d are supported.\n",
1356 pdata->channel_num, SH_DMAC_MAX_CHANNELS);
1357
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +00001358 pm_runtime_put(&pdev->dev);
1359
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001360 dma_async_device_register(&shdev->common);
1361
1362 return err;
1363
1364chan_probe_err:
1365 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +00001366
Magnus Damm927a7c92010-03-19 04:47:19 +00001367#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001368 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001369eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001370#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001371rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001372 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001373 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001374 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001375
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +00001376 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001377 pm_runtime_disable(&pdev->dev);
1378
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001379 if (dmars)
1380 iounmap(shdev->dmars);
Paul Mundt5c2de442011-05-31 15:53:03 +09001381
1382 platform_set_drvdata(pdev, NULL);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001383emapdmars:
1384 iounmap(shdev->chan_reg);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001385 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001386emapchan:
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001387 kfree(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001388ealloc:
1389 if (dmars)
1390 release_mem_region(dmars->start, resource_size(dmars));
1391ermrdmars:
1392 release_mem_region(chan->start, resource_size(chan));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001393
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001394 return err;
1395}
1396
1397static int __exit sh_dmae_remove(struct platform_device *pdev)
1398{
1399 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001400 struct resource *res;
1401 int errirq = platform_get_irq(pdev, 0);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001402
1403 dma_async_device_unregister(&shdev->common);
1404
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001405 if (errirq > 0)
1406 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001407
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001408 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001409 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001410 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +09001411
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001412 /* channel data remove */
1413 sh_dmae_chan_remove(shdev);
1414
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +00001415 pm_runtime_disable(&pdev->dev);
1416
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001417 if (shdev->dmars)
1418 iounmap(shdev->dmars);
1419 iounmap(shdev->chan_reg);
1420
Paul Mundt5c2de442011-05-31 15:53:03 +09001421 platform_set_drvdata(pdev, NULL);
1422
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +00001423 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001424 kfree(shdev);
1425
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001426 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1427 if (res)
1428 release_mem_region(res->start, resource_size(res));
1429 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1430 if (res)
1431 release_mem_region(res->start, resource_size(res));
1432
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001433 return 0;
1434}
1435
1436static void sh_dmae_shutdown(struct platform_device *pdev)
1437{
1438 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +00001439 sh_dmae_ctl_stop(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001440}
1441
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001442static int sh_dmae_runtime_suspend(struct device *dev)
1443{
1444 return 0;
1445}
1446
1447static int sh_dmae_runtime_resume(struct device *dev)
1448{
1449 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
1450
1451 return sh_dmae_rst(shdev);
1452}
1453
1454#ifdef CONFIG_PM
1455static int sh_dmae_suspend(struct device *dev)
1456{
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001457 return 0;
1458}
1459
1460static int sh_dmae_resume(struct device *dev)
1461{
1462 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +01001463 int i, ret;
1464
1465 ret = sh_dmae_rst(shdev);
1466 if (ret < 0)
1467 dev_err(dev, "Failed to reset!\n");
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001468
1469 for (i = 0; i < shdev->pdata->channel_num; i++) {
1470 struct sh_dmae_chan *sh_chan = shdev->chan[i];
1471 struct sh_dmae_slave *param = sh_chan->common.private;
1472
1473 if (!sh_chan->descs_allocated)
1474 continue;
1475
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001476 if (param) {
1477 const struct sh_dmae_slave_config *cfg = param->config;
1478 dmae_set_dmars(sh_chan, cfg->mid_rid);
1479 dmae_set_chcr(sh_chan, cfg->chcr);
1480 } else {
1481 dmae_init(sh_chan);
1482 }
1483 }
1484
1485 return 0;
1486}
1487#else
1488#define sh_dmae_suspend NULL
1489#define sh_dmae_resume NULL
1490#endif
1491
1492const struct dev_pm_ops sh_dmae_pm = {
1493 .suspend = sh_dmae_suspend,
1494 .resume = sh_dmae_resume,
1495 .runtime_suspend = sh_dmae_runtime_suspend,
1496 .runtime_resume = sh_dmae_runtime_resume,
1497};
1498
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001499static struct platform_driver sh_dmae_driver = {
1500 .remove = __exit_p(sh_dmae_remove),
1501 .shutdown = sh_dmae_shutdown,
1502 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +00001503 .owner = THIS_MODULE,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001504 .name = "sh-dma-engine",
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +00001505 .pm = &sh_dmae_pm,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001506 },
1507};
1508
1509static int __init sh_dmae_init(void)
1510{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +00001511 /* Wire up NMI handling */
1512 int err = register_die_notifier(&sh_dmae_nmi_notifier);
1513 if (err)
1514 return err;
1515
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001516 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
1517}
1518module_init(sh_dmae_init);
1519
1520static void __exit sh_dmae_exit(void)
1521{
1522 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +00001523
1524 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001525}
1526module_exit(sh_dmae_exit);
1527
1528MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
1529MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
1530MODULE_LICENSE("GPL");
Guennadi Liakhovetskie5843342010-11-24 09:48:10 +00001531MODULE_ALIAS("platform:sh-dma-engine");