blob: c6e1de5271162b653da5eaacfb75288d47c76f2a [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/irqs.h>
28#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029#include <asm/mach/irq.h>
Kevin Hilman43ffcd92009-01-27 11:09:24 -080030#include <plat/powerdomain.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032/*
33 * OMAP1510 GPIO registers
34 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070035#define OMAP1510_GPIO_BASE 0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070049#define OMAP1610_GPIO1_BASE 0xfffbe400
50#define OMAP1610_GPIO2_BASE 0xfffbec00
51#define OMAP1610_GPIO3_BASE 0xfffbb400
52#define OMAP1610_GPIO4_BASE 0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053#define OMAP1610_GPIO_REVISION 0x0000
54#define OMAP1610_GPIO_SYSCONFIG 0x0010
55#define OMAP1610_GPIO_SYSSTATUS 0x0014
56#define OMAP1610_GPIO_IRQSTATUS1 0x0018
57#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010058#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010059#define OMAP1610_GPIO_DATAIN 0x002c
60#define OMAP1610_GPIO_DATAOUT 0x0030
61#define OMAP1610_GPIO_DIRECTION 0x0034
62#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
63#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
64#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
67#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010068#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
70
71/*
Alistair Buxton7c006922009-09-22 10:02:58 +010072 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010073 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070074#define OMAP7XX_GPIO1_BASE 0xfffbc000
75#define OMAP7XX_GPIO2_BASE 0xfffbc800
76#define OMAP7XX_GPIO3_BASE 0xfffbd000
77#define OMAP7XX_GPIO4_BASE 0xfffbd800
78#define OMAP7XX_GPIO5_BASE 0xfffbe000
79#define OMAP7XX_GPIO6_BASE 0xfffbe800
Alistair Buxton7c006922009-09-22 10:02:58 +010080#define OMAP7XX_GPIO_DATA_INPUT 0x00
81#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
82#define OMAP7XX_GPIO_DIR_CONTROL 0x08
83#define OMAP7XX_GPIO_INT_CONTROL 0x0c
84#define OMAP7XX_GPIO_INT_MASK 0x10
85#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086
Tony Lindgren9f7065d2009-10-19 15:25:20 -070087#define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
Tony Lindgren94113262009-08-28 10:50:33 -070088
Zebediah C. McClure56739a62009-03-23 18:07:40 -070089/*
Tony Lindgren92105bb2005-09-07 17:20:26 +010090 * omap24xx specific GPIO registers
91 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070092#define OMAP242X_GPIO1_BASE 0x48018000
93#define OMAP242X_GPIO2_BASE 0x4801a000
94#define OMAP242X_GPIO3_BASE 0x4801c000
95#define OMAP242X_GPIO4_BASE 0x4801e000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080096
Tony Lindgren9f7065d2009-10-19 15:25:20 -070097#define OMAP243X_GPIO1_BASE 0x4900C000
98#define OMAP243X_GPIO2_BASE 0x4900E000
99#define OMAP243X_GPIO3_BASE 0x49010000
100#define OMAP243X_GPIO4_BASE 0x49012000
101#define OMAP243X_GPIO5_BASE 0x480B6000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800102
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_REVISION 0x0000
104#define OMAP24XX_GPIO_SYSCONFIG 0x0010
105#define OMAP24XX_GPIO_SYSSTATUS 0x0014
106#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300107#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
108#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800110#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111#define OMAP24XX_GPIO_CTRL 0x0030
112#define OMAP24XX_GPIO_OE 0x0034
113#define OMAP24XX_GPIO_DATAIN 0x0038
114#define OMAP24XX_GPIO_DATAOUT 0x003c
115#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
116#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
117#define OMAP24XX_GPIO_RISINGDETECT 0x0048
118#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700119#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
120#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
122#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
123#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
124#define OMAP24XX_GPIO_SETWKUENA 0x0084
125#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
126#define OMAP24XX_GPIO_SETDATAOUT 0x0094
127
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530128#define OMAP4_GPIO_REVISION 0x0000
129#define OMAP4_GPIO_SYSCONFIG 0x0010
130#define OMAP4_GPIO_EOI 0x0020
131#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
132#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
133#define OMAP4_GPIO_IRQSTATUS0 0x002c
134#define OMAP4_GPIO_IRQSTATUS1 0x0030
135#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
136#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
137#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
138#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
139#define OMAP4_GPIO_IRQWAKEN0 0x0044
140#define OMAP4_GPIO_IRQWAKEN1 0x0048
141#define OMAP4_GPIO_SYSSTATUS 0x0104
142#define OMAP4_GPIO_CTRL 0x0130
143#define OMAP4_GPIO_OE 0x0134
144#define OMAP4_GPIO_DATAIN 0x0138
145#define OMAP4_GPIO_DATAOUT 0x013c
146#define OMAP4_GPIO_LEVELDETECT0 0x0140
147#define OMAP4_GPIO_LEVELDETECT1 0x0144
148#define OMAP4_GPIO_RISINGDETECT 0x0148
149#define OMAP4_GPIO_FALLINGDETECT 0x014c
150#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
151#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
152#define OMAP4_GPIO_CLEARDATAOUT 0x0190
153#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800154/*
155 * omap34xx specific GPIO registers
156 */
157
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700158#define OMAP34XX_GPIO1_BASE 0x48310000
159#define OMAP34XX_GPIO2_BASE 0x49050000
160#define OMAP34XX_GPIO3_BASE 0x49052000
161#define OMAP34XX_GPIO4_BASE 0x49054000
162#define OMAP34XX_GPIO5_BASE 0x49056000
163#define OMAP34XX_GPIO6_BASE 0x49058000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800164
Santosh Shilimkar44169072009-05-28 14:16:04 -0700165/*
166 * OMAP44XX specific GPIO registers
167 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700168#define OMAP44XX_GPIO1_BASE 0x4a310000
169#define OMAP44XX_GPIO2_BASE 0x48055000
170#define OMAP44XX_GPIO3_BASE 0x48057000
171#define OMAP44XX_GPIO4_BASE 0x48059000
172#define OMAP44XX_GPIO5_BASE 0x4805B000
173#define OMAP44XX_GPIO6_BASE 0x4805D000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800174
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100175struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700176 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100177 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100178 u16 irq;
179 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100180 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800181#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100182 u32 suspend_wakeup;
183 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800184#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800185#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800186 u32 non_wakeup_gpios;
187 u32 enabled_non_wakeup_gpios;
188
189 u32 saved_datain;
190 u32 saved_fallingdetect;
191 u32 saved_risingdetect;
192#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800193 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800194 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100195 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800196 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800197 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800198 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800199 u32 dbck_enable_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100200};
201
202#define METHOD_MPUIO 0
203#define METHOD_GPIO_1510 1
204#define METHOD_GPIO_1610 2
Alistair Buxton7c006922009-09-22 10:02:58 +0100205#define METHOD_GPIO_7XX 3
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700206#define METHOD_GPIO_24XX 5
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800207#define METHOD_GPIO_44XX 6
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100208
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210static struct gpio_bank gpio_bank_1610[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700211 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
212 METHOD_MPUIO },
213 { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
214 METHOD_GPIO_1610 },
215 { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
216 METHOD_GPIO_1610 },
217 { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
218 METHOD_GPIO_1610 },
219 { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
220 METHOD_GPIO_1610 },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100221};
222#endif
223
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000224#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100225static struct gpio_bank gpio_bank_1510[2] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700226 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
227 METHOD_MPUIO },
228 { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
229 METHOD_GPIO_1510 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100230};
231#endif
232
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100233#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100234static struct gpio_bank gpio_bank_7xx[7] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700235 { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
236 METHOD_MPUIO },
237 { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
238 METHOD_GPIO_7XX },
239 { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
240 METHOD_GPIO_7XX },
241 { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
242 METHOD_GPIO_7XX },
243 { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
244 METHOD_GPIO_7XX },
245 { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
246 METHOD_GPIO_7XX },
247 { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
248 METHOD_GPIO_7XX },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100249};
250#endif
251
Tony Lindgren088ef952010-02-12 12:26:47 -0800252#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800253
254static struct gpio_bank gpio_bank_242x[4] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700255 { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
256 METHOD_GPIO_24XX },
257 { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
258 METHOD_GPIO_24XX },
259 { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
260 METHOD_GPIO_24XX },
261 { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
262 METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100263};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800264
265static struct gpio_bank gpio_bank_243x[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700266 { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
267 METHOD_GPIO_24XX },
268 { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
269 METHOD_GPIO_24XX },
270 { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
271 METHOD_GPIO_24XX },
272 { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
273 METHOD_GPIO_24XX },
274 { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
275 METHOD_GPIO_24XX },
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800276};
277
Tony Lindgren92105bb2005-09-07 17:20:26 +0100278#endif
279
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800280#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800281static struct gpio_bank gpio_bank_34xx[6] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700282 { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
283 METHOD_GPIO_24XX },
284 { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
285 METHOD_GPIO_24XX },
286 { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
287 METHOD_GPIO_24XX },
288 { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
289 METHOD_GPIO_24XX },
290 { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
291 METHOD_GPIO_24XX },
292 { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
293 METHOD_GPIO_24XX },
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800294};
295
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530296struct omap3_gpio_regs {
297 u32 sysconfig;
298 u32 irqenable1;
299 u32 irqenable2;
300 u32 wake_en;
301 u32 ctrl;
302 u32 oe;
303 u32 leveldetect0;
304 u32 leveldetect1;
305 u32 risingdetect;
306 u32 fallingdetect;
307 u32 dataout;
308 u32 setwkuena;
309 u32 setdataout;
310};
311
312static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800313#endif
314
Santosh Shilimkar44169072009-05-28 14:16:04 -0700315#ifdef CONFIG_ARCH_OMAP4
316static struct gpio_bank gpio_bank_44xx[6] = {
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530317 { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800318 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530319 { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800320 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530321 { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800322 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530323 { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800324 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530325 { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800326 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530327 { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800328 METHOD_GPIO_44XX },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700329};
330
331#endif
332
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100333static struct gpio_bank *gpio_bank;
334static int gpio_bank_count;
335
336static inline struct gpio_bank *get_gpio_bank(int gpio)
337{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100338 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339 if (OMAP_GPIO_IS_MPUIO(gpio))
340 return &gpio_bank[0];
341 return &gpio_bank[1];
342 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100343 if (cpu_is_omap16xx()) {
344 if (OMAP_GPIO_IS_MPUIO(gpio))
345 return &gpio_bank[0];
346 return &gpio_bank[1 + (gpio >> 4)];
347 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700348 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349 if (OMAP_GPIO_IS_MPUIO(gpio))
350 return &gpio_bank[0];
351 return &gpio_bank[1 + (gpio >> 5)];
352 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100353 if (cpu_is_omap24xx())
354 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700355 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800356 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800357 BUG();
358 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100359}
360
361static inline int get_gpio_index(int gpio)
362{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700363 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100364 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100365 if (cpu_is_omap24xx())
366 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700367 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800368 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100369 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100370}
371
372static inline int gpio_valid(int gpio)
373{
374 if (gpio < 0)
375 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800376 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300377 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100378 return -1;
379 return 0;
380 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100381 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100382 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100383 if ((cpu_is_omap16xx()) && gpio < 64)
384 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700385 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100386 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100387 if (cpu_is_omap24xx() && gpio < 128)
388 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700389 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800390 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391 return -1;
392}
393
394static int check_gpio(int gpio)
395{
Roel Kluind32b20f2009-11-17 14:39:03 -0800396 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
398 dump_stack();
399 return -1;
400 }
401 return 0;
402}
403
404static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
405{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100406 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100407 u32 l;
408
409 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800410#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100411 case METHOD_MPUIO:
412 reg += OMAP_MPUIO_IO_CNTL;
413 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800414#endif
415#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100416 case METHOD_GPIO_1510:
417 reg += OMAP1510_GPIO_DIR_CONTROL;
418 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800419#endif
420#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100421 case METHOD_GPIO_1610:
422 reg += OMAP1610_GPIO_DIRECTION;
423 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800424#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100425#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100426 case METHOD_GPIO_7XX:
427 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700428 break;
429#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800430#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100431 case METHOD_GPIO_24XX:
432 reg += OMAP24XX_GPIO_OE;
433 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800434#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530435#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800436 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530437 reg += OMAP4_GPIO_OE;
438 break;
439#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800440 default:
441 WARN_ON(1);
442 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100443 }
444 l = __raw_readl(reg);
445 if (is_input)
446 l |= 1 << gpio;
447 else
448 l &= ~(1 << gpio);
449 __raw_writel(l, reg);
450}
451
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100452static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
453{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100454 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455 u32 l = 0;
456
457 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800458#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100459 case METHOD_MPUIO:
460 reg += OMAP_MPUIO_OUTPUT;
461 l = __raw_readl(reg);
462 if (enable)
463 l |= 1 << gpio;
464 else
465 l &= ~(1 << gpio);
466 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800467#endif
468#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100469 case METHOD_GPIO_1510:
470 reg += OMAP1510_GPIO_DATA_OUTPUT;
471 l = __raw_readl(reg);
472 if (enable)
473 l |= 1 << gpio;
474 else
475 l &= ~(1 << gpio);
476 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800477#endif
478#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100479 case METHOD_GPIO_1610:
480 if (enable)
481 reg += OMAP1610_GPIO_SET_DATAOUT;
482 else
483 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
484 l = 1 << gpio;
485 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800486#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100487#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100488 case METHOD_GPIO_7XX:
489 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700490 l = __raw_readl(reg);
491 if (enable)
492 l |= 1 << gpio;
493 else
494 l &= ~(1 << gpio);
495 break;
496#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800497#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100498 case METHOD_GPIO_24XX:
499 if (enable)
500 reg += OMAP24XX_GPIO_SETDATAOUT;
501 else
502 reg += OMAP24XX_GPIO_CLEARDATAOUT;
503 l = 1 << gpio;
504 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800505#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530506#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800507 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530508 if (enable)
509 reg += OMAP4_GPIO_SETDATAOUT;
510 else
511 reg += OMAP4_GPIO_CLEARDATAOUT;
512 l = 1 << gpio;
513 break;
514#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100515 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800516 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100517 return;
518 }
519 __raw_writel(l, reg);
520}
521
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300522static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100525
526 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800527 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528 reg = bank->base;
529 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800530#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531 case METHOD_MPUIO:
532 reg += OMAP_MPUIO_INPUT_LATCH;
533 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800534#endif
535#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536 case METHOD_GPIO_1510:
537 reg += OMAP1510_GPIO_DATA_INPUT;
538 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800539#endif
540#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541 case METHOD_GPIO_1610:
542 reg += OMAP1610_GPIO_DATAIN;
543 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800544#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100545#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100546 case METHOD_GPIO_7XX:
547 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700548 break;
549#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800550#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100551 case METHOD_GPIO_24XX:
552 reg += OMAP24XX_GPIO_DATAIN;
553 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800554#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530555#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800556 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530557 reg += OMAP4_GPIO_DATAIN;
558 break;
559#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800561 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563 return (__raw_readl(reg)
564 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565}
566
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300567static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
568{
569 void __iomem *reg;
570
571 if (check_gpio(gpio) < 0)
572 return -EINVAL;
573 reg = bank->base;
574
575 switch (bank->method) {
576#ifdef CONFIG_ARCH_OMAP1
577 case METHOD_MPUIO:
578 reg += OMAP_MPUIO_OUTPUT;
579 break;
580#endif
581#ifdef CONFIG_ARCH_OMAP15XX
582 case METHOD_GPIO_1510:
583 reg += OMAP1510_GPIO_DATA_OUTPUT;
584 break;
585#endif
586#ifdef CONFIG_ARCH_OMAP16XX
587 case METHOD_GPIO_1610:
588 reg += OMAP1610_GPIO_DATAOUT;
589 break;
590#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100591#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100592 case METHOD_GPIO_7XX:
593 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300594 break;
595#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800596#ifdef CONFIG_ARCH_OMAP2PLUS
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300597 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800598 case METHOD_GPIO_44XX:
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300599 reg += OMAP24XX_GPIO_DATAOUT;
600 break;
601#endif
602 default:
603 return -EINVAL;
604 }
605
606 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
607}
608
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609#define MOD_REG_BIT(reg, bit_mask, set) \
610do { \
611 int l = __raw_readl(base + reg); \
612 if (set) l |= bit_mask; \
613 else l &= ~bit_mask; \
614 __raw_writel(l, base + reg); \
615} while(0)
616
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700617void omap_set_gpio_debounce(int gpio, int enable)
618{
619 struct gpio_bank *bank;
620 void __iomem *reg;
David Brownelle031ab22008-12-10 17:35:27 -0800621 unsigned long flags;
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700622 u32 val, l = 1 << get_gpio_index(gpio);
623
624 if (cpu_class_is_omap1())
625 return;
626
627 bank = get_gpio_bank(gpio);
628 reg = bank->base;
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800629
630 if (cpu_is_omap44xx())
631 reg += OMAP4_GPIO_DEBOUNCENABLE;
632 else
633 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
634
Charulatha V058af1e2009-11-22 10:11:25 -0800635 if (!(bank->mod_usage & l)) {
636 printk(KERN_ERR "GPIO %d not requested\n", gpio);
637 return;
638 }
David Brownelle031ab22008-12-10 17:35:27 -0800639
640 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700641 val = __raw_readl(reg);
642
Jouni Hogander89db9482008-12-10 17:35:24 -0800643 if (enable && !(val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700644 val |= l;
David Brownelle031ab22008-12-10 17:35:27 -0800645 else if (!enable && (val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700646 val &= ~l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800647 else
David Brownelle031ab22008-12-10 17:35:27 -0800648 goto done;
Jouni Hogander89db9482008-12-10 17:35:24 -0800649
Santosh Shilimkar44169072009-05-28 14:16:04 -0700650 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800651 bank->dbck_enable_mask = val;
David Brownelle031ab22008-12-10 17:35:27 -0800652 if (enable)
653 clk_enable(bank->dbck);
654 else
655 clk_disable(bank->dbck);
656 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700657
658 __raw_writel(val, reg);
David Brownelle031ab22008-12-10 17:35:27 -0800659done:
660 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700661}
662EXPORT_SYMBOL(omap_set_gpio_debounce);
663
664void omap_set_gpio_debounce_time(int gpio, int enc_time)
665{
666 struct gpio_bank *bank;
667 void __iomem *reg;
668
669 if (cpu_class_is_omap1())
670 return;
671
672 bank = get_gpio_bank(gpio);
673 reg = bank->base;
674
Charulatha V058af1e2009-11-22 10:11:25 -0800675 if (!bank->mod_usage) {
676 printk(KERN_ERR "GPIO not requested\n");
677 return;
678 }
679
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700680 enc_time &= 0xff;
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800681
682 if (cpu_is_omap44xx())
683 reg += OMAP4_GPIO_DEBOUNCINGTIME;
684 else
685 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
686
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700687 __raw_writel(enc_time, reg);
688}
689EXPORT_SYMBOL(omap_set_gpio_debounce_time);
690
Tony Lindgren140455f2010-02-12 12:26:48 -0800691#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700692static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
693 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800695 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530697 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530699 if (cpu_is_omap44xx()) {
700 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
701 trigger & IRQ_TYPE_LEVEL_LOW);
702 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
703 trigger & IRQ_TYPE_LEVEL_HIGH);
704 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
705 trigger & IRQ_TYPE_EDGE_RISING);
706 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
707 trigger & IRQ_TYPE_EDGE_FALLING);
708 } else {
709 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
710 trigger & IRQ_TYPE_LEVEL_LOW);
711 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
712 trigger & IRQ_TYPE_LEVEL_HIGH);
713 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
714 trigger & IRQ_TYPE_EDGE_RISING);
715 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
716 trigger & IRQ_TYPE_EDGE_FALLING);
717 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800718 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530719 if (cpu_is_omap44xx()) {
720 if (trigger != 0)
721 __raw_writel(1 << gpio, bank->base+
722 OMAP4_GPIO_IRQWAKEN0);
723 else {
724 val = __raw_readl(bank->base +
725 OMAP4_GPIO_IRQWAKEN0);
726 __raw_writel(val & (~(1 << gpio)), bank->base +
727 OMAP4_GPIO_IRQWAKEN0);
728 }
729 } else {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000730 /*
731 * GPIO wakeup request can only be generated on edge
732 * transitions
733 */
734 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530735 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700736 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530737 else
738 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700739 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530740 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200741 }
742 /* This part needs to be executed always for OMAP34xx */
743 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000744 /*
745 * Log the edge gpio and manually trigger the IRQ
746 * after resume if the input level changes
747 * to avoid irq lost during PER RET/OFF mode
748 * Applies for omap2 non-wakeup gpio and all omap3 gpios
749 */
750 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800751 bank->enabled_non_wakeup_gpios |= gpio_bit;
752 else
753 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
754 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700755
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530756 if (cpu_is_omap44xx()) {
757 bank->level_mask =
758 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
759 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
760 } else {
761 bank->level_mask =
762 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
763 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
764 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100765}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800766#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100767
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800768#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800769/*
770 * This only applies to chips that can't do both rising and falling edge
771 * detection at once. For all other chips, this function is a noop.
772 */
773static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
774{
775 void __iomem *reg = bank->base;
776 u32 l = 0;
777
778 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800779 case METHOD_MPUIO:
780 reg += OMAP_MPUIO_GPIO_INT_EDGE;
781 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800782#ifdef CONFIG_ARCH_OMAP15XX
783 case METHOD_GPIO_1510:
784 reg += OMAP1510_GPIO_INT_CONTROL;
785 break;
786#endif
787#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
788 case METHOD_GPIO_7XX:
789 reg += OMAP7XX_GPIO_INT_CONTROL;
790 break;
791#endif
792 default:
793 return;
794 }
795
796 l = __raw_readl(reg);
797 if ((l >> gpio) & 1)
798 l &= ~(1 << gpio);
799 else
800 l |= 1 << gpio;
801
802 __raw_writel(l, reg);
803}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800804#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800805
Tony Lindgren92105bb2005-09-07 17:20:26 +0100806static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
807{
808 void __iomem *reg = bank->base;
809 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100810
811 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800812#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100813 case METHOD_MPUIO:
814 reg += OMAP_MPUIO_GPIO_INT_EDGE;
815 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000816 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800817 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100818 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100819 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100820 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100821 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100822 else
823 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100824 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800825#endif
826#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100827 case METHOD_GPIO_1510:
828 reg += OMAP1510_GPIO_INT_CONTROL;
829 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000830 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800831 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100832 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100833 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100834 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100835 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100836 else
837 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100838 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800839#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800840#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100841 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100842 if (gpio & 0x08)
843 reg += OMAP1610_GPIO_EDGE_CTRL2;
844 else
845 reg += OMAP1610_GPIO_EDGE_CTRL1;
846 gpio &= 0x07;
847 l = __raw_readl(reg);
848 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100849 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100850 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100851 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100852 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800853 if (trigger)
854 /* Enable wake-up during idle for dynamic tick */
855 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
856 else
857 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100858 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800859#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100860#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100861 case METHOD_GPIO_7XX:
862 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700863 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000864 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800865 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700866 if (trigger & IRQ_TYPE_EDGE_RISING)
867 l |= 1 << gpio;
868 else if (trigger & IRQ_TYPE_EDGE_FALLING)
869 l &= ~(1 << gpio);
870 else
871 goto bad;
872 break;
873#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800874#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100875 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800876 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800877 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100878 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800879#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100880 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100881 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100882 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100883 __raw_writel(l, reg);
884 return 0;
885bad:
886 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100887}
888
Tony Lindgren92105bb2005-09-07 17:20:26 +0100889static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100890{
891 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100892 unsigned gpio;
893 int retval;
David Brownella6472532008-03-03 04:33:30 -0800894 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100895
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800896 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100897 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
898 else
899 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100900
901 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100902 return -EINVAL;
903
David Brownelle5c56ed2006-12-06 17:13:59 -0800904 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100905 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800906
907 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800908 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800909 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100910 return -EINVAL;
911
David Brownell58781012006-12-06 17:14:10 -0800912 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800913 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100914 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800915 if (retval == 0) {
916 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
917 irq_desc[irq].status |= type;
918 }
David Brownella6472532008-03-03 04:33:30 -0800919 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800920
921 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
922 __set_irq_handler_unlocked(irq, handle_level_irq);
923 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
924 __set_irq_handler_unlocked(irq, handle_edge_irq);
925
Tony Lindgren92105bb2005-09-07 17:20:26 +0100926 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100927}
928
929static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
930{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100931 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100932
933 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800934#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100935 case METHOD_MPUIO:
936 /* MPUIO irqstatus is reset by reading the status register,
937 * so do nothing here */
938 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800939#endif
940#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100941 case METHOD_GPIO_1510:
942 reg += OMAP1510_GPIO_INT_STATUS;
943 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800944#endif
945#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100946 case METHOD_GPIO_1610:
947 reg += OMAP1610_GPIO_IRQSTATUS1;
948 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800949#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100950#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100951 case METHOD_GPIO_7XX:
952 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700953 break;
954#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800955#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100956 case METHOD_GPIO_24XX:
957 reg += OMAP24XX_GPIO_IRQSTATUS1;
958 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800959#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530960#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800961 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530962 reg += OMAP4_GPIO_IRQSTATUS0;
963 break;
964#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100965 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800966 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100967 return;
968 }
969 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300970
971 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800972 if (cpu_is_omap24xx() || cpu_is_omap34xx())
973 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
974 else if (cpu_is_omap44xx())
975 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
976
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530977 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700978 __raw_writel(gpio_mask, reg);
979
980 /* Flush posted write for the irq status to avoid spurious interrupts */
981 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530982 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100983}
984
985static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
986{
987 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
988}
989
Imre Deakea6dedd2006-06-26 16:16:00 -0700990static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
991{
992 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700993 int inv = 0;
994 u32 l;
995 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700996
997 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800998#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700999 case METHOD_MPUIO:
1000 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -07001001 mask = 0xffff;
1002 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -07001003 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001004#endif
1005#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -07001006 case METHOD_GPIO_1510:
1007 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -07001008 mask = 0xffff;
1009 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -07001010 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001011#endif
1012#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -07001013 case METHOD_GPIO_1610:
1014 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001015 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001016 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001017#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001018#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001019 case METHOD_GPIO_7XX:
1020 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001021 mask = 0xffffffff;
1022 inv = 1;
1023 break;
1024#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001025#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -07001026 case METHOD_GPIO_24XX:
1027 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001028 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001029 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001030#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301031#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001032 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301033 reg += OMAP4_GPIO_IRQSTATUSSET0;
1034 mask = 0xffffffff;
1035 break;
1036#endif
Imre Deakea6dedd2006-06-26 16:16:00 -07001037 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001038 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001039 return 0;
1040 }
1041
Imre Deak99c47702006-06-26 16:16:07 -07001042 l = __raw_readl(reg);
1043 if (inv)
1044 l = ~l;
1045 l &= mask;
1046 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -07001047}
1048
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001049static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
1050{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001051 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001052 u32 l;
1053
1054 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001055#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001056 case METHOD_MPUIO:
1057 reg += OMAP_MPUIO_GPIO_MASKIT;
1058 l = __raw_readl(reg);
1059 if (enable)
1060 l &= ~(gpio_mask);
1061 else
1062 l |= gpio_mask;
1063 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001064#endif
1065#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001066 case METHOD_GPIO_1510:
1067 reg += OMAP1510_GPIO_INT_MASK;
1068 l = __raw_readl(reg);
1069 if (enable)
1070 l &= ~(gpio_mask);
1071 else
1072 l |= gpio_mask;
1073 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001074#endif
1075#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001076 case METHOD_GPIO_1610:
1077 if (enable)
1078 reg += OMAP1610_GPIO_SET_IRQENABLE1;
1079 else
1080 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
1081 l = gpio_mask;
1082 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001083#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001084#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001085 case METHOD_GPIO_7XX:
1086 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001087 l = __raw_readl(reg);
1088 if (enable)
1089 l &= ~(gpio_mask);
1090 else
1091 l |= gpio_mask;
1092 break;
1093#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001094#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001095 case METHOD_GPIO_24XX:
1096 if (enable)
1097 reg += OMAP24XX_GPIO_SETIRQENABLE1;
1098 else
1099 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
1100 l = gpio_mask;
1101 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001102#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301103#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001104 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301105 if (enable)
1106 reg += OMAP4_GPIO_IRQSTATUSSET0;
1107 else
1108 reg += OMAP4_GPIO_IRQSTATUSCLR0;
1109 l = gpio_mask;
1110 break;
1111#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001112 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001113 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001114 return;
1115 }
1116 __raw_writel(l, reg);
1117}
1118
1119static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
1120{
1121 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
1122}
1123
Tony Lindgren92105bb2005-09-07 17:20:26 +01001124/*
1125 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
1126 * 1510 does not seem to have a wake-up register. If JTAG is connected
1127 * to the target, system will wake up always on GPIO events. While
1128 * system is running all registered GPIO interrupts need to have wake-up
1129 * enabled. When system is suspended, only selected GPIO interrupts need
1130 * to have wake-up enabled.
1131 */
1132static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
1133{
Tony Lindgren4cc64202010-01-08 10:29:05 -08001134 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -08001135
Tony Lindgren92105bb2005-09-07 17:20:26 +01001136 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001137#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -08001138 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +01001139 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -08001140 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001141 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001142 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001143 else
Tony Lindgren92105bb2005-09-07 17:20:26 +01001144 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001145 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001146 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001147#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001148#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001149 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001150 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -08001151 if (bank->non_wakeup_gpios & (1 << gpio)) {
1152 printk(KERN_ERR "Unable to modify wakeup on "
1153 "non-wakeup GPIO%d\n",
1154 (bank - gpio_bank) * 32 + gpio);
1155 return -EINVAL;
1156 }
David Brownella6472532008-03-03 04:33:30 -08001157 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001158 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001159 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001160 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001161 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001162 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001163 return 0;
1164#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001165 default:
1166 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1167 bank->method);
1168 return -EINVAL;
1169 }
1170}
1171
Tony Lindgren4196dd62006-09-25 12:41:38 +03001172static void _reset_gpio(struct gpio_bank *bank, int gpio)
1173{
1174 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1175 _set_gpio_irqenable(bank, gpio, 0);
1176 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001177 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001178}
1179
Tony Lindgren92105bb2005-09-07 17:20:26 +01001180/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1181static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1182{
1183 unsigned int gpio = irq - IH_GPIO_BASE;
1184 struct gpio_bank *bank;
1185 int retval;
1186
1187 if (check_gpio(gpio) < 0)
1188 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001189 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001190 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001191
1192 return retval;
1193}
1194
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001195static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001196{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001197 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001198 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001199
David Brownella6472532008-03-03 04:33:30 -08001200 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001201
Tony Lindgren4196dd62006-09-25 12:41:38 +03001202 /* Set trigger to none. You need to enable the desired trigger with
1203 * request_irq() or set_irq_type().
1204 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001205 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001206
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001207#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001208 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001209 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001210
Tony Lindgren92105bb2005-09-07 17:20:26 +01001211 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001212 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001213 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001214 }
1215#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001216 if (!cpu_class_is_omap1()) {
1217 if (!bank->mod_usage) {
1218 u32 ctrl;
1219 ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
1220 ctrl &= 0xFFFFFFFE;
1221 /* Module is enabled, clocks are not gated */
1222 __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
1223 }
1224 bank->mod_usage |= 1 << offset;
1225 }
David Brownella6472532008-03-03 04:33:30 -08001226 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001227
1228 return 0;
1229}
1230
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001231static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001232{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001233 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001234 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001235
David Brownella6472532008-03-03 04:33:30 -08001236 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001237#ifdef CONFIG_ARCH_OMAP16XX
1238 if (bank->method == METHOD_GPIO_1610) {
1239 /* Disable wake-up during idle for dynamic tick */
1240 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001241 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001242 }
1243#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001244#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001245 if ((bank->method == METHOD_GPIO_24XX) ||
1246 (bank->method == METHOD_GPIO_44XX)) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001247 /* Disable wake-up during idle for dynamic tick */
1248 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001249 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001250 }
1251#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001252 if (!cpu_class_is_omap1()) {
1253 bank->mod_usage &= ~(1 << offset);
1254 if (!bank->mod_usage) {
1255 u32 ctrl;
1256 ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
1257 /* Module is disabled, clocks are gated */
1258 ctrl |= 1;
1259 __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
1260 }
1261 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001262 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001263 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001264}
1265
1266/*
1267 * We need to unmask the GPIO bank interrupt as soon as possible to
1268 * avoid missing GPIO interrupts for other lines in the bank.
1269 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1270 * in the bank to avoid missing nested interrupts for a GPIO line.
1271 * If we wait to unmask individual GPIO lines in the bank after the
1272 * line's interrupt handler has been run, we may miss some nested
1273 * interrupts.
1274 */
Russell King10dd5ce2006-11-23 11:41:32 +00001275static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001276{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001277 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001278 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001279 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001280 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001281 u32 retrigger = 0;
1282 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001283
1284 desc->chip->ack(irq);
1285
Thomas Gleixner418ca1f2006-07-01 22:32:41 +01001286 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001287#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001288 if (bank->method == METHOD_MPUIO)
1289 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001290#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001291#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001292 if (bank->method == METHOD_GPIO_1510)
1293 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1294#endif
1295#if defined(CONFIG_ARCH_OMAP16XX)
1296 if (bank->method == METHOD_GPIO_1610)
1297 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1298#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001299#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001300 if (bank->method == METHOD_GPIO_7XX)
1301 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001302#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001303#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001304 if (bank->method == METHOD_GPIO_24XX)
1305 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1306#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301307#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001308 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301309 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1310#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001311 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001312 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001313 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001314
Imre Deakea6dedd2006-06-26 16:16:00 -07001315 enabled = _get_gpio_irqbank_mask(bank);
1316 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001317
1318 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1319 isr &= 0x0000ffff;
1320
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001321 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001322 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001323 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001324
1325 /* clear edge sensitive interrupts before handler(s) are
1326 called so that we don't miss any interrupt occurred while
1327 executing them */
1328 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1329 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1330 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1331
1332 /* if there is only edge sensitive GPIO pin interrupts
1333 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001334 if (!level_mask && !unmasked) {
1335 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001336 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001337 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001338
Imre Deakea6dedd2006-06-26 16:16:00 -07001339 isr |= retrigger;
1340 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001341 if (!isr)
1342 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001343
Tony Lindgren92105bb2005-09-07 17:20:26 +01001344 gpio_irq = bank->virtual_irq_start;
1345 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001346 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1347
Tony Lindgren92105bb2005-09-07 17:20:26 +01001348 if (!(isr & 1))
1349 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001350
Cory Maccarrone4318f362010-01-08 10:29:04 -08001351#ifdef CONFIG_ARCH_OMAP1
1352 /*
1353 * Some chips can't respond to both rising and falling
1354 * at the same time. If this irq was requested with
1355 * both flags, we need to flip the ICR data for the IRQ
1356 * to respond to the IRQ for the opposite direction.
1357 * This will be indicated in the bank toggle_mask.
1358 */
1359 if (bank->toggle_mask & (1 << gpio_index))
1360 _toggle_gpio_edge_triggering(bank, gpio_index);
1361#endif
1362
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001363 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001364 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001365 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001366 /* if bank has any level sensitive GPIO pin interrupt
1367 configured, we must unmask the bank interrupt only after
1368 handler(s) are executed in order to avoid spurious bank
1369 interrupt */
1370 if (!unmasked)
1371 desc->chip->unmask(irq);
1372
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001373}
1374
Tony Lindgren4196dd62006-09-25 12:41:38 +03001375static void gpio_irq_shutdown(unsigned int irq)
1376{
1377 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001378 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001379
1380 _reset_gpio(bank, gpio);
1381}
1382
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001383static void gpio_ack_irq(unsigned int irq)
1384{
1385 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001386 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001387
1388 _clear_gpio_irqstatus(bank, gpio);
1389}
1390
1391static void gpio_mask_irq(unsigned int irq)
1392{
1393 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001394 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001395
1396 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001397 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001398}
1399
1400static void gpio_unmask_irq(unsigned int irq)
1401{
1402 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001403 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001404 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001405 struct irq_desc *desc = irq_to_desc(irq);
1406 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1407
1408 if (trigger)
1409 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001410
1411 /* For level-triggered GPIOs, the clearing must be done after
1412 * the HW source is cleared, thus after the handler has run */
1413 if (bank->level_mask & irq_mask) {
1414 _set_gpio_irqenable(bank, gpio, 0);
1415 _clear_gpio_irqstatus(bank, gpio);
1416 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001417
Kevin Hilman4de8c752008-01-16 21:56:14 -08001418 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001419}
1420
David Brownelle5c56ed2006-12-06 17:13:59 -08001421static struct irq_chip gpio_irq_chip = {
1422 .name = "GPIO",
1423 .shutdown = gpio_irq_shutdown,
1424 .ack = gpio_ack_irq,
1425 .mask = gpio_mask_irq,
1426 .unmask = gpio_unmask_irq,
1427 .set_type = gpio_irq_type,
1428 .set_wake = gpio_wake_enable,
1429};
1430
1431/*---------------------------------------------------------------------*/
1432
1433#ifdef CONFIG_ARCH_OMAP1
1434
1435/* MPUIO uses the always-on 32k clock */
1436
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001437static void mpuio_ack_irq(unsigned int irq)
1438{
1439 /* The ISR is reset automatically, so do nothing here. */
1440}
1441
1442static void mpuio_mask_irq(unsigned int irq)
1443{
1444 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001445 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001446
1447 _set_gpio_irqenable(bank, gpio, 0);
1448}
1449
1450static void mpuio_unmask_irq(unsigned int irq)
1451{
1452 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001453 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001454
1455 _set_gpio_irqenable(bank, gpio, 1);
1456}
1457
David Brownelle5c56ed2006-12-06 17:13:59 -08001458static struct irq_chip mpuio_irq_chip = {
1459 .name = "MPUIO",
1460 .ack = mpuio_ack_irq,
1461 .mask = mpuio_mask_irq,
1462 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001463 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001464#ifdef CONFIG_ARCH_OMAP16XX
1465 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1466 .set_wake = gpio_wake_enable,
1467#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001468};
1469
David Brownelle5c56ed2006-12-06 17:13:59 -08001470
1471#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1472
David Brownell11a78b72006-12-06 17:14:11 -08001473
1474#ifdef CONFIG_ARCH_OMAP16XX
1475
1476#include <linux/platform_device.h>
1477
Magnus Damm79ee0312009-07-08 13:22:04 +02001478static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001479{
Magnus Damm79ee0312009-07-08 13:22:04 +02001480 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001481 struct gpio_bank *bank = platform_get_drvdata(pdev);
1482 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001483 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001484
David Brownella6472532008-03-03 04:33:30 -08001485 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001486 bank->saved_wakeup = __raw_readl(mask_reg);
1487 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001488 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001489
1490 return 0;
1491}
1492
Magnus Damm79ee0312009-07-08 13:22:04 +02001493static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001494{
Magnus Damm79ee0312009-07-08 13:22:04 +02001495 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001496 struct gpio_bank *bank = platform_get_drvdata(pdev);
1497 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001498 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001499
David Brownella6472532008-03-03 04:33:30 -08001500 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001501 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001502 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001503
1504 return 0;
1505}
1506
Alexey Dobriyan47145212009-12-14 18:00:08 -08001507static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001508 .suspend_noirq = omap_mpuio_suspend_noirq,
1509 .resume_noirq = omap_mpuio_resume_noirq,
1510};
1511
David Brownell11a78b72006-12-06 17:14:11 -08001512/* use platform_driver for this, now that there's no longer any
1513 * point to sys_device (other than not disturbing old code).
1514 */
1515static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001516 .driver = {
1517 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001518 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001519 },
1520};
1521
1522static struct platform_device omap_mpuio_device = {
1523 .name = "mpuio",
1524 .id = -1,
1525 .dev = {
1526 .driver = &omap_mpuio_driver.driver,
1527 }
1528 /* could list the /proc/iomem resources */
1529};
1530
1531static inline void mpuio_init(void)
1532{
David Brownellfcf126d2007-04-02 12:46:47 -07001533 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1534
David Brownell11a78b72006-12-06 17:14:11 -08001535 if (platform_driver_register(&omap_mpuio_driver) == 0)
1536 (void) platform_device_register(&omap_mpuio_device);
1537}
1538
1539#else
1540static inline void mpuio_init(void) {}
1541#endif /* 16xx */
1542
David Brownelle5c56ed2006-12-06 17:13:59 -08001543#else
1544
1545extern struct irq_chip mpuio_irq_chip;
1546
1547#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001548static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001549
1550#endif
1551
1552/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001553
David Brownell52e31342008-03-03 12:43:23 -08001554/* REVISIT these are stupid implementations! replace by ones that
1555 * don't switch on METHOD_* and which mostly avoid spinlocks
1556 */
1557
1558static int gpio_input(struct gpio_chip *chip, unsigned offset)
1559{
1560 struct gpio_bank *bank;
1561 unsigned long flags;
1562
1563 bank = container_of(chip, struct gpio_bank, chip);
1564 spin_lock_irqsave(&bank->lock, flags);
1565 _set_gpio_direction(bank, offset, 1);
1566 spin_unlock_irqrestore(&bank->lock, flags);
1567 return 0;
1568}
1569
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001570static int gpio_is_input(struct gpio_bank *bank, int mask)
1571{
1572 void __iomem *reg = bank->base;
1573
1574 switch (bank->method) {
1575 case METHOD_MPUIO:
1576 reg += OMAP_MPUIO_IO_CNTL;
1577 break;
1578 case METHOD_GPIO_1510:
1579 reg += OMAP1510_GPIO_DIR_CONTROL;
1580 break;
1581 case METHOD_GPIO_1610:
1582 reg += OMAP1610_GPIO_DIRECTION;
1583 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001584 case METHOD_GPIO_7XX:
1585 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001586 break;
1587 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001588 case METHOD_GPIO_44XX:
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001589 reg += OMAP24XX_GPIO_OE;
1590 break;
1591 }
1592 return __raw_readl(reg) & mask;
1593}
1594
David Brownell52e31342008-03-03 12:43:23 -08001595static int gpio_get(struct gpio_chip *chip, unsigned offset)
1596{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001597 struct gpio_bank *bank;
1598 void __iomem *reg;
1599 int gpio;
1600 u32 mask;
1601
1602 gpio = chip->base + offset;
1603 bank = get_gpio_bank(gpio);
1604 reg = bank->base;
1605 mask = 1 << get_gpio_index(gpio);
1606
1607 if (gpio_is_input(bank, mask))
1608 return _get_gpio_datain(bank, gpio);
1609 else
1610 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001611}
1612
1613static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1614{
1615 struct gpio_bank *bank;
1616 unsigned long flags;
1617
1618 bank = container_of(chip, struct gpio_bank, chip);
1619 spin_lock_irqsave(&bank->lock, flags);
1620 _set_gpio_dataout(bank, offset, value);
1621 _set_gpio_direction(bank, offset, 0);
1622 spin_unlock_irqrestore(&bank->lock, flags);
1623 return 0;
1624}
1625
1626static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1627{
1628 struct gpio_bank *bank;
1629 unsigned long flags;
1630
1631 bank = container_of(chip, struct gpio_bank, chip);
1632 spin_lock_irqsave(&bank->lock, flags);
1633 _set_gpio_dataout(bank, offset, value);
1634 spin_unlock_irqrestore(&bank->lock, flags);
1635}
1636
David Brownella007b702008-12-10 17:35:25 -08001637static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1638{
1639 struct gpio_bank *bank;
1640
1641 bank = container_of(chip, struct gpio_bank, chip);
1642 return bank->virtual_irq_start + offset;
1643}
1644
David Brownell52e31342008-03-03 12:43:23 -08001645/*---------------------------------------------------------------------*/
1646
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001647static int initialized;
Tony Lindgren56213ca2010-02-12 12:26:46 -08001648#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001649static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001650#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001651
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001652#if defined(CONFIG_ARCH_OMAP2)
1653static struct clk * gpio_fck;
1654#endif
1655
1656#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001657static struct clk * gpio5_ick;
1658static struct clk * gpio5_fck;
1659#endif
1660
Santosh Shilimkar44169072009-05-28 14:16:04 -07001661#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001662static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1663#endif
1664
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001665static void __init omap_gpio_show_rev(void)
1666{
1667 u32 rev;
1668
1669 if (cpu_is_omap16xx())
1670 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1671 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1672 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1673 else if (cpu_is_omap44xx())
1674 rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
1675 else
1676 return;
1677
1678 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1679 (rev >> 4) & 0x0f, rev & 0x0f);
1680}
1681
David Brownell8ba55c52008-02-26 11:10:50 -08001682/* This lock class tells lockdep that GPIO irqs are in a different
1683 * category than their parents, so it won't report false recursion.
1684 */
1685static struct lock_class_key gpio_lock_class;
1686
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001687static int __init _omap_gpio_init(void)
1688{
1689 int i;
David Brownell52e31342008-03-03 12:43:23 -08001690 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001691 struct gpio_bank *bank;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001692 int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001693 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001694
1695 initialized = 1;
1696
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001697#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001698 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001699 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1700 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001701 printk("Could not get arm_gpio_ck\n");
1702 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001703 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001704 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001705#endif
1706#if defined(CONFIG_ARCH_OMAP2)
1707 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001708 gpio_ick = clk_get(NULL, "gpios_ick");
1709 if (IS_ERR(gpio_ick))
1710 printk("Could not get gpios_ick\n");
1711 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001712 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001713 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001714 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001715 printk("Could not get gpios_fck\n");
1716 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001717 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001718
1719 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001720 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001721 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001722#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001723 if (cpu_is_omap2430()) {
1724 gpio5_ick = clk_get(NULL, "gpio5_ick");
1725 if (IS_ERR(gpio5_ick))
1726 printk("Could not get gpio5_ick\n");
1727 else
1728 clk_enable(gpio5_ick);
1729 gpio5_fck = clk_get(NULL, "gpio5_fck");
1730 if (IS_ERR(gpio5_fck))
1731 printk("Could not get gpio5_fck\n");
1732 else
1733 clk_enable(gpio5_fck);
1734 }
1735#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001736 }
1737#endif
1738
Santosh Shilimkar44169072009-05-28 14:16:04 -07001739#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1740 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001741 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1742 sprintf(clk_name, "gpio%d_ick", i + 1);
1743 gpio_iclks[i] = clk_get(NULL, clk_name);
1744 if (IS_ERR(gpio_iclks[i]))
1745 printk(KERN_ERR "Could not get %s\n", clk_name);
1746 else
1747 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001748 }
1749 }
1750#endif
1751
Tony Lindgren92105bb2005-09-07 17:20:26 +01001752
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001753#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001754 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001755 gpio_bank_count = 2;
1756 gpio_bank = gpio_bank_1510;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001757 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001758 }
1759#endif
1760#if defined(CONFIG_ARCH_OMAP16XX)
1761 if (cpu_is_omap16xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001762 gpio_bank_count = 5;
1763 gpio_bank = gpio_bank_1610;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001764 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001765 }
1766#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001767#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1768 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001769 gpio_bank_count = 7;
Alistair Buxton7c006922009-09-22 10:02:58 +01001770 gpio_bank = gpio_bank_7xx;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001771 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001772 }
1773#endif
Tony Lindgren088ef952010-02-12 12:26:47 -08001774#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001775 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001776 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001777 gpio_bank = gpio_bank_242x;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001778 }
1779 if (cpu_is_omap243x()) {
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001780 gpio_bank_count = 5;
1781 gpio_bank = gpio_bank_243x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001782 }
1783#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001784#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001785 if (cpu_is_omap34xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001786 gpio_bank_count = OMAP34XX_NR_GPIOS;
1787 gpio_bank = gpio_bank_34xx;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001788 }
1789#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -07001790#ifdef CONFIG_ARCH_OMAP4
1791 if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -07001792 gpio_bank_count = OMAP34XX_NR_GPIOS;
1793 gpio_bank = gpio_bank_44xx;
Santosh Shilimkar44169072009-05-28 14:16:04 -07001794 }
1795#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001796 for (i = 0; i < gpio_bank_count; i++) {
1797 int j, gpio_count = 16;
1798
1799 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001800 spin_lock_init(&bank->lock);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001801
1802 /* Static mapping, never released */
1803 bank->base = ioremap(bank->pbase, bank_size);
1804 if (!bank->base) {
1805 printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
1806 continue;
1807 }
1808
David Brownelle5c56ed2006-12-06 17:13:59 -08001809 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001810 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001811 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001812 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1813 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1814 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001815 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001816 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1817 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001818 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001819 }
Alistair Buxton7c006922009-09-22 10:02:58 +01001820 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1821 __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
1822 __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001823
Alistair Buxton7c006922009-09-22 10:02:58 +01001824 gpio_count = 32; /* 7xx has 32-bit GPIOs */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001825 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001826
Tony Lindgren140455f2010-02-12 12:26:48 -08001827#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001828 if ((bank->method == METHOD_GPIO_24XX) ||
1829 (bank->method == METHOD_GPIO_44XX)) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001830 static const u32 non_wakeup_gpios[] = {
1831 0xe203ffc0, 0x08700040
1832 };
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001833
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001834 if (cpu_is_omap44xx()) {
1835 __raw_writel(0xffffffff, bank->base +
1836 OMAP4_GPIO_IRQSTATUSCLR0);
1837 __raw_writew(0x0015, bank->base +
1838 OMAP4_GPIO_SYSCONFIG);
1839 __raw_writel(0x00000000, bank->base +
1840 OMAP4_GPIO_DEBOUNCENABLE);
1841 /*
1842 * Initialize interface clock ungated,
1843 * module enabled
1844 */
1845 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1846 } else {
1847 __raw_writel(0x00000000, bank->base +
1848 OMAP24XX_GPIO_IRQENABLE1);
1849 __raw_writel(0xffffffff, bank->base +
1850 OMAP24XX_GPIO_IRQSTATUS1);
1851 __raw_writew(0x0015, bank->base +
1852 OMAP24XX_GPIO_SYSCONFIG);
1853 __raw_writel(0x00000000, bank->base +
1854 OMAP24XX_GPIO_DEBOUNCE_EN);
1855
1856 /*
1857 * Initialize interface clock ungated,
1858 * module enabled
1859 */
1860 __raw_writel(0, bank->base +
1861 OMAP24XX_GPIO_CTRL);
1862 }
Tero Kristoa118b5f2008-12-22 14:27:12 +02001863 if (cpu_is_omap24xx() &&
1864 i < ARRAY_SIZE(non_wakeup_gpios))
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001865 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001866 gpio_count = 32;
1867 }
1868#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001869
1870 bank->mod_usage = 0;
David Brownell52e31342008-03-03 12:43:23 -08001871 /* REVISIT eventually switch from OMAP-specific gpio structs
1872 * over to the generic ones
1873 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001874 bank->chip.request = omap_gpio_request;
1875 bank->chip.free = omap_gpio_free;
David Brownell52e31342008-03-03 12:43:23 -08001876 bank->chip.direction_input = gpio_input;
1877 bank->chip.get = gpio_get;
1878 bank->chip.direction_output = gpio_output;
1879 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001880 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001881 if (bank_is_mpuio(bank)) {
1882 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001883#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001884 bank->chip.dev = &omap_mpuio_device.dev;
1885#endif
David Brownell52e31342008-03-03 12:43:23 -08001886 bank->chip.base = OMAP_MPUIO(0);
1887 } else {
1888 bank->chip.label = "gpio";
1889 bank->chip.base = gpio;
1890 gpio += gpio_count;
1891 }
1892 bank->chip.ngpio = gpio_count;
1893
1894 gpiochip_add(&bank->chip);
1895
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001896 for (j = bank->virtual_irq_start;
1897 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001898 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001899 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001900 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001901 set_irq_chip(j, &mpuio_irq_chip);
1902 else
1903 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001904 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001905 set_irq_flags(j, IRQF_VALID);
1906 }
1907 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1908 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001909
Santosh Shilimkar44169072009-05-28 14:16:04 -07001910 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jouni Hogander89db9482008-12-10 17:35:24 -08001911 sprintf(clk_name, "gpio%d_dbck", i + 1);
1912 bank->dbck = clk_get(NULL, clk_name);
1913 if (IS_ERR(bank->dbck))
1914 printk(KERN_ERR "Could not get %s\n", clk_name);
1915 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001916 }
1917
1918 /* Enable system clock for GPIO module.
1919 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001920 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001921 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1922
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001923 /* Enable autoidle for the OCP interface */
1924 if (cpu_is_omap24xx())
1925 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001926 if (cpu_is_omap34xx())
1927 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001928
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001929 omap_gpio_show_rev();
1930
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001931 return 0;
1932}
1933
Tony Lindgren140455f2010-02-12 12:26:48 -08001934#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001935static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1936{
1937 int i;
1938
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001939 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001940 return 0;
1941
1942 for (i = 0; i < gpio_bank_count; i++) {
1943 struct gpio_bank *bank = &gpio_bank[i];
1944 void __iomem *wake_status;
1945 void __iomem *wake_clear;
1946 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001947 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001948
1949 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001950#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001951 case METHOD_GPIO_1610:
1952 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1953 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1954 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1955 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001956#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001957#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001958 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001959 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001960 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1961 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1962 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001963#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301964#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001965 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301966 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1967 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1968 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1969 break;
1970#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001971 default:
1972 continue;
1973 }
1974
David Brownella6472532008-03-03 04:33:30 -08001975 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001976 bank->saved_wakeup = __raw_readl(wake_status);
1977 __raw_writel(0xffffffff, wake_clear);
1978 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001979 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001980 }
1981
1982 return 0;
1983}
1984
1985static int omap_gpio_resume(struct sys_device *dev)
1986{
1987 int i;
1988
Tero Kristo723fdb72008-11-26 14:35:16 -08001989 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001990 return 0;
1991
1992 for (i = 0; i < gpio_bank_count; i++) {
1993 struct gpio_bank *bank = &gpio_bank[i];
1994 void __iomem *wake_clear;
1995 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001996 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001997
1998 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001999#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01002000 case METHOD_GPIO_1610:
2001 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
2002 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
2003 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002004#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002005#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01002006 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03002007 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
2008 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002009 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002010#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302011#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002012 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302013 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
2014 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2015 break;
2016#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002017 default:
2018 continue;
2019 }
2020
David Brownella6472532008-03-03 04:33:30 -08002021 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002022 __raw_writel(0xffffffff, wake_clear);
2023 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002024 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002025 }
2026
2027 return 0;
2028}
2029
2030static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002031 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01002032 .suspend = omap_gpio_suspend,
2033 .resume = omap_gpio_resume,
2034};
2035
2036static struct sys_device omap_gpio_device = {
2037 .id = 0,
2038 .cls = &omap_gpio_sysclass,
2039};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002040
2041#endif
2042
Tony Lindgren140455f2010-02-12 12:26:48 -08002043#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002044
2045static int workaround_enabled;
2046
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002047void omap2_gpio_prepare_for_idle(int power_state)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002048{
2049 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002050 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002051
Tero Kristoa118b5f2008-12-22 14:27:12 +02002052 if (cpu_is_omap34xx())
2053 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002054
Tero Kristoa118b5f2008-12-22 14:27:12 +02002055 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002056 struct gpio_bank *bank = &gpio_bank[i];
2057 u32 l1, l2;
2058
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002059 if (bank->dbck_enable_mask)
2060 clk_disable(bank->dbck);
2061
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002062 if (power_state > PWRDM_POWER_OFF)
2063 continue;
2064
2065 /* If going to OFF, remove triggering for all
2066 * non-wakeup GPIOs. Otherwise spurious IRQs will be
2067 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002068 if (!(bank->enabled_non_wakeup_gpios))
2069 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002070
2071 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2072 bank->saved_datain = __raw_readl(bank->base +
2073 OMAP24XX_GPIO_DATAIN);
2074 l1 = __raw_readl(bank->base +
2075 OMAP24XX_GPIO_FALLINGDETECT);
2076 l2 = __raw_readl(bank->base +
2077 OMAP24XX_GPIO_RISINGDETECT);
2078 }
2079
2080 if (cpu_is_omap44xx()) {
2081 bank->saved_datain = __raw_readl(bank->base +
2082 OMAP4_GPIO_DATAIN);
2083 l1 = __raw_readl(bank->base +
2084 OMAP4_GPIO_FALLINGDETECT);
2085 l2 = __raw_readl(bank->base +
2086 OMAP4_GPIO_RISINGDETECT);
2087 }
2088
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002089 bank->saved_fallingdetect = l1;
2090 bank->saved_risingdetect = l2;
2091 l1 &= ~bank->enabled_non_wakeup_gpios;
2092 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002093
2094 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2095 __raw_writel(l1, bank->base +
2096 OMAP24XX_GPIO_FALLINGDETECT);
2097 __raw_writel(l2, bank->base +
2098 OMAP24XX_GPIO_RISINGDETECT);
2099 }
2100
2101 if (cpu_is_omap44xx()) {
2102 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
2103 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2104 }
2105
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002106 c++;
2107 }
2108 if (!c) {
2109 workaround_enabled = 0;
2110 return;
2111 }
2112 workaround_enabled = 1;
2113}
2114
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002115void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002116{
2117 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002118 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002119
Tero Kristoa118b5f2008-12-22 14:27:12 +02002120 if (cpu_is_omap34xx())
2121 min = 1;
2122 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002123 struct gpio_bank *bank = &gpio_bank[i];
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002124 u32 l, gen, gen0, gen1;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002125
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002126 if (bank->dbck_enable_mask)
2127 clk_enable(bank->dbck);
2128
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002129 if (!workaround_enabled)
2130 continue;
2131
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002132 if (!(bank->enabled_non_wakeup_gpios))
2133 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002134
2135 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2136 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002137 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002138 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002139 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002140 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
2141 }
2142
2143 if (cpu_is_omap44xx()) {
2144 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302145 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002146 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302147 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002148 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2149 }
2150
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002151 /* Check if any of the non-wakeup interrupt GPIOs have changed
2152 * state. If so, generate an IRQ by software. This is
2153 * horribly racy, but it's the best we can do to work around
2154 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002155 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002156 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002157
2158 /*
2159 * No need to generate IRQs for the rising edge for gpio IRQs
2160 * configured with falling edge only; and vice versa.
2161 */
2162 gen0 = l & bank->saved_fallingdetect;
2163 gen0 &= bank->saved_datain;
2164
2165 gen1 = l & bank->saved_risingdetect;
2166 gen1 &= ~(bank->saved_datain);
2167
2168 /* FIXME: Consider GPIO IRQs with level detections properly! */
2169 gen = l & (~(bank->saved_fallingdetect) &
2170 ~(bank->saved_risingdetect));
2171 /* Consider all GPIO IRQs needed to be updated */
2172 gen |= gen0 | gen1;
2173
2174 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002175 u32 old0, old1;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002176
Sergio Aguirref00d6492010-03-03 16:21:08 +00002177 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002178 old0 = __raw_readl(bank->base +
2179 OMAP24XX_GPIO_LEVELDETECT0);
2180 old1 = __raw_readl(bank->base +
2181 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002182 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002183 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002184 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002185 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002186 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002187 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002188 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002189 OMAP24XX_GPIO_LEVELDETECT1);
2190 }
2191
2192 if (cpu_is_omap44xx()) {
2193 old0 = __raw_readl(bank->base +
2194 OMAP4_GPIO_LEVELDETECT0);
2195 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302196 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002197 __raw_writel(old0 | l, bank->base +
2198 OMAP4_GPIO_LEVELDETECT0);
2199 __raw_writel(old1 | l, bank->base +
2200 OMAP4_GPIO_LEVELDETECT1);
2201 __raw_writel(old0, bank->base +
2202 OMAP4_GPIO_LEVELDETECT0);
2203 __raw_writel(old1, bank->base +
2204 OMAP4_GPIO_LEVELDETECT1);
2205 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002206 }
2207 }
2208
2209}
2210
Tony Lindgren92105bb2005-09-07 17:20:26 +01002211#endif
2212
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002213#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302214/* save the registers of bank 2-6 */
2215void omap_gpio_save_context(void)
2216{
2217 int i;
2218
2219 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2220 for (i = 1; i < gpio_bank_count; i++) {
2221 struct gpio_bank *bank = &gpio_bank[i];
2222 gpio_context[i].sysconfig =
2223 __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
2224 gpio_context[i].irqenable1 =
2225 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2226 gpio_context[i].irqenable2 =
2227 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2228 gpio_context[i].wake_en =
2229 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2230 gpio_context[i].ctrl =
2231 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2232 gpio_context[i].oe =
2233 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2234 gpio_context[i].leveldetect0 =
2235 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2236 gpio_context[i].leveldetect1 =
2237 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2238 gpio_context[i].risingdetect =
2239 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2240 gpio_context[i].fallingdetect =
2241 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2242 gpio_context[i].dataout =
2243 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
2244 gpio_context[i].setwkuena =
2245 __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
2246 gpio_context[i].setdataout =
2247 __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
2248 }
2249}
2250
2251/* restore the required registers of bank 2-6 */
2252void omap_gpio_restore_context(void)
2253{
2254 int i;
2255
2256 for (i = 1; i < gpio_bank_count; i++) {
2257 struct gpio_bank *bank = &gpio_bank[i];
2258 __raw_writel(gpio_context[i].sysconfig,
2259 bank->base + OMAP24XX_GPIO_SYSCONFIG);
2260 __raw_writel(gpio_context[i].irqenable1,
2261 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2262 __raw_writel(gpio_context[i].irqenable2,
2263 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2264 __raw_writel(gpio_context[i].wake_en,
2265 bank->base + OMAP24XX_GPIO_WAKE_EN);
2266 __raw_writel(gpio_context[i].ctrl,
2267 bank->base + OMAP24XX_GPIO_CTRL);
2268 __raw_writel(gpio_context[i].oe,
2269 bank->base + OMAP24XX_GPIO_OE);
2270 __raw_writel(gpio_context[i].leveldetect0,
2271 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2272 __raw_writel(gpio_context[i].leveldetect1,
2273 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2274 __raw_writel(gpio_context[i].risingdetect,
2275 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2276 __raw_writel(gpio_context[i].fallingdetect,
2277 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2278 __raw_writel(gpio_context[i].dataout,
2279 bank->base + OMAP24XX_GPIO_DATAOUT);
2280 __raw_writel(gpio_context[i].setwkuena,
2281 bank->base + OMAP24XX_GPIO_SETWKUENA);
2282 __raw_writel(gpio_context[i].setdataout,
2283 bank->base + OMAP24XX_GPIO_SETDATAOUT);
2284 }
2285}
2286#endif
2287
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002288/*
2289 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002290 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002291 */
David Brownell277d58e2006-12-06 17:13:59 -08002292int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002293{
2294 if (!initialized)
2295 return _omap_gpio_init();
2296 else
2297 return 0;
2298}
2299
Tony Lindgren92105bb2005-09-07 17:20:26 +01002300static int __init omap_gpio_sysinit(void)
2301{
2302 int ret = 0;
2303
2304 if (!initialized)
2305 ret = _omap_gpio_init();
2306
David Brownell11a78b72006-12-06 17:14:11 -08002307 mpuio_init();
2308
Tony Lindgren140455f2010-02-12 12:26:48 -08002309#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002310 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002311 if (ret == 0) {
2312 ret = sysdev_class_register(&omap_gpio_sysclass);
2313 if (ret == 0)
2314 ret = sysdev_register(&omap_gpio_device);
2315 }
2316 }
2317#endif
2318
2319 return ret;
2320}
2321
Tony Lindgren92105bb2005-09-07 17:20:26 +01002322arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08002323
2324
2325#ifdef CONFIG_DEBUG_FS
2326
2327#include <linux/debugfs.h>
2328#include <linux/seq_file.h>
2329
David Brownellb9772a22006-12-06 17:13:53 -08002330static int dbg_gpio_show(struct seq_file *s, void *unused)
2331{
2332 unsigned i, j, gpio;
2333
2334 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
2335 struct gpio_bank *bank = gpio_bank + i;
2336 unsigned bankwidth = 16;
2337 u32 mask = 1;
2338
David Brownelle5c56ed2006-12-06 17:13:59 -08002339 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08002340 gpio = OMAP_MPUIO(0);
Alistair Buxtonb718aa82009-09-23 18:56:19 +01002341 else if (cpu_class_is_omap2() || cpu_is_omap7xx())
David Brownellb9772a22006-12-06 17:13:53 -08002342 bankwidth = 32;
2343
2344 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
2345 unsigned irq, value, is_in, irqstat;
David Brownell52e31342008-03-03 12:43:23 -08002346 const char *label;
David Brownellb9772a22006-12-06 17:13:53 -08002347
David Brownell52e31342008-03-03 12:43:23 -08002348 label = gpiochip_is_requested(&bank->chip, j);
2349 if (!label)
David Brownellb9772a22006-12-06 17:13:53 -08002350 continue;
2351
2352 irq = bank->virtual_irq_start + j;
David Brownell0b84b5c2008-12-10 17:35:25 -08002353 value = gpio_get_value(gpio);
David Brownellb9772a22006-12-06 17:13:53 -08002354 is_in = gpio_is_input(bank, mask);
2355
David Brownelle5c56ed2006-12-06 17:13:59 -08002356 if (bank_is_mpuio(bank))
David Brownell52e31342008-03-03 12:43:23 -08002357 seq_printf(s, "MPUIO %2d ", j);
David Brownellb9772a22006-12-06 17:13:53 -08002358 else
David Brownell52e31342008-03-03 12:43:23 -08002359 seq_printf(s, "GPIO %3d ", gpio);
Jarkko Nikula21c867f2008-12-10 17:35:24 -08002360 seq_printf(s, "(%-20.20s): %s %s",
David Brownell52e31342008-03-03 12:43:23 -08002361 label,
David Brownellb9772a22006-12-06 17:13:53 -08002362 is_in ? "in " : "out",
2363 value ? "hi" : "lo");
2364
David Brownell52e31342008-03-03 12:43:23 -08002365/* FIXME for at least omap2, show pullup/pulldown state */
2366
David Brownellb9772a22006-12-06 17:13:53 -08002367 irqstat = irq_desc[irq].status;
Tony Lindgren140455f2010-02-12 12:26:48 -08002368#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
David Brownellb9772a22006-12-06 17:13:53 -08002369 if (is_in && ((bank->suspend_wakeup & mask)
2370 || irqstat & IRQ_TYPE_SENSE_MASK)) {
2371 char *trigger = NULL;
2372
2373 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
2374 case IRQ_TYPE_EDGE_FALLING:
2375 trigger = "falling";
2376 break;
2377 case IRQ_TYPE_EDGE_RISING:
2378 trigger = "rising";
2379 break;
2380 case IRQ_TYPE_EDGE_BOTH:
2381 trigger = "bothedge";
2382 break;
2383 case IRQ_TYPE_LEVEL_LOW:
2384 trigger = "low";
2385 break;
2386 case IRQ_TYPE_LEVEL_HIGH:
2387 trigger = "high";
2388 break;
2389 case IRQ_TYPE_NONE:
David Brownell52e31342008-03-03 12:43:23 -08002390 trigger = "(?)";
David Brownellb9772a22006-12-06 17:13:53 -08002391 break;
2392 }
David Brownell52e31342008-03-03 12:43:23 -08002393 seq_printf(s, ", irq-%d %-8s%s",
David Brownellb9772a22006-12-06 17:13:53 -08002394 irq, trigger,
2395 (bank->suspend_wakeup & mask)
2396 ? " wakeup" : "");
2397 }
Tony Lindgren3a26e332009-01-15 13:09:53 +02002398#endif
David Brownellb9772a22006-12-06 17:13:53 -08002399 seq_printf(s, "\n");
2400 }
2401
David Brownelle5c56ed2006-12-06 17:13:59 -08002402 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08002403 seq_printf(s, "\n");
2404 gpio = 0;
2405 }
2406 }
2407 return 0;
2408}
2409
2410static int dbg_gpio_open(struct inode *inode, struct file *file)
2411{
David Brownelle5c56ed2006-12-06 17:13:59 -08002412 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08002413}
2414
2415static const struct file_operations debug_fops = {
2416 .open = dbg_gpio_open,
2417 .read = seq_read,
2418 .llseek = seq_lseek,
2419 .release = single_release,
2420};
2421
2422static int __init omap_gpio_debuginit(void)
2423{
David Brownelle5c56ed2006-12-06 17:13:59 -08002424 (void) debugfs_create_file("omap_gpio", S_IRUGO,
2425 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08002426 return 0;
2427}
2428late_initcall(omap_gpio_debuginit);
2429#endif