blob: b88595c36254d8e54e03564e929ada40d8bb03f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#ifdef CONFIG_X86_LOCAL_APIC
25#include <asm/mpspec.h>
26#include <asm/apic.h>
27#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070028#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#endif
30
Yinghai Luf0fc4af2008-09-04 20:09:00 -070031#include <asm/pda.h>
32#include <asm/pgtable.h>
33#include <asm/processor.h>
34#include <asm/desc.h>
35#include <asm/atomic.h>
36#include <asm/proto.h>
37#include <asm/sections.h>
38#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070039#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "cpu.h"
42
Yinghai Lu0a488a52008-09-04 21:09:47 +020043static struct cpu_dev *this_cpu __cpuinitdata;
44
Yinghai Lu950ad7f2008-09-04 20:09:01 -070045#ifdef CONFIG_X86_64
46/* We need valid kernel segments for data and code in long mode too
47 * IRET will check the segment types kkeil 2000/10/28
48 * Also sysret mandates a special GDT layout
49 */
50/* The TLS descriptors are currently at a different place compared to i386.
51 Hopefully nobody expects them at a fixed place (Wine?) */
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020052DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070053 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
54 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
55 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
56 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
57 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
58 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
59} };
60#else
Eric Dumazet63cc8c72008-05-12 15:44:40 +020061DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010062 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
63 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
64 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
65 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020066 /*
67 * Segments used for calling PnP BIOS have byte granularity.
68 * They code segments and data segments have fixed 64k limits,
69 * the transfer segment sizes are set at run time.
70 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010071 /* 32-bit code */
72 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
73 /* 16-bit code */
74 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
75 /* 16-bit data */
76 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
77 /* 16-bit data */
78 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
79 /* 16-bit data */
80 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020081 /*
82 * The APM segments have byte granularity and their bases
83 * are set at run time. All have 64k limits.
84 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010085 /* 32-bit code */
86 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020087 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010088 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
89 /* data */
90 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020091
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010092 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
93 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020094} };
Yinghai Lu950ad7f2008-09-04 20:09:01 -070095#endif
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020096EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +020097
Yinghai Luba51dce2008-09-04 20:09:02 -070098#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080099static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800100static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102static int __init cachesize_setup(char *str)
103{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100104 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 return 1;
106}
107__setup("cachesize=", cachesize_setup);
108
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100109static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
Andi Kleen13530252008-01-30 13:33:20 +0100111 setup_clear_cpu_cap(X86_FEATURE_FXSR);
112 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 return 1;
114}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100117static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
Andi Kleen13530252008-01-30 13:33:20 +0100119 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800120 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800122__setup("nosep", x86_sep_setup);
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124/* Standard macro to see if a specific flag is changeable */
125static inline int flag_is_changeable_p(u32 flag)
126{
127 u32 f1, f2;
128
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200129 /*
130 * Cyrix and IDT cpus allow disabling of CPUID
131 * so the code below may return different results
132 * when it is executed before and after enabling
133 * the CPUID. Add "volatile" to not allow gcc to
134 * optimize the subsequent calls to this function.
135 */
136 asm volatile ("pushfl\n\t"
137 "pushfl\n\t"
138 "popl %0\n\t"
139 "movl %0,%1\n\t"
140 "xorl %2,%0\n\t"
141 "pushl %0\n\t"
142 "popfl\n\t"
143 "pushfl\n\t"
144 "popl %0\n\t"
145 "popfl\n\t"
146 : "=&r" (f1), "=&r" (f2)
147 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149 return ((f1^f2) & flag) != 0;
150}
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800153static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 return flag_is_changeable_p(X86_EFLAGS_ID);
156}
157
Yinghai Lu0a488a52008-09-04 21:09:47 +0200158static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
159{
160 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
161 /* Disable processor serial number */
162 unsigned long lo, hi;
163 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
164 lo |= 0x200000;
165 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
166 printk(KERN_NOTICE "CPU serial number disabled.\n");
167 clear_cpu_cap(c, X86_FEATURE_PN);
168
169 /* Disabling the serial number may affect the cpuid level */
170 c->cpuid_level = cpuid_eax(0);
171 }
172}
173
174static int __init x86_serial_nr_setup(char *s)
175{
176 disable_x86_serial_nr = 0;
177 return 1;
178}
179__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700180#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700181static inline int flag_is_changeable_p(u32 flag)
182{
183 return 1;
184}
Yinghai Luba51dce2008-09-04 20:09:02 -0700185/* Probe for the CPUID instruction */
186static inline int have_cpuid_p(void)
187{
188 return 1;
189}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700190static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
191{
192}
Yinghai Luba51dce2008-09-04 20:09:02 -0700193#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195/*
196 * Naming convention should be: <Name> [(<Codename>)]
197 * This table only is used unless init_<vendor>() below doesn't set it;
198 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
199 *
200 */
201
202/* Look up CPU names by table lookup. */
203static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
204{
205 struct cpu_model_info *info;
206
207 if (c->x86_model >= 16)
208 return NULL; /* Range check */
209
210 if (!this_cpu)
211 return NULL;
212
213 info = this_cpu->c_models;
214
215 while (info && info->family) {
216 if (info->family == c->x86)
217 return info->model_names[c->x86_model];
218 info++;
219 }
220 return NULL; /* Not found */
221}
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
Yinghai Lu9d31d352008-09-04 21:09:44 +0200225/* Current gdt points %fs at the "master" per-cpu area: after this,
226 * it's on the real one. */
227void switch_to_new_gdt(void)
228{
229 struct desc_ptr gdt_descr;
230
231 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
232 gdt_descr.size = GDT_SIZE - 1;
233 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700234#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200235 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700236#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200237}
238
Yinghai Lu10a434f2008-09-04 21:09:45 +0200239static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241static void __cpuinit default_init(struct cpuinfo_x86 *c)
242{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700243#ifdef CONFIG_X86_64
244 display_cacheinfo(c);
245#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* Not much we can do here... */
247 /* Check if at least it has cpuid */
248 if (c->cpuid_level == -1) {
249 /* No cpuid. It must be an ancient CPU */
250 if (c->x86 == 4)
251 strcpy(c->x86_model_id, "486");
252 else if (c->x86 == 3)
253 strcpy(c->x86_model_id, "386");
254 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700255#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256}
257
258static struct cpu_dev __cpuinitdata default_cpu = {
259 .c_init = default_init,
260 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200261 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Yinghai Lu1b05d602008-09-06 01:52:27 -0700264static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265{
266 unsigned int *v;
267 char *p, *q;
268
Yinghai Lu3da99c92008-09-04 21:09:44 +0200269 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700270 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 v = (unsigned int *) c->x86_model_id;
273 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
274 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
275 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
276 c->x86_model_id[48] = 0;
277
278 /* Intel chips right-justify this string for some dumb reason;
279 undo that brain damage */
280 p = q = &c->x86_model_id[0];
281 while (*p == ' ')
282 p++;
283 if (p != q) {
284 while (*p)
285 *q++ = *p++;
286 while (q <= &c->x86_model_id[48])
287 *q++ = '\0'; /* Zero-pad the rest */
288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289}
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
292{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200293 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Yinghai Lu3da99c92008-09-04 21:09:44 +0200295 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200298 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200300 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
301 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700302#ifdef CONFIG_X86_64
303 /* On K8 L1 TLB is inclusive, so don't count it */
304 c->x86_tlbsize = 0;
305#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 }
307
308 if (n < 0x80000006) /* Some chips just has a large L1. */
309 return;
310
Yinghai Lu0a488a52008-09-04 21:09:47 +0200311 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 l2size = ecx >> 16;
313
Yinghai Lu140fc722008-09-04 20:09:07 -0700314#ifdef CONFIG_X86_64
315 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
316#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 /* do processor-specific cache resizing */
318 if (this_cpu->c_size_cache)
319 l2size = this_cpu->c_size_cache(c, l2size);
320
321 /* Allow user to override all this if necessary. */
322 if (cachesize_override != -1)
323 l2size = cachesize_override;
324
325 if (l2size == 0)
326 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700327#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 c->x86_cache_size = l2size;
330
331 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200332 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333}
334
Yinghai Lu9d31d352008-09-04 21:09:44 +0200335void __cpuinit detect_ht(struct cpuinfo_x86 *c)
336{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700337#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200338 u32 eax, ebx, ecx, edx;
339 int index_msb, core_bits;
340
341 if (!cpu_has(c, X86_FEATURE_HT))
342 return;
343
344 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
345 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200346
Yinghai Lu1cd78772008-09-04 20:09:08 -0700347 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
348 return;
349
Yinghai Lu9d31d352008-09-04 21:09:44 +0200350 cpuid(1, &eax, &ebx, &ecx, &edx);
351
Yinghai Lu9d31d352008-09-04 21:09:44 +0200352 smp_num_siblings = (ebx & 0xff0000) >> 16;
353
354 if (smp_num_siblings == 1) {
355 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
356 } else if (smp_num_siblings > 1) {
357
358 if (smp_num_siblings > NR_CPUS) {
359 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
360 smp_num_siblings);
361 smp_num_siblings = 1;
362 return;
363 }
364
365 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700366#ifdef CONFIG_X86_64
367 c->phys_proc_id = phys_pkg_id(index_msb);
368#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200369 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700370#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200371
372 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
373
374 index_msb = get_count_order(smp_num_siblings);
375
376 core_bits = get_count_order(c->x86_max_cores);
377
Yinghai Lu1cd78772008-09-04 20:09:08 -0700378#ifdef CONFIG_X86_64
379 c->cpu_core_id = phys_pkg_id(index_msb) &
380 ((1 << core_bits) - 1);
381#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200382 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
383 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700384#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200385 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200386
Yinghai Lu0a488a52008-09-04 21:09:47 +0200387out:
388 if ((c->x86_max_cores * smp_num_siblings) > 1) {
389 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
390 c->phys_proc_id);
391 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
392 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200393 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200394#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700395}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Yinghai Lu3da99c92008-09-04 21:09:44 +0200397static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
399 char *v = c->x86_vendor_id;
400 int i;
401 static int printed;
402
403 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200404 if (!cpu_devs[i])
405 break;
406
407 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
408 (cpu_devs[i]->c_ident[1] &&
409 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
410 this_cpu = cpu_devs[i];
411 c->x86_vendor = this_cpu->c_x86_vendor;
412 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 }
414 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (!printed) {
417 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200418 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 printk(KERN_ERR "CPU: Your system may be unstable.\n");
420 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 c->x86_vendor = X86_VENDOR_UNKNOWN;
423 this_cpu = &default_cpu;
424}
425
Yinghai Lu9d31d352008-09-04 21:09:44 +0200426void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100429 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
430 (unsigned int *)&c->x86_vendor_id[0],
431 (unsigned int *)&c->x86_vendor_id[8],
432 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200435 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (c->cpuid_level >= 0x00000001) {
437 u32 junk, tfms, cap0, misc;
438 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200439 c->x86 = (tfms >> 8) & 0xf;
440 c->x86_model = (tfms >> 4) & 0xf;
441 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100442 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100444 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200445 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100446 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100447 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200448 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200452
453static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100454{
455 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200456 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100457
Yinghai Lu3da99c92008-09-04 21:09:44 +0200458 /* Intel-defined flags: level 0x00000001 */
459 if (c->cpuid_level >= 0x00000001) {
460 u32 capability, excap;
461 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
462 c->x86_capability[0] = capability;
463 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100464 }
465
Yinghai Lu3da99c92008-09-04 21:09:44 +0200466 /* AMD-defined flags: level 0x80000001 */
467 xlvl = cpuid_eax(0x80000000);
468 c->extended_cpuid_level = xlvl;
469 if ((xlvl & 0xffff0000) == 0x80000000) {
470 if (xlvl >= 0x80000001) {
471 c->x86_capability[1] = cpuid_edx(0x80000001);
472 c->x86_capability[6] = cpuid_ecx(0x80000001);
473 }
474 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700475
476#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700477 if (c->extended_cpuid_level >= 0x80000008) {
478 u32 eax = cpuid_eax(0x80000008);
479
480 c->x86_virt_bits = (eax >> 8) & 0xff;
481 c->x86_phys_bits = eax & 0xff;
482 }
483#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700484
485 if (c->extended_cpuid_level >= 0x80000007)
486 c->x86_power = cpuid_edx(0x80000007);
487
Yinghai Lu093af8d2008-01-30 13:33:32 +0100488}
Yinghai Luaef93c82008-09-14 02:33:15 -0700489
490static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
491{
492#ifdef CONFIG_X86_32
493 int i;
494
495 /*
496 * First of all, decide if this is a 486 or higher
497 * It's a 486 if we can modify the AC flag
498 */
499 if (flag_is_changeable_p(X86_EFLAGS_AC))
500 c->x86 = 4;
501 else
502 c->x86 = 3;
503
504 for (i = 0; i < X86_VENDOR_NUM; i++)
505 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
506 c->x86_vendor_id[0] = 0;
507 cpu_devs[i]->c_identify(c);
508 if (c->x86_vendor_id[0]) {
509 get_cpu_vendor(c);
510 break;
511 }
512 }
513#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514}
515
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100516/*
517 * Do minimum CPU detection early.
518 * Fields really needed: vendor, cpuid_level, family, model, mask,
519 * cache alignment.
520 * The others are not touched to avoid unwanted side effects.
521 *
522 * WARNING: this function is only called on the BP. Don't add code here
523 * that is supposed to run on all CPUs.
524 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200525static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100526{
Yinghai Lu6627d242008-09-04 20:09:10 -0700527#ifdef CONFIG_X86_64
528 c->x86_clflush_size = 64;
529#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100530 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700531#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200532 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100533
Yinghai Lu3da99c92008-09-04 21:09:44 +0200534 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200535 c->extended_cpuid_level = 0;
536
Yinghai Luaef93c82008-09-14 02:33:15 -0700537 if (!have_cpuid_p())
538 identify_cpu_without_cpuid(c);
539
540 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100541 if (!have_cpuid_p())
542 return;
543
544 cpu_detect(c);
545
Yinghai Lu3da99c92008-09-04 21:09:44 +0200546 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100547
Yinghai Lu3da99c92008-09-04 21:09:44 +0200548 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200549
Yinghai Lu10a434f2008-09-04 21:09:45 +0200550 if (this_cpu->c_early_init)
551 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200552
553 validate_pat_support(c);
James Bottomleybfcb4c12008-10-30 16:13:37 -0500554
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100555#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500556 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100557#endif
Rusty Russelld7cd5612006-12-07 02:14:08 +0100558}
559
Yinghai Lu9d31d352008-09-04 21:09:44 +0200560void __init early_cpu_init(void)
561{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200562 struct cpu_dev **cdev;
563 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200564
Yinghai Lu10a434f2008-09-04 21:09:45 +0200565 printk("KERNEL supported cpus:\n");
566 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
567 struct cpu_dev *cpudev = *cdev;
568 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200569
Yinghai Lu10a434f2008-09-04 21:09:45 +0200570 if (count >= X86_VENDOR_NUM)
571 break;
572 cpu_devs[count] = cpudev;
573 count++;
574
575 for (j = 0; j < 2; j++) {
576 if (!cpudev->c_ident[j])
577 continue;
578 printk(" %s %s\n", cpudev->c_vendor,
579 cpudev->c_ident[j]);
580 }
581 }
582
Yinghai Lu9d31d352008-09-04 21:09:44 +0200583 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800584}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700586/*
587 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700588 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700589 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700590 * are not easy to detect. In the latter case it doesn't even *fail*
591 * reliably, so probing for it doesn't even work. Disable it completely
592 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700593 */
594static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
595{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700596 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100599static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200601 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Yinghai Luaef93c82008-09-14 02:33:15 -0700603 if (!have_cpuid_p())
604 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100605
Yinghai Luaef93c82008-09-14 02:33:15 -0700606 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200607 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700608 return;
609
Yinghai Lu3da99c92008-09-04 21:09:44 +0200610 cpu_detect(c);
611
612 get_cpu_vendor(c);
613
614 get_cpu_cap(c);
615
616 if (c->cpuid_level >= 0x00000001) {
617 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700618#ifdef CONFIG_X86_32
619# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200620 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700621# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200622 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700623# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800624#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
Yinghai Lub89d3b32008-09-04 20:09:12 -0700626#ifdef CONFIG_X86_HT
627 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200630
Yinghai Lu1b05d602008-09-06 01:52:27 -0700631 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200632
633 init_scattered_cpuid_features(c);
634 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637/*
638 * This does the hard work of actually picking apart the CPU stuff...
639 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700640static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
642 int i;
643
644 c->loops_per_jiffy = loops_per_jiffy;
645 c->x86_cache_size = -1;
646 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 c->x86_model = c->x86_mask = 0; /* So far unknown... */
648 c->x86_vendor_id[0] = '\0'; /* Unset */
649 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100650 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700651 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700652#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700653 c->x86_clflush_size = 64;
654#else
655 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100656 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700657#endif
658 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 memset(&c->x86_capability, 0, sizeof c->x86_capability);
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 generic_identify(c);
662
Andi Kleen38985342008-01-30 13:32:49 +0100663 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 this_cpu->c_identify(c);
665
Yinghai Lu102bbe32008-09-04 20:09:13 -0700666#ifdef CONFIG_X86_64
667 c->apicid = phys_pkg_id(0);
668#endif
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 /*
671 * Vendor-specific initialization. In this section we
672 * canonicalize the feature flags, meaning if there are
673 * features a certain CPU supports which CPUID doesn't
674 * tell us, CPUID claiming incorrect flags, or other bugs,
675 * we handle them here.
676 *
677 * At the end of this section, c->x86_capability better
678 * indicate the features this CPU genuinely supports!
679 */
680 if (this_cpu->c_init)
681 this_cpu->c_init(c);
682
683 /* Disable the PN if appropriate */
684 squash_the_stupid_serial_number(c);
685
686 /*
687 * The vendor-specific functions might have changed features. Now
688 * we do "generic changes."
689 */
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100692 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 char *p;
694 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100695 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 strcpy(c->x86_model_id, p);
697 else
698 /* Last resort... */
699 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800700 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
702
Yinghai Lu102bbe32008-09-04 20:09:13 -0700703#ifdef CONFIG_X86_64
704 detect_ht(c);
705#endif
706
Alok Kataria88b094f2008-10-27 10:41:46 -0700707 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 /*
709 * On SMP, boot_cpu_data holds the common feature set between
710 * all CPUs; so make sure that we indicate which features are
711 * common between the CPUs. The first time this routine gets
712 * executed, c == &boot_cpu_data.
713 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100714 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200716 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
718 }
719
Andi Kleen7d851c82008-01-30 13:33:20 +0100720 /* Clear all flags overriden by options */
721 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100722 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100723
Yinghai Lu102bbe32008-09-04 20:09:13 -0700724#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700727#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100728
729 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700730
731#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
732 numa_add_cpu(smp_processor_id());
733#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200734}
Shaohua Li31ab2692005-11-07 00:58:42 -0800735
Glauber Costae04d6452008-09-22 14:35:08 -0300736#ifdef CONFIG_X86_64
737static void vgetcpu_set_mode(void)
738{
739 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
740 vgetcpu_mode = VGETCPU_RDTSCP;
741 else
742 vgetcpu_mode = VGETCPU_LSL;
743}
744#endif
745
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200746void __init identify_boot_cpu(void)
747{
748 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700749#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200750 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700751 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300752#else
753 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700754#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200755}
Shaohua Li3b520b22005-07-07 17:56:38 -0700756
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200757void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
758{
759 BUG_ON(c == &boot_cpu_data);
760 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700761#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200762 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700763#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200764 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765}
766
Yinghai Lua0854a42008-09-04 21:09:46 +0200767struct msr_range {
768 unsigned min;
769 unsigned max;
770};
771
772static struct msr_range msr_range_array[] __cpuinitdata = {
773 { 0x00000000, 0x00000418},
774 { 0xc0000000, 0xc000040b},
775 { 0xc0010000, 0xc0010142},
776 { 0xc0011000, 0xc001103b},
777};
778
779static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
Yinghai Lua0854a42008-09-04 21:09:46 +0200781 unsigned index;
782 u64 val;
783 int i;
784 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Yinghai Lua0854a42008-09-04 21:09:46 +0200786 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
787 index_min = msr_range_array[i].min;
788 index_max = msr_range_array[i].max;
789 for (index = index_min; index < index_max; index++) {
790 if (rdmsrl_amd_safe(index, &val))
791 continue;
792 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 }
795}
Yinghai Lua0854a42008-09-04 21:09:46 +0200796
797static int show_msr __cpuinitdata;
798static __init int setup_show_msr(char *arg)
799{
800 int num;
801
802 get_option(&arg, &num);
803
804 if (num > 0)
805 show_msr = num;
806 return 1;
807}
808__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Andi Kleen191679f2008-01-30 13:33:21 +0100810static __init int setup_noclflush(char *arg)
811{
812 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
813 return 1;
814}
815__setup("noclflush", setup_noclflush);
816
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800817void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
819 char *vendor = NULL;
820
821 if (c->x86_vendor < X86_VENDOR_NUM)
822 vendor = this_cpu->c_vendor;
823 else if (c->cpuid_level >= 0)
824 vendor = c->x86_vendor_id;
825
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700826 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200827 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Yinghai Lu9d31d352008-09-04 21:09:44 +0200829 if (c->x86_model_id[0])
830 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200832 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100834 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200835 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200837 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200838
839#ifdef CONFIG_SMP
840 if (c->cpu_index < show_msr)
841 print_cpu_msr();
842#else
843 if (show_msr)
844 print_cpu_msr();
845#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846}
847
Andi Kleenac72e782008-01-30 13:33:21 +0100848static __init int setup_disablecpuid(char *arg)
849{
850 int bit;
851 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
852 setup_clear_cpu_cap(bit);
853 else
854 return 0;
855 return 1;
856}
857__setup("clearcpuid=", setup_disablecpuid);
858
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800859cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Yinghai Lud5494d42008-09-04 20:09:03 -0700861#ifdef CONFIG_X86_64
862struct x8664_pda **_cpu_pda __read_mostly;
863EXPORT_SYMBOL(_cpu_pda);
864
865struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
866
867char boot_cpu_stack[IRQSTACKSIZE] __page_aligned_bss;
868
Jan Beulich2d9cd6c2008-08-29 13:15:04 +0100869void __cpuinit pda_init(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
Yinghai Lud5494d42008-09-04 20:09:03 -0700871 struct x8664_pda *pda = cpu_pda(cpu);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100872
Yinghai Lud5494d42008-09-04 20:09:03 -0700873 /* Setup up data that may be needed in __get_free_pages early */
874 loadsegment(fs, 0);
875 loadsegment(gs, 0);
876 /* Memory clobbers used to order PDA accessed */
877 mb();
878 wrmsrl(MSR_GS_BASE, pda);
879 mb();
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100880
Yinghai Lud5494d42008-09-04 20:09:03 -0700881 pda->cpunumber = cpu;
882 pda->irqcount = -1;
883 pda->kernelstack = (unsigned long)stack_thread_info() -
884 PDA_STACKOFFSET + THREAD_SIZE;
885 pda->active_mm = &init_mm;
886 pda->mmu_state = 0;
887
888 if (cpu == 0) {
889 /* others are initialized in smpboot.c */
890 pda->pcurrent = &init_task;
891 pda->irqstackptr = boot_cpu_stack;
892 pda->irqstackptr += IRQSTACKSIZE - 64;
893 } else {
894 if (!pda->irqstackptr) {
895 pda->irqstackptr = (char *)
896 __get_free_pages(GFP_ATOMIC, IRQSTACK_ORDER);
897 if (!pda->irqstackptr)
898 panic("cannot allocate irqstack for cpu %d",
899 cpu);
900 pda->irqstackptr += IRQSTACKSIZE - 64;
901 }
902
903 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
904 pda->nodenumber = cpu_to_node(cpu);
905 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906}
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100907
Yinghai Lud5494d42008-09-04 20:09:03 -0700908char boot_exception_stacks[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ +
909 DEBUG_STKSZ] __page_aligned_bss;
910
911extern asmlinkage void ignore_sysret(void);
912
913/* May not be marked __init: used by software suspend */
914void syscall_init(void)
915{
916 /*
917 * LSTAR and STAR live in a bit strange symbiosis.
918 * They both write to the same internal register. STAR allows to
919 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
920 */
921 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
922 wrmsrl(MSR_LSTAR, system_call);
923 wrmsrl(MSR_CSTAR, ignore_sysret);
924
925#ifdef CONFIG_IA32_EMULATION
926 syscall32_cpu_init();
927#endif
928
929 /* Flags to clear on syscall */
930 wrmsrl(MSR_SYSCALL_MASK,
931 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
932}
933
Yinghai Lud5494d42008-09-04 20:09:03 -0700934unsigned long kernel_eflags;
935
936/*
937 * Copies of the original ist values from the tss are only accessed during
938 * debugging, no special alignment required.
939 */
940DEFINE_PER_CPU(struct orig_ist, orig_ist);
941
942#else
943
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200944/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800945struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100946{
947 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100948 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100949 return regs;
950}
Yinghai Lud5494d42008-09-04 20:09:03 -0700951#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200952
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200953/*
954 * cpu_init() initializes state that is per-CPU. Some data is already
955 * initialized (naturally) in the bootstrap process, such as the GDT
956 * and IDT. We reload them nevertheless, this function acts as a
957 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700958 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200959 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700960#ifdef CONFIG_X86_64
961void __cpuinit cpu_init(void)
962{
963 int cpu = stack_smp_processor_id();
964 struct tss_struct *t = &per_cpu(init_tss, cpu);
965 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
966 unsigned long v;
967 char *estacks = NULL;
968 struct task_struct *me;
969 int i;
970
971 /* CPU 0 is initialised in head64.c */
972 if (cpu != 0)
973 pda_init(cpu);
974 else
975 estacks = boot_exception_stacks;
976
977 me = current;
978
979 if (cpu_test_and_set(cpu, cpu_initialized))
980 panic("CPU#%d already initialized!\n", cpu);
981
982 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
983
984 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
985
986 /*
987 * Initialize the per-CPU GDT with the boot GDT,
988 * and set up the GDT descriptor:
989 */
990
991 switch_to_new_gdt();
992 load_idt((const struct desc_ptr *)&idt_descr);
993
994 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
995 syscall_init();
996
997 wrmsrl(MSR_FS_BASE, 0);
998 wrmsrl(MSR_KERNEL_GS_BASE, 0);
999 barrier();
1000
1001 check_efer();
1002 if (cpu != 0 && x2apic)
1003 enable_x2apic();
1004
1005 /*
1006 * set up and load the per-CPU TSS
1007 */
1008 if (!orig_ist->ist[0]) {
1009 static const unsigned int order[N_EXCEPTION_STACKS] = {
1010 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STACK_ORDER,
1011 [DEBUG_STACK - 1] = DEBUG_STACK_ORDER
1012 };
1013 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1014 if (cpu) {
1015 estacks = (char *)__get_free_pages(GFP_ATOMIC, order[v]);
1016 if (!estacks)
1017 panic("Cannot allocate exception "
1018 "stack %ld %d\n", v, cpu);
1019 }
1020 estacks += PAGE_SIZE << order[v];
1021 orig_ist->ist[v] = t->x86_tss.ist[v] =
1022 (unsigned long)estacks;
1023 }
1024 }
1025
1026 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1027 /*
1028 * <= is required because the CPU will access up to
1029 * 8 bits beyond the end of the IO permission bitmap.
1030 */
1031 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1032 t->io_bitmap[i] = ~0UL;
1033
1034 atomic_inc(&init_mm.mm_count);
1035 me->active_mm = &init_mm;
1036 if (me->mm)
1037 BUG();
1038 enter_lazy_tlb(&init_mm, me);
1039
1040 load_sp0(t, &current->thread);
1041 set_tss_desc(cpu, t);
1042 load_TR_desc();
1043 load_LDT(&init_mm.context);
1044
1045#ifdef CONFIG_KGDB
1046 /*
1047 * If the kgdb is connected no debug regs should be altered. This
1048 * is only applicable when KGDB and a KGDB I/O module are built
1049 * into the kernel and you are using early debugging with
1050 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1051 */
1052 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1053 arch_kgdb_ops.correct_hw_break();
1054 else {
1055#endif
1056 /*
1057 * Clear all 6 debug registers:
1058 */
1059
1060 set_debugreg(0UL, 0);
1061 set_debugreg(0UL, 1);
1062 set_debugreg(0UL, 2);
1063 set_debugreg(0UL, 3);
1064 set_debugreg(0UL, 6);
1065 set_debugreg(0UL, 7);
1066#ifdef CONFIG_KGDB
1067 /* If the kgdb is connected no debug regs should be altered. */
1068 }
1069#endif
1070
1071 fpu_init();
1072
1073 raw_local_save_flags(kernel_eflags);
1074
1075 if (is_uv_system())
1076 uv_cpu_init();
1077}
1078
1079#else
1080
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001081void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001082{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001083 int cpu = smp_processor_id();
1084 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001085 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001086 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 if (cpu_test_and_set(cpu, cpu_initialized)) {
1089 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1090 for (;;) local_irq_enable();
1091 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001092
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1094
1095 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1096 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001098 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001099 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 * Set up and load the per-CPU TSS and LDT
1103 */
1104 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001105 curr->active_mm = &init_mm;
1106 if (curr->mm)
1107 BUG();
1108 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001110 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001111 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 load_TR_desc();
1113 load_LDT(&init_mm.context);
1114
Matt Mackall22c4e302006-01-08 01:05:24 -08001115#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 /* Set up doublefault TSS pointer in the GDT */
1117 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001118#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001120 /* Clear %gs. */
1121 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001124 set_debugreg(0, 0);
1125 set_debugreg(0, 1);
1126 set_debugreg(0, 2);
1127 set_debugreg(0, 3);
1128 set_debugreg(0, 6);
1129 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 /*
1132 * Force FPU initialization:
1133 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001134 if (cpu_has_xsave)
1135 current_thread_info()->status = TS_XSAVE;
1136 else
1137 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 clear_used_math();
1139 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001140
1141 /*
1142 * Boot processor to setup the FP and extended state context info.
1143 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001144 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001145 init_thread_xstate();
1146
1147 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148}
Li Shaohuae1367da2005-06-25 14:54:56 -07001149
Yinghai Lu1ba76582008-09-04 20:09:04 -07001150
1151#endif