blob: 63f2c8aa119da745a107421f14091988bdd63af9 [file] [log] [blame]
Ben Dooks4b31d8b2008-10-21 14:07:00 +01001/* linux/arch/arm/plat-s3c64xx/clock.c
2 *
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * S3C64XX Base clock support
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13*/
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/interrupt.h>
18#include <linux/ioport.h>
Ben Dooks62acb2f2010-01-26 14:53:19 +090019#include <linux/clk.h>
20#include <linux/err.h>
Ben Dooks4b31d8b2008-10-21 14:07:00 +010021#include <linux/io.h>
22
23#include <mach/hardware.h>
24#include <mach/map.h>
25
Ben Dooks3501c9a2010-01-26 10:45:40 +090026#include <mach/regs-sys.h>
27#include <mach/regs-clock.h>
Ben Dooksf7be9ab2010-01-26 13:41:30 +090028
Ben Dooks4b31d8b2008-10-21 14:07:00 +010029#include <plat/cpu.h>
30#include <plat/devs.h>
Ben Dooks62acb2f2010-01-26 14:53:19 +090031#include <plat/cpu-freq.h>
Ben Dooks4b31d8b2008-10-21 14:07:00 +010032#include <plat/clock.h>
Ben Dooks62acb2f2010-01-26 14:53:19 +090033#include <plat/clock-clksrc.h>
Kukjin Kim52e329e2011-10-04 19:41:43 +090034#include <plat/pll.h>
Ben Dooks62acb2f2010-01-26 14:53:19 +090035
36/* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
37 * ext_xtal_mux for want of an actual name from the manual.
38*/
39
40static struct clk clk_ext_xtal_mux = {
41 .name = "ext_xtal",
Ben Dooks62acb2f2010-01-26 14:53:19 +090042};
43
44#define clk_fin_apll clk_ext_xtal_mux
45#define clk_fin_mpll clk_ext_xtal_mux
46#define clk_fin_epll clk_ext_xtal_mux
47
48#define clk_fout_mpll clk_mpll
49#define clk_fout_epll clk_epll
Ben Dooks4b31d8b2008-10-21 14:07:00 +010050
Werner Almesbergera03f7da2009-03-05 11:43:13 +080051struct clk clk_h2 = {
52 .name = "hclk2",
Werner Almesbergera03f7da2009-03-05 11:43:13 +080053 .rate = 0,
54};
55
Ben Dooks4b31d8b2008-10-21 14:07:00 +010056struct clk clk_27m = {
57 .name = "clk_27m",
Ben Dooks4b31d8b2008-10-21 14:07:00 +010058 .rate = 27000000,
59};
60
Ben Dooks3627379f2008-10-31 16:14:36 +000061static int clk_48m_ctrl(struct clk *clk, int enable)
62{
63 unsigned long flags;
64 u32 val;
65
66 /* can't rely on clock lock, this register has other usages */
67 local_irq_save(flags);
68
69 val = __raw_readl(S3C64XX_OTHERS);
70 if (enable)
71 val |= S3C64XX_OTHERS_USBMASK;
72 else
73 val &= ~S3C64XX_OTHERS_USBMASK;
74
75 __raw_writel(val, S3C64XX_OTHERS);
76 local_irq_restore(flags);
77
78 return 0;
79}
80
Ben Dooks4b31d8b2008-10-21 14:07:00 +010081struct clk clk_48m = {
82 .name = "clk_48m",
Ben Dooks4b31d8b2008-10-21 14:07:00 +010083 .rate = 48000000,
Ben Dooks3627379f2008-10-31 16:14:36 +000084 .enable = clk_48m_ctrl,
Ben Dooks4b31d8b2008-10-21 14:07:00 +010085};
86
Maurus Cuelenaere05e021f2010-05-17 20:17:42 +020087struct clk clk_xusbxti = {
88 .name = "xusbxti",
Maurus Cuelenaere05e021f2010-05-17 20:17:42 +020089 .rate = 48000000,
90};
91
Ben Dooks4b31d8b2008-10-21 14:07:00 +010092static int inline s3c64xx_gate(void __iomem *reg,
93 struct clk *clk,
94 int enable)
95{
96 unsigned int ctrlbit = clk->ctrlbit;
97 u32 con;
98
99 con = __raw_readl(reg);
100
101 if (enable)
102 con |= ctrlbit;
103 else
104 con &= ~ctrlbit;
105
106 __raw_writel(con, reg);
107 return 0;
108}
109
110static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
111{
112 return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
113}
114
115static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
116{
117 return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
118}
119
Ben Dookscf18acf2008-10-21 14:07:02 +0100120int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100121{
122 return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
123}
124
Kukjin Kimcdb216d2011-01-04 18:27:18 +0900125static struct clk init_clocks_off[] = {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100126 {
127 .name = "nand",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100128 .parent = &clk_h,
129 }, {
Atul Dahiya32fc7fb2010-07-15 11:56:15 +0530130 .name = "rtc",
Atul Dahiya32fc7fb2010-07-15 11:56:15 +0530131 .parent = &clk_p,
132 .enable = s3c64xx_pclk_ctrl,
133 .ctrlbit = S3C_CLKCON_PCLK_RTC,
134 }, {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100135 .name = "adc",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100136 .parent = &clk_p,
137 .enable = s3c64xx_pclk_ctrl,
138 .ctrlbit = S3C_CLKCON_PCLK_TSADC,
139 }, {
140 .name = "i2c",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100141 .parent = &clk_p,
142 .enable = s3c64xx_pclk_ctrl,
143 .ctrlbit = S3C_CLKCON_PCLK_IIC,
144 }, {
Ben Dooks400b11a2011-03-04 07:55:44 +0900145 .name = "i2c",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900146 .devname = "s3c2440-i2c.1",
Ben Dooks400b11a2011-03-04 07:55:44 +0900147 .parent = &clk_p,
148 .enable = s3c64xx_pclk_ctrl,
149 .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
150 }, {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100151 .name = "iis",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900152 .devname = "samsung-i2s.0",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100153 .parent = &clk_p,
154 .enable = s3c64xx_pclk_ctrl,
155 .ctrlbit = S3C_CLKCON_PCLK_IIS0,
156 }, {
157 .name = "iis",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900158 .devname = "samsung-i2s.1",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100159 .parent = &clk_p,
160 .enable = s3c64xx_pclk_ctrl,
161 .ctrlbit = S3C_CLKCON_PCLK_IIS1,
162 }, {
Jassi Brar2e5070b2010-02-17 19:03:19 +0000163#ifdef CONFIG_CPU_S3C6410
164 .name = "iis",
Jassi Brar2e5070b2010-02-17 19:03:19 +0000165 .parent = &clk_p,
166 .enable = s3c64xx_pclk_ctrl,
167 .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
168 }, {
169#endif
Naveen Krishna Ch290d0982010-06-22 07:39:18 +0900170 .name = "keypad",
Naveen Krishna Ch290d0982010-06-22 07:39:18 +0900171 .parent = &clk_p,
172 .enable = s3c64xx_pclk_ctrl,
173 .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
174 }, {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100175 .name = "spi",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900176 .devname = "s3c64xx-spi.0",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100177 .parent = &clk_p,
178 .enable = s3c64xx_pclk_ctrl,
179 .ctrlbit = S3C_CLKCON_PCLK_SPI0,
180 }, {
181 .name = "spi",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900182 .devname = "s3c64xx-spi.1",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100183 .parent = &clk_p,
184 .enable = s3c64xx_pclk_ctrl,
185 .ctrlbit = S3C_CLKCON_PCLK_SPI1,
186 }, {
187 .name = "48m",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900188 .devname = "s3c-sdhci.0",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100189 .parent = &clk_48m,
190 .enable = s3c64xx_sclk_ctrl,
191 .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
192 }, {
193 .name = "48m",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900194 .devname = "s3c-sdhci.1",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100195 .parent = &clk_48m,
196 .enable = s3c64xx_sclk_ctrl,
197 .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
198 }, {
199 .name = "48m",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900200 .devname = "s3c-sdhci.2",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100201 .parent = &clk_48m,
202 .enable = s3c64xx_sclk_ctrl,
203 .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
Mark Brown8f1ecf12009-04-28 16:06:24 +0100204 }, {
Mark Browned8d8aa2012-01-12 10:41:35 +0900205 .name = "ac97",
206 .parent = &clk_p,
207 .ctrlbit = S3C_CLKCON_PCLK_AC97,
208 }, {
209 .name = "cfcon",
210 .parent = &clk_h,
211 .enable = s3c64xx_hclk_ctrl,
212 .ctrlbit = S3C_CLKCON_HCLK_IHOST,
213 }, {
Mark Brown8f1ecf12009-04-28 16:06:24 +0100214 .name = "dma0",
Mark Brown8f1ecf12009-04-28 16:06:24 +0100215 .parent = &clk_h,
216 .enable = s3c64xx_hclk_ctrl,
217 .ctrlbit = S3C_CLKCON_HCLK_DMA0,
218 }, {
219 .name = "dma1",
Mark Brown8f1ecf12009-04-28 16:06:24 +0100220 .parent = &clk_h,
221 .enable = s3c64xx_hclk_ctrl,
222 .ctrlbit = S3C_CLKCON_HCLK_DMA1,
Mark Brown8942ad82012-01-27 14:42:19 +0900223 }, {
224 .name = "3dse",
225 .parent = &clk_h,
226 .enable = s3c64xx_hclk_ctrl,
227 .ctrlbit = S3C_CLKCON_HCLK_3DSE,
228 }, {
229 .name = "hclk_secur",
230 .parent = &clk_h,
231 .enable = s3c64xx_hclk_ctrl,
232 .ctrlbit = S3C_CLKCON_HCLK_SECUR,
233 }, {
234 .name = "sdma1",
235 .parent = &clk_h,
236 .enable = s3c64xx_hclk_ctrl,
237 .ctrlbit = S3C_CLKCON_HCLK_SDMA1,
238 }, {
239 .name = "sdma0",
240 .parent = &clk_h,
241 .enable = s3c64xx_hclk_ctrl,
242 .ctrlbit = S3C_CLKCON_HCLK_SDMA0,
243 }, {
244 .name = "hclk_jpeg",
245 .parent = &clk_h,
246 .enable = s3c64xx_hclk_ctrl,
247 .ctrlbit = S3C_CLKCON_HCLK_JPEG,
248 }, {
249 .name = "camif",
250 .parent = &clk_h,
251 .enable = s3c64xx_hclk_ctrl,
252 .ctrlbit = S3C_CLKCON_HCLK_CAMIF,
253 }, {
254 .name = "hclk_scaler",
255 .parent = &clk_h,
256 .enable = s3c64xx_hclk_ctrl,
257 .ctrlbit = S3C_CLKCON_HCLK_SCALER,
258 }, {
259 .name = "2d",
260 .parent = &clk_h,
261 .enable = s3c64xx_hclk_ctrl,
262 .ctrlbit = S3C_CLKCON_HCLK_2D,
263 }, {
264 .name = "tv",
265 .parent = &clk_h,
266 .enable = s3c64xx_hclk_ctrl,
267 .ctrlbit = S3C_CLKCON_HCLK_TV,
268 }, {
269 .name = "post0",
270 .parent = &clk_h,
271 .enable = s3c64xx_hclk_ctrl,
272 .ctrlbit = S3C_CLKCON_HCLK_POST0,
273 }, {
274 .name = "rot",
275 .parent = &clk_h,
276 .enable = s3c64xx_hclk_ctrl,
277 .ctrlbit = S3C_CLKCON_HCLK_ROT,
278 }, {
279 .name = "hclk_mfc",
280 .parent = &clk_h,
281 .enable = s3c64xx_hclk_ctrl,
282 .ctrlbit = S3C_CLKCON_HCLK_MFC,
283 }, {
284 .name = "pclk_mfc",
285 .parent = &clk_p,
286 .enable = s3c64xx_pclk_ctrl,
287 .ctrlbit = S3C_CLKCON_PCLK_MFC,
288 }, {
289 .name = "dac27",
290 .enable = s3c64xx_sclk_ctrl,
291 .ctrlbit = S3C_CLKCON_SCLK_DAC27,
292 }, {
293 .name = "tv27",
294 .enable = s3c64xx_sclk_ctrl,
295 .ctrlbit = S3C_CLKCON_SCLK_TV27,
296 }, {
297 .name = "scaler27",
298 .enable = s3c64xx_sclk_ctrl,
299 .ctrlbit = S3C_CLKCON_SCLK_SCALER27,
300 }, {
301 .name = "sclk_scaler",
302 .enable = s3c64xx_sclk_ctrl,
303 .ctrlbit = S3C_CLKCON_SCLK_SCALER,
304 }, {
305 .name = "post0_27",
306 .enable = s3c64xx_sclk_ctrl,
307 .ctrlbit = S3C_CLKCON_SCLK_POST0_27,
308 }, {
309 .name = "secur",
310 .enable = s3c64xx_sclk_ctrl,
311 .ctrlbit = S3C_CLKCON_SCLK_SECUR,
312 }, {
313 .name = "sclk_mfc",
314 .enable = s3c64xx_sclk_ctrl,
315 .ctrlbit = S3C_CLKCON_SCLK_MFC,
316 }, {
317 .name = "cam",
318 .enable = s3c64xx_sclk_ctrl,
319 .ctrlbit = S3C_CLKCON_SCLK_CAM,
320 }, {
321 .name = "sclk_jpeg",
322 .enable = s3c64xx_sclk_ctrl,
323 .ctrlbit = S3C_CLKCON_SCLK_JPEG,
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100324 },
325};
326
Padmavathi Vennaba479172011-11-02 20:04:08 +0900327static struct clk clk_48m_spi0 = {
328 .name = "spi_48m",
329 .devname = "s3c64xx-spi.0",
330 .parent = &clk_48m,
331 .enable = s3c64xx_sclk_ctrl,
332 .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
333};
334
335static struct clk clk_48m_spi1 = {
336 .name = "spi_48m",
337 .devname = "s3c64xx-spi.1",
338 .parent = &clk_48m,
339 .enable = s3c64xx_sclk_ctrl,
340 .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
341};
342
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100343static struct clk init_clocks[] = {
344 {
345 .name = "lcd",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100346 .parent = &clk_h,
347 .enable = s3c64xx_hclk_ctrl,
348 .ctrlbit = S3C_CLKCON_HCLK_LCD,
349 }, {
350 .name = "gpio",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100351 .parent = &clk_p,
352 .enable = s3c64xx_pclk_ctrl,
353 .ctrlbit = S3C_CLKCON_PCLK_GPIO,
354 }, {
355 .name = "usb-host",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100356 .parent = &clk_h,
357 .enable = s3c64xx_hclk_ctrl,
Peter Korsgaard386f4352009-06-18 23:54:44 +0200358 .ctrlbit = S3C_CLKCON_HCLK_UHOST,
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100359 }, {
Thomas Abraham5f4c5b22010-05-28 11:41:14 +0900360 .name = "otg",
Thomas Abraham5f4c5b22010-05-28 11:41:14 +0900361 .parent = &clk_h,
362 .enable = s3c64xx_hclk_ctrl,
363 .ctrlbit = S3C_CLKCON_HCLK_USB,
364 }, {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100365 .name = "timers",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100366 .parent = &clk_p,
367 .enable = s3c64xx_pclk_ctrl,
368 .ctrlbit = S3C_CLKCON_PCLK_PWM,
369 }, {
370 .name = "uart",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900371 .devname = "s3c6400-uart.0",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100372 .parent = &clk_p,
373 .enable = s3c64xx_pclk_ctrl,
374 .ctrlbit = S3C_CLKCON_PCLK_UART0,
375 }, {
376 .name = "uart",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900377 .devname = "s3c6400-uart.1",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100378 .parent = &clk_p,
379 .enable = s3c64xx_pclk_ctrl,
380 .ctrlbit = S3C_CLKCON_PCLK_UART1,
381 }, {
382 .name = "uart",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900383 .devname = "s3c6400-uart.2",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100384 .parent = &clk_p,
385 .enable = s3c64xx_pclk_ctrl,
386 .ctrlbit = S3C_CLKCON_PCLK_UART2,
387 }, {
388 .name = "uart",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900389 .devname = "s3c6400-uart.3",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100390 .parent = &clk_p,
391 .enable = s3c64xx_pclk_ctrl,
392 .ctrlbit = S3C_CLKCON_PCLK_UART3,
393 }, {
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100394 .name = "watchdog",
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100395 .parent = &clk_p,
396 .ctrlbit = S3C_CLKCON_PCLK_WDT,
Mark Browned8d8aa2012-01-12 10:41:35 +0900397 },
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100398};
399
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200400static struct clk clk_hsmmc0 = {
401 .name = "hsmmc",
402 .devname = "s3c-sdhci.0",
403 .parent = &clk_h,
404 .enable = s3c64xx_hclk_ctrl,
405 .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
406};
407
408static struct clk clk_hsmmc1 = {
409 .name = "hsmmc",
410 .devname = "s3c-sdhci.1",
411 .parent = &clk_h,
412 .enable = s3c64xx_hclk_ctrl,
413 .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
414};
415
416static struct clk clk_hsmmc2 = {
417 .name = "hsmmc",
418 .devname = "s3c-sdhci.2",
419 .parent = &clk_h,
420 .enable = s3c64xx_hclk_ctrl,
421 .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
422};
Ben Dooks62acb2f2010-01-26 14:53:19 +0900423
424static struct clk clk_fout_apll = {
425 .name = "fout_apll",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900426};
427
428static struct clk *clk_src_apll_list[] = {
429 [0] = &clk_fin_apll,
430 [1] = &clk_fout_apll,
431};
432
433static struct clksrc_sources clk_src_apll = {
434 .sources = clk_src_apll_list,
435 .nr_sources = ARRAY_SIZE(clk_src_apll_list),
436};
437
438static struct clksrc_clk clk_mout_apll = {
439 .clk = {
440 .name = "mout_apll",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900441 },
442 .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
443 .sources = &clk_src_apll,
444};
445
446static struct clk *clk_src_epll_list[] = {
447 [0] = &clk_fin_epll,
448 [1] = &clk_fout_epll,
449};
450
451static struct clksrc_sources clk_src_epll = {
452 .sources = clk_src_epll_list,
453 .nr_sources = ARRAY_SIZE(clk_src_epll_list),
454};
455
456static struct clksrc_clk clk_mout_epll = {
457 .clk = {
458 .name = "mout_epll",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900459 },
460 .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
461 .sources = &clk_src_epll,
462};
463
464static struct clk *clk_src_mpll_list[] = {
465 [0] = &clk_fin_mpll,
466 [1] = &clk_fout_mpll,
467};
468
469static struct clksrc_sources clk_src_mpll = {
470 .sources = clk_src_mpll_list,
471 .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
472};
473
474static struct clksrc_clk clk_mout_mpll = {
475 .clk = {
476 .name = "mout_mpll",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900477 },
478 .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
479 .sources = &clk_src_mpll,
480};
481
482static unsigned int armclk_mask;
483
484static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
485{
486 unsigned long rate = clk_get_rate(clk->parent);
487 u32 clkdiv;
488
489 /* divisor mask starts at bit0, so no need to shift */
490 clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
491
492 return rate / (clkdiv + 1);
493}
494
495static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
496 unsigned long rate)
497{
498 unsigned long parent = clk_get_rate(clk->parent);
499 u32 div;
500
501 if (parent < rate)
502 return parent;
503
504 div = (parent / rate) - 1;
505 if (div > armclk_mask)
506 div = armclk_mask;
507
508 return parent / (div + 1);
509}
510
511static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
512{
513 unsigned long parent = clk_get_rate(clk->parent);
514 u32 div;
515 u32 val;
516
517 if (rate < parent / (armclk_mask + 1))
518 return -EINVAL;
519
520 rate = clk_round_rate(clk, rate);
521 div = clk_get_rate(clk->parent) / rate;
522
523 val = __raw_readl(S3C_CLK_DIV0);
524 val &= ~armclk_mask;
525 val |= (div - 1);
526 __raw_writel(val, S3C_CLK_DIV0);
527
528 return 0;
529
530}
531
532static struct clk clk_arm = {
533 .name = "armclk",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900534 .parent = &clk_mout_apll.clk,
535 .ops = &(struct clk_ops) {
536 .get_rate = s3c64xx_clk_arm_get_rate,
537 .set_rate = s3c64xx_clk_arm_set_rate,
538 .round_rate = s3c64xx_clk_arm_round_rate,
539 },
540};
541
542static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
543{
544 unsigned long rate = clk_get_rate(clk->parent);
545
546 printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
547
548 if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
549 rate /= 2;
550
551 return rate;
552}
553
554static struct clk_ops clk_dout_ops = {
555 .get_rate = s3c64xx_clk_doutmpll_get_rate,
556};
557
558static struct clk clk_dout_mpll = {
559 .name = "dout_mpll",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900560 .parent = &clk_mout_mpll.clk,
561 .ops = &clk_dout_ops,
562};
563
564static struct clk *clkset_spi_mmc_list[] = {
565 &clk_mout_epll.clk,
566 &clk_dout_mpll,
567 &clk_fin_epll,
568 &clk_27m,
569};
570
571static struct clksrc_sources clkset_spi_mmc = {
572 .sources = clkset_spi_mmc_list,
573 .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
574};
575
576static struct clk *clkset_irda_list[] = {
577 &clk_mout_epll.clk,
578 &clk_dout_mpll,
579 NULL,
580 &clk_27m,
581};
582
583static struct clksrc_sources clkset_irda = {
584 .sources = clkset_irda_list,
585 .nr_sources = ARRAY_SIZE(clkset_irda_list),
586};
587
588static struct clk *clkset_uart_list[] = {
589 &clk_mout_epll.clk,
590 &clk_dout_mpll,
591 NULL,
592 NULL
593};
594
595static struct clksrc_sources clkset_uart = {
596 .sources = clkset_uart_list,
597 .nr_sources = ARRAY_SIZE(clkset_uart_list),
598};
599
600static struct clk *clkset_uhost_list[] = {
601 &clk_48m,
602 &clk_mout_epll.clk,
603 &clk_dout_mpll,
604 &clk_fin_epll,
605};
606
607static struct clksrc_sources clkset_uhost = {
608 .sources = clkset_uhost_list,
609 .nr_sources = ARRAY_SIZE(clkset_uhost_list),
610};
611
612/* The peripheral clocks are all controlled via clocksource followed
613 * by an optional divider and gate stage. We currently roll this into
614 * one clock which hides the intermediate clock from the mux.
615 *
616 * Note, the JPEG clock can only be an even divider...
617 *
618 * The scaler and LCD clocks depend on the S3C64XX version, and also
619 * have a common parent divisor so are not included here.
620 */
621
622/* clocks that feed other parts of the clock source tree */
623
624static struct clk clk_iis_cd0 = {
625 .name = "iis_cdclk0",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900626};
627
628static struct clk clk_iis_cd1 = {
629 .name = "iis_cdclk1",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900630};
631
Jassi Brarbc8eb1e2010-03-09 15:10:32 +0900632static struct clk clk_iisv4_cd = {
633 .name = "iis_cdclk_v4",
Jassi Brarbc8eb1e2010-03-09 15:10:32 +0900634};
635
Ben Dooks62acb2f2010-01-26 14:53:19 +0900636static struct clk clk_pcm_cd = {
637 .name = "pcm_cdclk",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900638};
639
640static struct clk *clkset_audio0_list[] = {
641 [0] = &clk_mout_epll.clk,
642 [1] = &clk_dout_mpll,
643 [2] = &clk_fin_epll,
644 [3] = &clk_iis_cd0,
645 [4] = &clk_pcm_cd,
646};
647
648static struct clksrc_sources clkset_audio0 = {
649 .sources = clkset_audio0_list,
650 .nr_sources = ARRAY_SIZE(clkset_audio0_list),
651};
652
653static struct clk *clkset_audio1_list[] = {
654 [0] = &clk_mout_epll.clk,
655 [1] = &clk_dout_mpll,
656 [2] = &clk_fin_epll,
657 [3] = &clk_iis_cd1,
658 [4] = &clk_pcm_cd,
659};
660
661static struct clksrc_sources clkset_audio1 = {
662 .sources = clkset_audio1_list,
663 .nr_sources = ARRAY_SIZE(clkset_audio1_list),
664};
665
Jassi Brar1aede2e2010-03-09 15:10:33 +0900666static struct clk *clkset_audio2_list[] = {
667 [0] = &clk_mout_epll.clk,
668 [1] = &clk_dout_mpll,
669 [2] = &clk_fin_epll,
670 [3] = &clk_iisv4_cd,
671 [4] = &clk_pcm_cd,
672};
673
674static struct clksrc_sources clkset_audio2 = {
675 .sources = clkset_audio2_list,
676 .nr_sources = ARRAY_SIZE(clkset_audio2_list),
677};
678
Ben Dooks62acb2f2010-01-26 14:53:19 +0900679static struct clk *clkset_camif_list[] = {
680 &clk_h2,
681};
682
683static struct clksrc_sources clkset_camif = {
684 .sources = clkset_camif_list,
685 .nr_sources = ARRAY_SIZE(clkset_camif_list),
686};
687
688static struct clksrc_clk clksrcs[] = {
689 {
690 .clk = {
Ben Dooks62acb2f2010-01-26 14:53:19 +0900691 .name = "usb-bus-host",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900692 .ctrlbit = S3C_CLKCON_SCLK_UHOST,
693 .enable = s3c64xx_sclk_ctrl,
694 },
695 .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
696 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
697 .sources = &clkset_uhost,
698 }, {
699 .clk = {
Ben Dooks62acb2f2010-01-26 14:53:19 +0900700 .name = "audio-bus",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900701 .devname = "samsung-i2s.0",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900702 .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
703 .enable = s3c64xx_sclk_ctrl,
704 },
705 .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
706 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
707 .sources = &clkset_audio0,
708 }, {
709 .clk = {
710 .name = "audio-bus",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900711 .devname = "samsung-i2s.1",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900712 .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
713 .enable = s3c64xx_sclk_ctrl,
714 },
715 .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
716 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
717 .sources = &clkset_audio1,
718 }, {
719 .clk = {
Jassi Brar835879a2010-03-09 15:10:34 +0900720 .name = "audio-bus",
Thomas Abraham226e85f2011-06-14 19:12:26 +0900721 .devname = "samsung-i2s.2",
Jassi Brar835879a2010-03-09 15:10:34 +0900722 .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
723 .enable = s3c64xx_sclk_ctrl,
724 },
725 .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
726 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
727 .sources = &clkset_audio2,
728 }, {
729 .clk = {
Ben Dooks62acb2f2010-01-26 14:53:19 +0900730 .name = "irda-bus",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900731 .ctrlbit = S3C_CLKCON_SCLK_IRDA,
732 .enable = s3c64xx_sclk_ctrl,
733 },
734 .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
735 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
736 .sources = &clkset_irda,
737 }, {
738 .clk = {
739 .name = "camera",
Ben Dooks62acb2f2010-01-26 14:53:19 +0900740 .ctrlbit = S3C_CLKCON_SCLK_CAM,
741 .enable = s3c64xx_sclk_ctrl,
742 },
743 .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
744 .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
745 .sources = &clkset_camif,
746 },
747};
748
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200749/* Where does UCLK0 come from? */
750static struct clksrc_clk clk_sclk_uclk = {
751 .clk = {
752 .name = "uclk1",
753 .ctrlbit = S3C_CLKCON_SCLK_UART,
754 .enable = s3c64xx_sclk_ctrl,
755 },
756 .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
757 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
758 .sources = &clkset_uart,
759};
760
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200761static struct clksrc_clk clk_sclk_mmc0 = {
762 .clk = {
763 .name = "mmc_bus",
764 .devname = "s3c-sdhci.0",
765 .ctrlbit = S3C_CLKCON_SCLK_MMC0,
766 .enable = s3c64xx_sclk_ctrl,
767 },
768 .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
769 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
770 .sources = &clkset_spi_mmc,
771};
772
773static struct clksrc_clk clk_sclk_mmc1 = {
774 .clk = {
775 .name = "mmc_bus",
776 .devname = "s3c-sdhci.1",
777 .ctrlbit = S3C_CLKCON_SCLK_MMC1,
778 .enable = s3c64xx_sclk_ctrl,
779 },
780 .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
781 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
782 .sources = &clkset_spi_mmc,
783};
784
785static struct clksrc_clk clk_sclk_mmc2 = {
786 .clk = {
787 .name = "mmc_bus",
788 .devname = "s3c-sdhci.2",
789 .ctrlbit = S3C_CLKCON_SCLK_MMC2,
790 .enable = s3c64xx_sclk_ctrl,
791 },
792 .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
793 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
794 .sources = &clkset_spi_mmc,
795};
796
Padmavathi Vennaba479172011-11-02 20:04:08 +0900797static struct clksrc_clk clk_sclk_spi0 = {
798 .clk = {
799 .name = "spi-bus",
800 .devname = "s3c64xx-spi.0",
801 .ctrlbit = S3C_CLKCON_SCLK_SPI0,
802 .enable = s3c64xx_sclk_ctrl,
803 },
804 .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
805 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
806 .sources = &clkset_spi_mmc,
807};
808
809static struct clksrc_clk clk_sclk_spi1 = {
810 .clk = {
811 .name = "spi-bus",
812 .devname = "s3c64xx-spi.1",
813 .ctrlbit = S3C_CLKCON_SCLK_SPI1,
814 .enable = s3c64xx_sclk_ctrl,
815 },
816 .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
817 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
818 .sources = &clkset_spi_mmc,
819};
820
Ben Dooks62acb2f2010-01-26 14:53:19 +0900821/* Clock initialisation code */
822
823static struct clksrc_clk *init_parents[] = {
824 &clk_mout_apll,
825 &clk_mout_epll,
826 &clk_mout_mpll,
827};
828
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200829static struct clksrc_clk *clksrc_cdev[] = {
830 &clk_sclk_uclk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200831 &clk_sclk_mmc0,
832 &clk_sclk_mmc1,
833 &clk_sclk_mmc2,
Padmavathi Vennaba479172011-11-02 20:04:08 +0900834 &clk_sclk_spi0,
835 &clk_sclk_spi1,
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200836};
837
838static struct clk *clk_cdev[] = {
839 &clk_hsmmc0,
840 &clk_hsmmc1,
841 &clk_hsmmc2,
Padmavathi Vennaba479172011-11-02 20:04:08 +0900842 &clk_48m_spi0,
843 &clk_48m_spi1,
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200844};
845
846static struct clk_lookup s3c64xx_clk_lookup[] = {
847 CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
848 CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200849 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
850 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
851 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
852 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
853 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
854 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
Padmavathi Vennaba479172011-11-02 20:04:08 +0900855 CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
856 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
857 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk2", &clk_48m_spi0),
858 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
859 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk2", &clk_48m_spi1),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200860};
861
Ben Dooks62acb2f2010-01-26 14:53:19 +0900862#define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
863
Kukjin Kimb024043b2011-12-22 23:27:42 +0100864void __init_or_cpufreq s3c64xx_setup_clocks(void)
Ben Dooks62acb2f2010-01-26 14:53:19 +0900865{
866 struct clk *xtal_clk;
867 unsigned long xtal;
868 unsigned long fclk;
869 unsigned long hclk;
870 unsigned long hclk2;
871 unsigned long pclk;
872 unsigned long epll;
873 unsigned long apll;
874 unsigned long mpll;
875 unsigned int ptr;
876 u32 clkdiv0;
877
878 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
879
880 clkdiv0 = __raw_readl(S3C_CLK_DIV0);
881 printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
882
883 xtal_clk = clk_get(NULL, "xtal");
884 BUG_ON(IS_ERR(xtal_clk));
885
886 xtal = clk_get_rate(xtal_clk);
887 clk_put(xtal_clk);
888
889 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
890
891 /* For now assume the mux always selects the crystal */
892 clk_ext_xtal_mux.parent = xtal_clk;
893
Kukjin Kim52e329e2011-10-04 19:41:43 +0900894 epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
895 __raw_readl(S3C_EPLL_CON1));
Ben Dooks62acb2f2010-01-26 14:53:19 +0900896 mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
897 apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
898
899 fclk = mpll;
900
901 printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
902 apll, mpll, epll);
903
Tomasz Figafb5d3752011-08-19 11:54:31 +0200904 if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
905 /* Synchronous mode */
906 hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
907 else
908 /* Asynchronous mode */
909 hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
910
Ben Dooks62acb2f2010-01-26 14:53:19 +0900911 hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
912 pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
913
914 printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
915 hclk2, hclk, pclk);
916
917 clk_fout_mpll.rate = mpll;
918 clk_fout_epll.rate = epll;
919 clk_fout_apll.rate = apll;
920
921 clk_h2.rate = hclk2;
922 clk_h.rate = hclk;
923 clk_p.rate = pclk;
924 clk_f.rate = fclk;
925
926 for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
927 s3c_set_clksrc(init_parents[ptr], true);
928
929 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
930 s3c_set_clksrc(&clksrcs[ptr], true);
931}
932
933static struct clk *clks1[] __initdata = {
934 &clk_ext_xtal_mux,
935 &clk_iis_cd0,
936 &clk_iis_cd1,
Jassi Brarbc8eb1e2010-03-09 15:10:32 +0900937 &clk_iisv4_cd,
Ben Dooks62acb2f2010-01-26 14:53:19 +0900938 &clk_pcm_cd,
939 &clk_mout_epll.clk,
940 &clk_mout_mpll.clk,
941 &clk_dout_mpll,
942 &clk_arm,
943};
944
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100945static struct clk *clks[] __initdata = {
946 &clk_ext,
947 &clk_epll,
948 &clk_27m,
949 &clk_48m,
Werner Almesbergera03f7da2009-03-05 11:43:13 +0800950 &clk_h2,
Maurus Cuelenaere05e021f2010-05-17 20:17:42 +0200951 &clk_xusbxti,
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100952};
953
Ben Dooks55bf9262010-01-26 15:10:38 +0900954/**
955 * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
956 * @xtal: The rate for the clock crystal feeding the PLLs.
957 * @armclk_divlimit: Divisor mask for ARMCLK.
958 *
959 * Register the clocks for the S3C6400 and S3C6410 SoC range, such
960 * as ARMCLK as well as the necessary parent clocks.
961 *
962 * This call does not setup the clocks, which is left to the
Kukjin Kimb024043b2011-12-22 23:27:42 +0100963 * s3c64xx_setup_clocks() call which may be needed by the cpufreq
Ben Dooks55bf9262010-01-26 15:10:38 +0900964 * or resume code to re-set the clocks if the bootloader has changed
965 * them.
966 */
967void __init s3c64xx_register_clocks(unsigned long xtal,
968 unsigned armclk_divlimit)
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100969{
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200970 unsigned int cnt;
971
Ben Dooks55bf9262010-01-26 15:10:38 +0900972 armclk_mask = armclk_divlimit;
973
974 s3c24xx_register_baseclocks(xtal);
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100975 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Ben Dooks55bf9262010-01-26 15:10:38 +0900976
Ben Dooks1d9f13c2010-01-06 01:21:38 +0900977 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100978
Kukjin Kimcdb216d2011-01-04 18:27:18 +0900979 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
980 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Ben Dooks9d325f22008-11-21 10:36:05 +0000981
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200982 s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
983 for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
984 s3c_disable_clocks(clk_cdev[cnt], 1);
985
Ben Dooks55bf9262010-01-26 15:10:38 +0900986 s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
987 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200988 for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
989 s3c_register_clksrc(clksrc_cdev[cnt], 1);
990 clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
991
Ben Dooks9d325f22008-11-21 10:36:05 +0000992 s3c_pwmclk_init();
Ben Dooks4b31d8b2008-10-21 14:07:00 +0100993}