blob: adb15519539417207c56136d2843cd0b007322a7 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000026#include <asm/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027
Michael Neuling72ffff52008-06-25 14:07:18 +100028#ifdef CONFIG_VSX
Michael Neuling0b7673c2012-06-25 13:33:23 +000029#define __REST_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100030BEGIN_FTR_SECTION \
31 b 2f; \
32END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
33 REST_32FPRS(n,base); \
34 b 3f; \
352: REST_32VSRS(n,c,base); \
363:
37
Michael Neuling8b3c34c2013-02-13 16:21:32 +000038#define __REST_32FPVSRS_TRANSACT(n,c,base) \
39BEGIN_FTR_SECTION \
40 b 2f; \
41END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
42 REST_32FPRS_TRANSACT(n,base); \
43 b 3f; \
442: REST_32VSRS_TRANSACT(n,c,base); \
453:
46
Michael Neuling0b7673c2012-06-25 13:33:23 +000047#define __SAVE_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100048BEGIN_FTR_SECTION \
49 b 2f; \
50END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
51 SAVE_32FPRS(n,base); \
52 b 3f; \
532: SAVE_32VSRS(n,c,base); \
543:
55#else
Michael Neuling0b7673c2012-06-25 13:33:23 +000056#define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
Michael Neuling8b3c34c2013-02-13 16:21:32 +000057#define __REST_32FPVSRS_TRANSACT(n,b,base) REST_32FPRS(n, base)
Michael Neuling0b7673c2012-06-25 13:33:23 +000058#define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
Michael Neuling72ffff52008-06-25 14:07:18 +100059#endif
Michael Neuling0b7673c2012-06-25 13:33:23 +000060#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling8b3c34c2013-02-13 16:21:32 +000061#define REST_32FPVSRS_TRANSACT(n,c,base) \
62 __REST_32FPVSRS_TRANSACT(n,__REG_##c,__REG_##base)
Michael Neuling0b7673c2012-06-25 13:33:23 +000063#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling72ffff52008-06-25 14:07:18 +100064
Paul Mackerras14cf11a2005-09-26 16:04:21 +100065/*
66 * This task wants to use the FPU now.
67 * On UP, disable FP for the task which had the FPU previously,
68 * and save its floating-point registers in its thread_struct.
69 * Load up this task's FP registers from its thread_struct,
70 * enable the FPU for the current task and return to the task.
71 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100072_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100073 mfmsr r5
74 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +100075#ifdef CONFIG_VSX
76BEGIN_FTR_SECTION
77 oris r5,r5,MSR_VSX@h
78END_FTR_SECTION_IFSET(CPU_FTR_VSX)
79#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100080 SYNC
81 MTMSRD(r5) /* enable use of fpu now */
82 isync
83/*
84 * For SMP, we don't do lazy FPU switching because it just gets too
85 * horrendously complex, especially when a task switches from one CPU
86 * to another. Instead we call giveup_fpu in switch_to.
87 */
88#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +110089 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +100090 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +110091 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +110092 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100093 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +100094 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100095 addi r4,r4,THREAD /* want last_task_used_math->thread */
Michael Neuling0b7673c2012-06-25 13:33:23 +000096 SAVE_32FPVSRS(0, R5, R4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100097 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +100098 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +110099 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +1000100 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100101 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000102 li r10,MSR_FP|MSR_FE0|MSR_FE1
103 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100104 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001051:
106#endif /* CONFIG_SMP */
107 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000108#ifdef CONFIG_PPC32
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000109 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110 lwz r4,THREAD_FPEXC_MODE(r5)
111 ori r9,r9,MSR_FP /* enable FP for current */
112 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000113#else
114 ld r4,PACACURRENT(r13)
115 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +1100116 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000117 ori r12,r12,MSR_FP
118 or r12,r12,r4
119 std r12,_MSR(r1)
120#endif
David Gibson25c8a782005-10-27 16:27:25 +1000121 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000122 MTFSF_L(fr0)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000123 REST_32FPVSRS(0, R4, R5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000124#ifndef CONFIG_SMP
125 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000126 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100127 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128#endif /* CONFIG_SMP */
129 /* restore registers and return */
130 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000131 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000132
133/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134 * giveup_fpu(tsk)
135 * Disable FP for the task given as the argument,
136 * and save the floating-point registers in its thread_struct.
137 * Enables the FPU for use in the kernel on return.
138 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000139_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000140 mfmsr r5
141 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000142#ifdef CONFIG_VSX
143BEGIN_FTR_SECTION
144 oris r5,r5,MSR_VSX@h
145END_FTR_SECTION_IFSET(CPU_FTR_VSX)
146#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147 SYNC_601
148 ISYNC_601
149 MTMSRD(r5) /* enable use of fpu now */
150 SYNC_601
151 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100152 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000153 beqlr- /* if no previous owner, done */
154 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100155 PPC_LL r5,PT_REGS(r3)
156 PPC_LCMPI 0,r5,0
Michael Neulingc75df6f2012-06-25 13:33:10 +0000157 SAVE_32FPVSRS(0, R4 ,R3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000158 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000159 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000160 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100161 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000162 li r3,MSR_FP|MSR_FE0|MSR_FE1
Michael Neuling7e875e92009-04-01 18:02:42 +0000163#ifdef CONFIG_VSX
164BEGIN_FTR_SECTION
165 oris r3,r3,MSR_VSX@h
166END_FTR_SECTION_IFSET(CPU_FTR_VSX)
167#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100169 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001701:
171#ifndef CONFIG_SMP
172 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100173 LOAD_REG_ADDRBASE(r4,last_task_used_math)
174 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175#endif /* CONFIG_SMP */
176 blr
David Gibson25c8a782005-10-27 16:27:25 +1000177
178/*
179 * These are used in the alignment trap handler when emulating
180 * single-precision loads and stores.
David Gibson25c8a782005-10-27 16:27:25 +1000181 */
182
183_GLOBAL(cvt_fd)
David Gibson25c8a782005-10-27 16:27:25 +1000184 lfs 0,0(r3)
185 stfd 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000186 blr
187
188_GLOBAL(cvt_df)
David Gibson25c8a782005-10-27 16:27:25 +1000189 lfd 0,0(r3)
190 stfs 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000191 blr