Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
| 2 | * FPU support code, moved here from head.S so that it can be used |
| 3 | * by chips which use other head-whatever.S files. |
| 4 | * |
Paul Mackerras | fea23bf | 2006-08-30 14:45:35 +1000 | [diff] [blame] | 5 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 6 | * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> |
| 7 | * Copyright (C) 1996 Paul Mackerras. |
| 8 | * Copyright (C) 1997 Dan Malek (dmalek@jlc.net). |
| 9 | * |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License |
| 12 | * as published by the Free Software Foundation; either version |
| 13 | * 2 of the License, or (at your option) any later version. |
| 14 | * |
| 15 | */ |
| 16 | |
Paul Mackerras | b3b8dc6 | 2005-10-10 22:20:10 +1000 | [diff] [blame] | 17 | #include <asm/reg.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 18 | #include <asm/page.h> |
| 19 | #include <asm/mmu.h> |
| 20 | #include <asm/pgtable.h> |
| 21 | #include <asm/cputable.h> |
| 22 | #include <asm/cache.h> |
| 23 | #include <asm/thread_info.h> |
| 24 | #include <asm/ppc_asm.h> |
| 25 | #include <asm/asm-offsets.h> |
Stephen Rothwell | 46f5221 | 2010-11-18 15:06:17 +0000 | [diff] [blame] | 26 | #include <asm/ptrace.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 27 | |
Michael Neuling | 72ffff5 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 28 | #ifdef CONFIG_VSX |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 29 | #define __REST_32FPVSRS(n,c,base) \ |
Michael Neuling | 72ffff5 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 30 | BEGIN_FTR_SECTION \ |
| 31 | b 2f; \ |
| 32 | END_FTR_SECTION_IFSET(CPU_FTR_VSX); \ |
| 33 | REST_32FPRS(n,base); \ |
| 34 | b 3f; \ |
| 35 | 2: REST_32VSRS(n,c,base); \ |
| 36 | 3: |
| 37 | |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame^] | 38 | #define __REST_32FPVSRS_TRANSACT(n,c,base) \ |
| 39 | BEGIN_FTR_SECTION \ |
| 40 | b 2f; \ |
| 41 | END_FTR_SECTION_IFSET(CPU_FTR_VSX); \ |
| 42 | REST_32FPRS_TRANSACT(n,base); \ |
| 43 | b 3f; \ |
| 44 | 2: REST_32VSRS_TRANSACT(n,c,base); \ |
| 45 | 3: |
| 46 | |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 47 | #define __SAVE_32FPVSRS(n,c,base) \ |
Michael Neuling | 72ffff5 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 48 | BEGIN_FTR_SECTION \ |
| 49 | b 2f; \ |
| 50 | END_FTR_SECTION_IFSET(CPU_FTR_VSX); \ |
| 51 | SAVE_32FPRS(n,base); \ |
| 52 | b 3f; \ |
| 53 | 2: SAVE_32VSRS(n,c,base); \ |
| 54 | 3: |
| 55 | #else |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 56 | #define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base) |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame^] | 57 | #define __REST_32FPVSRS_TRANSACT(n,b,base) REST_32FPRS(n, base) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 58 | #define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base) |
Michael Neuling | 72ffff5 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 59 | #endif |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 60 | #define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base) |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame^] | 61 | #define REST_32FPVSRS_TRANSACT(n,c,base) \ |
| 62 | __REST_32FPVSRS_TRANSACT(n,__REG_##c,__REG_##base) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 63 | #define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base) |
Michael Neuling | 72ffff5 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 64 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 65 | /* |
| 66 | * This task wants to use the FPU now. |
| 67 | * On UP, disable FP for the task which had the FPU previously, |
| 68 | * and save its floating-point registers in its thread_struct. |
| 69 | * Load up this task's FP registers from its thread_struct, |
| 70 | * enable the FPU for the current task and return to the task. |
| 71 | */ |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 72 | _GLOBAL(load_up_fpu) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 73 | mfmsr r5 |
| 74 | ori r5,r5,MSR_FP |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 75 | #ifdef CONFIG_VSX |
| 76 | BEGIN_FTR_SECTION |
| 77 | oris r5,r5,MSR_VSX@h |
| 78 | END_FTR_SECTION_IFSET(CPU_FTR_VSX) |
| 79 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 80 | SYNC |
| 81 | MTMSRD(r5) /* enable use of fpu now */ |
| 82 | isync |
| 83 | /* |
| 84 | * For SMP, we don't do lazy FPU switching because it just gets too |
| 85 | * horrendously complex, especially when a task switches from one CPU |
| 86 | * to another. Instead we call giveup_fpu in switch_to. |
| 87 | */ |
| 88 | #ifndef CONFIG_SMP |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 89 | LOAD_REG_ADDRBASE(r3, last_task_used_math) |
Paul Mackerras | 6316222 | 2005-10-27 22:44:39 +1000 | [diff] [blame] | 90 | toreal(r3) |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 91 | PPC_LL r4,ADDROFF(last_task_used_math)(r3) |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 92 | PPC_LCMPI 0,r4,0 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 93 | beq 1f |
Paul Mackerras | 6316222 | 2005-10-27 22:44:39 +1000 | [diff] [blame] | 94 | toreal(r4) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 95 | addi r4,r4,THREAD /* want last_task_used_math->thread */ |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 96 | SAVE_32FPVSRS(0, R5, R4) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 97 | mffs fr0 |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 98 | stfd fr0,THREAD_FPSCR(r4) |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 99 | PPC_LL r5,PT_REGS(r4) |
Paul Mackerras | 6316222 | 2005-10-27 22:44:39 +1000 | [diff] [blame] | 100 | toreal(r5) |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 101 | PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 102 | li r10,MSR_FP|MSR_FE0|MSR_FE1 |
| 103 | andc r4,r4,r10 /* disable FP for previous task */ |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 104 | PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 105 | 1: |
| 106 | #endif /* CONFIG_SMP */ |
| 107 | /* enable use of FP after return */ |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 108 | #ifdef CONFIG_PPC32 |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 109 | mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 110 | lwz r4,THREAD_FPEXC_MODE(r5) |
| 111 | ori r9,r9,MSR_FP /* enable FP for current */ |
| 112 | or r9,r9,r4 |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 113 | #else |
| 114 | ld r4,PACACURRENT(r13) |
| 115 | addi r5,r4,THREAD /* Get THREAD */ |
Paul Mackerras | e2f5a3c | 2006-02-07 13:55:30 +1100 | [diff] [blame] | 116 | lwz r4,THREAD_FPEXC_MODE(r5) |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 117 | ori r12,r12,MSR_FP |
| 118 | or r12,r12,r4 |
| 119 | std r12,_MSR(r1) |
| 120 | #endif |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 121 | lfd fr0,THREAD_FPSCR(r5) |
Anton Blanchard | 3a2c48c | 2006-06-10 20:18:39 +1000 | [diff] [blame] | 122 | MTFSF_L(fr0) |
Michael Neuling | c75df6f | 2012-06-25 13:33:10 +0000 | [diff] [blame] | 123 | REST_32FPVSRS(0, R4, R5) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 124 | #ifndef CONFIG_SMP |
| 125 | subi r4,r5,THREAD |
Paul Mackerras | 6316222 | 2005-10-27 22:44:39 +1000 | [diff] [blame] | 126 | fromreal(r4) |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 127 | PPC_STL r4,ADDROFF(last_task_used_math)(r3) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 128 | #endif /* CONFIG_SMP */ |
| 129 | /* restore registers and return */ |
| 130 | /* we haven't used ctr or xer or lr */ |
Michael Neuling | 6f3d8e6 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 131 | blr |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 132 | |
| 133 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 134 | * giveup_fpu(tsk) |
| 135 | * Disable FP for the task given as the argument, |
| 136 | * and save the floating-point registers in its thread_struct. |
| 137 | * Enables the FPU for use in the kernel on return. |
| 138 | */ |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 139 | _GLOBAL(giveup_fpu) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 140 | mfmsr r5 |
| 141 | ori r5,r5,MSR_FP |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 142 | #ifdef CONFIG_VSX |
| 143 | BEGIN_FTR_SECTION |
| 144 | oris r5,r5,MSR_VSX@h |
| 145 | END_FTR_SECTION_IFSET(CPU_FTR_VSX) |
| 146 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 147 | SYNC_601 |
| 148 | ISYNC_601 |
| 149 | MTMSRD(r5) /* enable use of fpu now */ |
| 150 | SYNC_601 |
| 151 | isync |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 152 | PPC_LCMPI 0,r3,0 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 153 | beqlr- /* if no previous owner, done */ |
| 154 | addi r3,r3,THREAD /* want THREAD of task */ |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 155 | PPC_LL r5,PT_REGS(r3) |
| 156 | PPC_LCMPI 0,r5,0 |
Michael Neuling | c75df6f | 2012-06-25 13:33:10 +0000 | [diff] [blame] | 157 | SAVE_32FPVSRS(0, R4 ,R3) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 158 | mffs fr0 |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 159 | stfd fr0,THREAD_FPSCR(r3) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 160 | beq 1f |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 161 | PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 162 | li r3,MSR_FP|MSR_FE0|MSR_FE1 |
Michael Neuling | 7e875e9 | 2009-04-01 18:02:42 +0000 | [diff] [blame] | 163 | #ifdef CONFIG_VSX |
| 164 | BEGIN_FTR_SECTION |
| 165 | oris r3,r3,MSR_VSX@h |
| 166 | END_FTR_SECTION_IFSET(CPU_FTR_VSX) |
| 167 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 168 | andc r4,r4,r3 /* disable FP for previous task */ |
David Gibson | 3ddfbcf | 2005-11-10 12:56:55 +1100 | [diff] [blame] | 169 | PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 170 | 1: |
| 171 | #ifndef CONFIG_SMP |
| 172 | li r5,0 |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 173 | LOAD_REG_ADDRBASE(r4,last_task_used_math) |
| 174 | PPC_STL r5,ADDROFF(last_task_used_math)(r4) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 175 | #endif /* CONFIG_SMP */ |
| 176 | blr |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 177 | |
| 178 | /* |
| 179 | * These are used in the alignment trap handler when emulating |
| 180 | * single-precision loads and stores. |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 181 | */ |
| 182 | |
| 183 | _GLOBAL(cvt_fd) |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 184 | lfs 0,0(r3) |
| 185 | stfd 0,0(r4) |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 186 | blr |
| 187 | |
| 188 | _GLOBAL(cvt_df) |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 189 | lfd 0,0(r3) |
| 190 | stfs 0,0(r4) |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 191 | blr |