blob: 96304cdc474548f82d66b3801bf4097aade6927c [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Driver for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/ioport.h>
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/sysrq.h>
14#include <linux/console.h>
15#include <linux/tty.h>
16#include <linux/tty_flip.h>
17#include <linux/serial_core.h>
18#include <linux/serial.h>
19#include <linux/clk.h>
20#include <linux/of.h>
21#include <linux/slab.h>
22#include <linux/io.h>
Qipan Li2eb56182013-08-15 06:52:15 +080023#include <linux/of_gpio.h>
Qipan Li8316d042013-08-19 11:47:53 +080024#include <linux/dmaengine.h>
25#include <linux/dma-direction.h>
26#include <linux/dma-mapping.h>
27#include <linux/sirfsoc_dma.h>
Rong Wang161e7732011-11-17 23:17:04 +080028#include <asm/irq.h>
29#include <asm/mach/irq.h>
Rong Wang161e7732011-11-17 23:17:04 +080030
31#include "sirfsoc_uart.h"
32
33static unsigned int
34sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
35static unsigned int
36sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
37static struct uart_driver sirfsoc_uart_drv;
38
Qipan Li8316d042013-08-19 11:47:53 +080039static void sirfsoc_uart_tx_dma_complete_callback(void *param);
40static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
41static void sirfsoc_uart_rx_dma_complete_callback(void *param);
Rong Wang161e7732011-11-17 23:17:04 +080042static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
43 {4000000, 2359296},
44 {3500000, 1310721},
45 {3000000, 1572865},
46 {2500000, 1245186},
47 {2000000, 1572866},
48 {1500000, 1245188},
49 {1152000, 1638404},
50 {1000000, 1572869},
51 {921600, 1114120},
52 {576000, 1245196},
53 {500000, 1245198},
54 {460800, 1572876},
55 {230400, 1310750},
56 {115200, 1310781},
57 {57600, 1310843},
58 {38400, 1114328},
59 {19200, 1114545},
60 {9600, 1114979},
61};
62
63static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
64 [0] = {
65 .port = {
66 .iotype = UPIO_MEM,
67 .flags = UPF_BOOT_AUTOCONF,
68 .line = 0,
69 },
70 },
71 [1] = {
72 .port = {
73 .iotype = UPIO_MEM,
74 .flags = UPF_BOOT_AUTOCONF,
75 .line = 1,
76 },
77 },
78 [2] = {
79 .port = {
80 .iotype = UPIO_MEM,
81 .flags = UPF_BOOT_AUTOCONF,
82 .line = 2,
83 },
84 },
Barry Song5425e032012-12-25 17:32:04 +080085 [3] = {
86 .port = {
87 .iotype = UPIO_MEM,
88 .flags = UPF_BOOT_AUTOCONF,
89 .line = 3,
90 },
91 },
92 [4] = {
93 .port = {
94 .iotype = UPIO_MEM,
95 .flags = UPF_BOOT_AUTOCONF,
96 .line = 4,
97 },
98 },
Rong Wang161e7732011-11-17 23:17:04 +080099};
100
101static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
102{
103 return container_of(port, struct sirfsoc_uart_port, port);
104}
105
106static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
107{
108 unsigned long reg;
Qipan Li5df83112013-08-12 18:15:35 +0800109 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
110 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
111 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
112 reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
113
114 return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
Rong Wang161e7732011-11-17 23:17:04 +0800115}
116
117static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
118{
119 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800120 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Qipan Li2eb56182013-08-15 06:52:15 +0800121 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +0800122 goto cts_asserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800123 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800124 if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
125 SIRFUART_AFC_CTS_STATUS))
Rong Wang161e7732011-11-17 23:17:04 +0800126 goto cts_asserted;
127 else
128 goto cts_deasserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800129 } else {
130 if (!gpio_get_value(sirfport->cts_gpio))
131 goto cts_asserted;
132 else
133 goto cts_deasserted;
Rong Wang161e7732011-11-17 23:17:04 +0800134 }
135cts_deasserted:
136 return TIOCM_CAR | TIOCM_DSR;
137cts_asserted:
138 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
139}
140
141static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
142{
143 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800144 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +0800145 unsigned int assert = mctrl & TIOCM_RTS;
146 unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
147 unsigned int current_val;
Qipan Li2eb56182013-08-15 06:52:15 +0800148
149 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
150 return;
151 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800152 current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
Rong Wang161e7732011-11-17 23:17:04 +0800153 val |= current_val;
Qipan Li5df83112013-08-12 18:15:35 +0800154 wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
Qipan Li2eb56182013-08-15 06:52:15 +0800155 } else {
156 if (!val)
157 gpio_set_value(sirfport->rts_gpio, 1);
158 else
159 gpio_set_value(sirfport->rts_gpio, 0);
Rong Wang161e7732011-11-17 23:17:04 +0800160 }
161}
162
163static void sirfsoc_uart_stop_tx(struct uart_port *port)
164{
Barry Song909102d2013-08-07 13:35:38 +0800165 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800166 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
167 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800168
Qipan Li8316d042013-08-19 11:47:53 +0800169 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
170 if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
171 dmaengine_pause(sirfport->tx_dma_chan);
172 sirfport->tx_dma_state = TX_DMA_PAUSE;
173 } else {
174 if (!sirfport->is_marco)
175 wr_regl(port, ureg->sirfsoc_int_en_reg,
176 rd_regl(port, ureg->sirfsoc_int_en_reg) &
177 ~uint_en->sirfsoc_txfifo_empty_en);
178 else
179 wr_regl(port, SIRFUART_INT_EN_CLR,
180 uint_en->sirfsoc_txfifo_empty_en);
181 }
182 } else {
183 if (!sirfport->is_marco)
184 wr_regl(port, ureg->sirfsoc_int_en_reg,
185 rd_regl(port, ureg->sirfsoc_int_en_reg) &
186 ~uint_en->sirfsoc_txfifo_empty_en);
187 else
188 wr_regl(port, SIRFUART_INT_EN_CLR,
189 uint_en->sirfsoc_txfifo_empty_en);
190 }
191}
192
193static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
194{
195 struct uart_port *port = &sirfport->port;
196 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
197 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
198 struct circ_buf *xmit = &port->state->xmit;
199 unsigned long tran_size;
200 unsigned long tran_start;
201 unsigned long pio_tx_size;
202
203 tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
204 tran_start = (unsigned long)(xmit->buf + xmit->tail);
205 if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
206 !tran_size)
207 return;
208 if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
209 dmaengine_resume(sirfport->tx_dma_chan);
210 return;
211 }
212 if (sirfport->tx_dma_state == TX_DMA_RUNNING)
213 return;
214 if (!sirfport->is_marco)
Qipan Li5df83112013-08-12 18:15:35 +0800215 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800216 rd_regl(port, ureg->sirfsoc_int_en_reg)&
217 ~(uint_en->sirfsoc_txfifo_empty_en));
218 else
Qipan Li5df83112013-08-12 18:15:35 +0800219 wr_regl(port, SIRFUART_INT_EN_CLR,
220 uint_en->sirfsoc_txfifo_empty_en);
Qipan Li8316d042013-08-19 11:47:53 +0800221 /*
222 * DMA requires buffer address and buffer length are both aligned with
223 * 4 bytes, so we use PIO for
224 * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
225 * bytes, and move to DMA for the left part aligned with 4bytes
226 * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
227 * part first, move to PIO for the left 1~3 bytes
228 */
229 if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
230 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
231 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
232 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
233 SIRFUART_IO_MODE);
234 if (BYTES_TO_ALIGN(tran_start)) {
235 pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
236 BYTES_TO_ALIGN(tran_start));
237 tran_size -= pio_tx_size;
238 }
239 if (tran_size < 4)
240 sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
241 if (!sirfport->is_marco)
242 wr_regl(port, ureg->sirfsoc_int_en_reg,
243 rd_regl(port, ureg->sirfsoc_int_en_reg)|
244 uint_en->sirfsoc_txfifo_empty_en);
245 else
246 wr_regl(port, ureg->sirfsoc_int_en_reg,
247 uint_en->sirfsoc_txfifo_empty_en);
248 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
249 } else {
250 /* tx transfer mode switch into dma mode */
251 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
252 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
253 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
254 ~SIRFUART_IO_MODE);
255 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
256 tran_size &= ~(0x3);
Qipan Li5df83112013-08-12 18:15:35 +0800257
Qipan Li8316d042013-08-19 11:47:53 +0800258 sirfport->tx_dma_addr = dma_map_single(port->dev,
259 xmit->buf + xmit->tail,
260 tran_size, DMA_TO_DEVICE);
261 sirfport->tx_dma_desc = dmaengine_prep_slave_single(
262 sirfport->tx_dma_chan, sirfport->tx_dma_addr,
263 tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
264 if (!sirfport->tx_dma_desc) {
265 dev_err(port->dev, "DMA prep slave single fail\n");
266 return;
267 }
268 sirfport->tx_dma_desc->callback =
269 sirfsoc_uart_tx_dma_complete_callback;
270 sirfport->tx_dma_desc->callback_param = (void *)sirfport;
271 sirfport->transfer_size = tran_size;
272
273 dmaengine_submit(sirfport->tx_dma_desc);
274 dma_async_issue_pending(sirfport->tx_dma_chan);
275 sirfport->tx_dma_state = TX_DMA_RUNNING;
276 }
Rong Wang161e7732011-11-17 23:17:04 +0800277}
278
Jingoo Hanada1f442013-08-08 17:41:43 +0900279static void sirfsoc_uart_start_tx(struct uart_port *port)
Rong Wang161e7732011-11-17 23:17:04 +0800280{
281 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800282 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
283 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800284 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
285 sirfsoc_uart_tx_with_dma(sirfport);
286 else {
287 sirfsoc_uart_pio_tx_chars(sirfport, 1);
288 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
289 if (!sirfport->is_marco)
290 wr_regl(port, ureg->sirfsoc_int_en_reg,
291 rd_regl(port, ureg->sirfsoc_int_en_reg)|
292 uint_en->sirfsoc_txfifo_empty_en);
293 else
294 wr_regl(port, ureg->sirfsoc_int_en_reg,
295 uint_en->sirfsoc_txfifo_empty_en);
296 }
Rong Wang161e7732011-11-17 23:17:04 +0800297}
298
299static void sirfsoc_uart_stop_rx(struct uart_port *port)
300{
Barry Song909102d2013-08-07 13:35:38 +0800301 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800302 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
303 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800304
Qipan Li5df83112013-08-12 18:15:35 +0800305 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
Qipan Li8316d042013-08-19 11:47:53 +0800306 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
307 if (!sirfport->is_marco)
308 wr_regl(port, ureg->sirfsoc_int_en_reg,
309 rd_regl(port, ureg->sirfsoc_int_en_reg) &
310 ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
311 uint_en->sirfsoc_rx_done_en));
312 else
313 wr_regl(port, SIRFUART_INT_EN_CLR,
314 SIRFUART_RX_DMA_INT_EN(port, uint_en)|
315 uint_en->sirfsoc_rx_done_en);
316 dmaengine_terminate_all(sirfport->rx_dma_chan);
317 } else {
318 if (!sirfport->is_marco)
319 wr_regl(port, ureg->sirfsoc_int_en_reg,
320 rd_regl(port, ureg->sirfsoc_int_en_reg)&
321 ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
322 else
323 wr_regl(port, SIRFUART_INT_EN_CLR,
324 SIRFUART_RX_IO_INT_EN(port, uint_en));
325 }
Rong Wang161e7732011-11-17 23:17:04 +0800326}
327
328static void sirfsoc_uart_disable_ms(struct uart_port *port)
329{
330 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800331 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
332 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800333
Rong Wang161e7732011-11-17 23:17:04 +0800334 if (!sirfport->hw_flow_ctrl)
335 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800336 sirfport->ms_enabled = false;
337 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
338 wr_regl(port, ureg->sirfsoc_afc_ctrl,
339 rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
340 if (!sirfport->is_marco)
341 wr_regl(port, ureg->sirfsoc_int_en_reg,
342 rd_regl(port, ureg->sirfsoc_int_en_reg)&
343 ~uint_en->sirfsoc_cts_en);
344 else
345 wr_regl(port, SIRFUART_INT_EN_CLR,
346 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800347 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800348 disable_irq(gpio_to_irq(sirfport->cts_gpio));
349}
350
351static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
352{
353 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
354 struct uart_port *port = &sirfport->port;
355 if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
356 uart_handle_cts_change(port,
357 !gpio_get_value(sirfport->cts_gpio));
358 return IRQ_HANDLED;
Rong Wang161e7732011-11-17 23:17:04 +0800359}
360
361static void sirfsoc_uart_enable_ms(struct uart_port *port)
362{
363 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800364 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
365 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800366
Rong Wang161e7732011-11-17 23:17:04 +0800367 if (!sirfport->hw_flow_ctrl)
368 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800369 sirfport->ms_enabled = true;
370 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
371 wr_regl(port, ureg->sirfsoc_afc_ctrl,
372 rd_regl(port, ureg->sirfsoc_afc_ctrl) |
373 SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
374 if (!sirfport->is_marco)
375 wr_regl(port, ureg->sirfsoc_int_en_reg,
376 rd_regl(port, ureg->sirfsoc_int_en_reg)
377 | uint_en->sirfsoc_cts_en);
378 else
379 wr_regl(port, ureg->sirfsoc_int_en_reg,
380 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800381 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800382 enable_irq(gpio_to_irq(sirfport->cts_gpio));
Rong Wang161e7732011-11-17 23:17:04 +0800383}
384
385static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
386{
Qipan Li5df83112013-08-12 18:15:35 +0800387 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
388 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
389 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
390 unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
391 if (break_state)
392 ulcon |= SIRFUART_SET_BREAK;
393 else
394 ulcon &= ~SIRFUART_SET_BREAK;
395 wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
396 }
Rong Wang161e7732011-11-17 23:17:04 +0800397}
398
399static unsigned int
400sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
401{
Qipan Li5df83112013-08-12 18:15:35 +0800402 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
403 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
404 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800405 unsigned int ch, rx_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800406 struct tty_struct *tty;
407 tty = tty_port_tty_get(&port->state->port);
408 if (!tty)
409 return -ENODEV;
410 while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
411 ufifo_st->ff_empty(port->line))) {
412 ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
413 SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800414 if (unlikely(uart_handle_sysrq_char(port, ch)))
415 continue;
416 uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
417 rx_count++;
418 if (rx_count >= max_rx_count)
419 break;
420 }
421
Qipan Li8316d042013-08-19 11:47:53 +0800422 sirfport->rx_io_count += rx_count;
Rong Wang161e7732011-11-17 23:17:04 +0800423 port->icount.rx += rx_count;
Viresh Kumar8b9ade92013-08-19 20:14:28 +0530424
425 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100426 tty_flip_buffer_push(&port->state->port);
Viresh Kumar8b9ade92013-08-19 20:14:28 +0530427 spin_lock(&port->lock);
Rong Wang161e7732011-11-17 23:17:04 +0800428
429 return rx_count;
430}
431
432static unsigned int
433sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
434{
435 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800436 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
437 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800438 struct circ_buf *xmit = &port->state->xmit;
439 unsigned int num_tx = 0;
440 while (!uart_circ_empty(xmit) &&
Qipan Li5df83112013-08-12 18:15:35 +0800441 !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
442 ufifo_st->ff_full(port->line)) &&
Rong Wang161e7732011-11-17 23:17:04 +0800443 count--) {
Qipan Li5df83112013-08-12 18:15:35 +0800444 wr_regl(port, ureg->sirfsoc_tx_fifo_data,
445 xmit->buf[xmit->tail]);
Rong Wang161e7732011-11-17 23:17:04 +0800446 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
447 port->icount.tx++;
448 num_tx++;
449 }
450 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
451 uart_write_wakeup(port);
452 return num_tx;
453}
454
Qipan Li8316d042013-08-19 11:47:53 +0800455static void sirfsoc_uart_tx_dma_complete_callback(void *param)
456{
457 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
458 struct uart_port *port = &sirfport->port;
459 struct circ_buf *xmit = &port->state->xmit;
460 unsigned long flags;
461
462 xmit->tail = (xmit->tail + sirfport->transfer_size) &
463 (UART_XMIT_SIZE - 1);
464 port->icount.tx += sirfport->transfer_size;
465 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
466 uart_write_wakeup(port);
467 if (sirfport->tx_dma_addr)
468 dma_unmap_single(port->dev, sirfport->tx_dma_addr,
469 sirfport->transfer_size, DMA_TO_DEVICE);
470 spin_lock_irqsave(&sirfport->tx_lock, flags);
471 sirfport->tx_dma_state = TX_DMA_IDLE;
472 sirfsoc_uart_tx_with_dma(sirfport);
473 spin_unlock_irqrestore(&sirfport->tx_lock, flags);
474}
475
476static void sirfsoc_uart_insert_rx_buf_to_tty(
477 struct sirfsoc_uart_port *sirfport, int count)
478{
479 struct uart_port *port = &sirfport->port;
480 struct tty_port *tport = &port->state->port;
481 int inserted;
482
483 inserted = tty_insert_flip_string(tport,
484 sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
485 port->icount.rx += inserted;
486 tty_flip_buffer_push(tport);
487}
488
489static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
490{
491 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
492
493 sirfport->rx_dma_items[index].xmit.tail =
494 sirfport->rx_dma_items[index].xmit.head = 0;
495 sirfport->rx_dma_items[index].desc =
496 dmaengine_prep_slave_single(sirfport->rx_dma_chan,
497 sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
498 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
499 if (!sirfport->rx_dma_items[index].desc) {
500 dev_err(port->dev, "DMA slave single fail\n");
501 return;
502 }
503 sirfport->rx_dma_items[index].desc->callback =
504 sirfsoc_uart_rx_dma_complete_callback;
505 sirfport->rx_dma_items[index].desc->callback_param = sirfport;
506 sirfport->rx_dma_items[index].cookie =
507 dmaengine_submit(sirfport->rx_dma_items[index].desc);
508 dma_async_issue_pending(sirfport->rx_dma_chan);
509}
510
511static void sirfsoc_rx_tmo_process_tl(unsigned long param)
512{
513 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
514 struct uart_port *port = &sirfport->port;
515 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
516 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
517 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
518 unsigned int count;
519 unsigned long flags;
520
521 spin_lock_irqsave(&sirfport->rx_lock, flags);
522 while (sirfport->rx_completed != sirfport->rx_issued) {
523 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
524 SIRFSOC_RX_DMA_BUF_SIZE);
525 sirfsoc_rx_submit_one_dma_desc(port, sirfport->rx_completed++);
526 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
527 }
528 count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
529 sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
530 SIRFSOC_RX_DMA_BUF_SIZE);
531 if (count > 0)
532 sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
533 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
534 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
535 SIRFUART_IO_MODE);
536 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
537 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
538 if (sirfport->rx_io_count == 4) {
539 spin_lock_irqsave(&sirfport->rx_lock, flags);
540 sirfport->rx_io_count = 0;
541 wr_regl(port, ureg->sirfsoc_int_st_reg,
542 uint_st->sirfsoc_rx_done);
543 if (!sirfport->is_marco)
544 wr_regl(port, ureg->sirfsoc_int_en_reg,
545 rd_regl(port, ureg->sirfsoc_int_en_reg) &
546 ~(uint_en->sirfsoc_rx_done_en));
547 else
548 wr_regl(port, SIRFUART_INT_EN_CLR,
549 uint_en->sirfsoc_rx_done_en);
550 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
551
552 sirfsoc_uart_start_next_rx_dma(port);
553 } else {
554 spin_lock_irqsave(&sirfport->rx_lock, flags);
555 wr_regl(port, ureg->sirfsoc_int_st_reg,
556 uint_st->sirfsoc_rx_done);
557 if (!sirfport->is_marco)
558 wr_regl(port, ureg->sirfsoc_int_en_reg,
559 rd_regl(port, ureg->sirfsoc_int_en_reg) |
560 (uint_en->sirfsoc_rx_done_en));
561 else
562 wr_regl(port, ureg->sirfsoc_int_en_reg,
563 uint_en->sirfsoc_rx_done_en);
564 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
565 }
566}
567
568static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
569{
570 struct uart_port *port = &sirfport->port;
571 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
572 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
573 struct dma_tx_state tx_state;
574 spin_lock(&sirfport->rx_lock);
575
576 dmaengine_tx_status(sirfport->rx_dma_chan,
577 sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
578 dmaengine_terminate_all(sirfport->rx_dma_chan);
579 sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
580 SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
581 if (!sirfport->is_marco)
582 wr_regl(port, ureg->sirfsoc_int_en_reg,
583 rd_regl(port, ureg->sirfsoc_int_en_reg) &
584 ~(uint_en->sirfsoc_rx_timeout_en));
585 else
586 wr_regl(port, SIRFUART_INT_EN_CLR,
587 uint_en->sirfsoc_rx_timeout_en);
588 spin_unlock(&sirfport->rx_lock);
589 tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
590}
591
592static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
593{
594 struct uart_port *port = &sirfport->port;
595 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
596 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
597 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
598
599 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
600 if (sirfport->rx_io_count == 4) {
601 sirfport->rx_io_count = 0;
602 if (!sirfport->is_marco)
603 wr_regl(port, ureg->sirfsoc_int_en_reg,
604 rd_regl(port, ureg->sirfsoc_int_en_reg) &
605 ~(uint_en->sirfsoc_rx_done_en));
606 else
607 wr_regl(port, SIRFUART_INT_EN_CLR,
608 uint_en->sirfsoc_rx_done_en);
609 wr_regl(port, ureg->sirfsoc_int_st_reg,
610 uint_st->sirfsoc_rx_timeout);
611 sirfsoc_uart_start_next_rx_dma(port);
612 }
613}
614
Rong Wang161e7732011-11-17 23:17:04 +0800615static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
616{
617 unsigned long intr_status;
618 unsigned long cts_status;
619 unsigned long flag = TTY_NORMAL;
620 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
621 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800622 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
623 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
624 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
625 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800626 struct uart_state *state = port->state;
627 struct circ_buf *xmit = &port->state->xmit;
Barry Song5425e032012-12-25 17:32:04 +0800628 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800629 intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
630 wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
Qipan Li8316d042013-08-19 11:47:53 +0800631 intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
Qipan Li5df83112013-08-12 18:15:35 +0800632 if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
633 if (intr_status & uint_st->sirfsoc_rxd_brk) {
634 port->icount.brk++;
Rong Wang161e7732011-11-17 23:17:04 +0800635 if (uart_handle_break(port))
636 goto recv_char;
Rong Wang161e7732011-11-17 23:17:04 +0800637 }
Qipan Li5df83112013-08-12 18:15:35 +0800638 if (intr_status & uint_st->sirfsoc_rx_oflow)
Rong Wang161e7732011-11-17 23:17:04 +0800639 port->icount.overrun++;
Qipan Li5df83112013-08-12 18:15:35 +0800640 if (intr_status & uint_st->sirfsoc_frm_err) {
Rong Wang161e7732011-11-17 23:17:04 +0800641 port->icount.frame++;
642 flag = TTY_FRAME;
643 }
Qipan Li5df83112013-08-12 18:15:35 +0800644 if (intr_status & uint_st->sirfsoc_parity_err)
Rong Wang161e7732011-11-17 23:17:04 +0800645 flag = TTY_PARITY;
Qipan Li5df83112013-08-12 18:15:35 +0800646 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
647 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
648 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Rong Wang161e7732011-11-17 23:17:04 +0800649 intr_status &= port->read_status_mask;
650 uart_insert_char(port, intr_status,
Qipan Li5df83112013-08-12 18:15:35 +0800651 uint_en->sirfsoc_rx_oflow_en, 0, flag);
652 tty_flip_buffer_push(&state->port);
Rong Wang161e7732011-11-17 23:17:04 +0800653 }
654recv_char:
Qipan Li5df83112013-08-12 18:15:35 +0800655 if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
Qipan Li8316d042013-08-19 11:47:53 +0800656 (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
657 !sirfport->tx_dma_state) {
Qipan Li5df83112013-08-12 18:15:35 +0800658 cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
659 SIRFUART_AFC_CTS_STATUS;
660 if (cts_status != 0)
661 cts_status = 0;
662 else
663 cts_status = 1;
664 uart_handle_cts_change(port, cts_status);
665 wake_up_interruptible(&state->port.delta_msr_wait);
Rong Wang161e7732011-11-17 23:17:04 +0800666 }
Qipan Li8316d042013-08-19 11:47:53 +0800667 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
668 if (intr_status & uint_st->sirfsoc_rx_timeout)
669 sirfsoc_uart_handle_rx_tmo(sirfport);
670 if (intr_status & uint_st->sirfsoc_rx_done)
671 sirfsoc_uart_handle_rx_done(sirfport);
672 } else {
673 if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
674 sirfsoc_uart_pio_rx_chars(port,
675 SIRFSOC_UART_IO_RX_MAX_CNT);
676 }
Qipan Li5df83112013-08-12 18:15:35 +0800677 if (intr_status & uint_st->sirfsoc_txfifo_empty) {
Qipan Li8316d042013-08-19 11:47:53 +0800678 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
679 sirfsoc_uart_tx_with_dma(sirfport);
680 else {
681 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
682 spin_unlock(&port->lock);
683 return IRQ_HANDLED;
684 } else {
685 sirfsoc_uart_pio_tx_chars(sirfport,
Rong Wang161e7732011-11-17 23:17:04 +0800686 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800687 if ((uart_circ_empty(xmit)) &&
Qipan Li5df83112013-08-12 18:15:35 +0800688 (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Li8316d042013-08-19 11:47:53 +0800689 ufifo_st->ff_empty(port->line)))
690 sirfsoc_uart_stop_tx(port);
691 }
Rong Wang161e7732011-11-17 23:17:04 +0800692 }
693 }
Barry Song5425e032012-12-25 17:32:04 +0800694 spin_unlock(&port->lock);
Rong Wang161e7732011-11-17 23:17:04 +0800695 return IRQ_HANDLED;
696}
697
Qipan Li8316d042013-08-19 11:47:53 +0800698static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
699{
700 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
701 struct uart_port *port = &sirfport->port;
702 unsigned long flags;
703 spin_lock_irqsave(&sirfport->rx_lock, flags);
704 while (sirfport->rx_completed != sirfport->rx_issued) {
705 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
706 SIRFSOC_RX_DMA_BUF_SIZE);
707 sirfsoc_rx_submit_one_dma_desc(port, sirfport->rx_completed++);
708 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
709 }
710 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
711}
712
713static void sirfsoc_uart_rx_dma_complete_callback(void *param)
714{
715 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
716 spin_lock(&sirfport->rx_lock);
717 sirfport->rx_issued++;
718 sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
719 spin_unlock(&sirfport->rx_lock);
720 tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
721}
722
723/* submit rx dma task into dmaengine */
724static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
725{
726 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
727 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
728 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
729 unsigned long flags;
730 int i;
731 spin_lock_irqsave(&sirfport->rx_lock, flags);
732 sirfport->rx_io_count = 0;
733 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
734 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
735 ~SIRFUART_IO_MODE);
736 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
737 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
738 sirfsoc_rx_submit_one_dma_desc(port, i);
739 sirfport->rx_completed = sirfport->rx_issued = 0;
740 spin_lock_irqsave(&sirfport->rx_lock, flags);
741 if (!sirfport->is_marco)
742 wr_regl(port, ureg->sirfsoc_int_en_reg,
743 rd_regl(port, ureg->sirfsoc_int_en_reg) |
744 SIRFUART_RX_DMA_INT_EN(port, uint_en));
745 else
746 wr_regl(port, ureg->sirfsoc_int_en_reg,
747 SIRFUART_RX_DMA_INT_EN(port, uint_en));
748 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
749}
750
Rong Wang161e7732011-11-17 23:17:04 +0800751static void sirfsoc_uart_start_rx(struct uart_port *port)
752{
Barry Song909102d2013-08-07 13:35:38 +0800753 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800754 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
755 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800756
757 sirfport->rx_io_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800758 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
759 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
760 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Qipan Li8316d042013-08-19 11:47:53 +0800761 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
762 sirfsoc_uart_start_next_rx_dma(port);
763 else {
764 if (!sirfport->is_marco)
765 wr_regl(port, ureg->sirfsoc_int_en_reg,
766 rd_regl(port, ureg->sirfsoc_int_en_reg) |
767 SIRFUART_RX_IO_INT_EN(port, uint_en));
768 else
769 wr_regl(port, ureg->sirfsoc_int_en_reg,
770 SIRFUART_RX_IO_INT_EN(port, uint_en));
771 }
Rong Wang161e7732011-11-17 23:17:04 +0800772}
773
774static unsigned int
Qipan Li5df83112013-08-12 18:15:35 +0800775sirfsoc_usp_calc_sample_div(unsigned long set_rate,
776 unsigned long ioclk_rate, unsigned long *sample_reg)
777{
778 unsigned long min_delta = ~0UL;
779 unsigned short sample_div;
780 unsigned long ioclk_div = 0;
781 unsigned long temp_delta;
782
783 for (sample_div = SIRF_MIN_SAMPLE_DIV;
784 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
785 temp_delta = ioclk_rate -
786 (ioclk_rate + (set_rate * sample_div) / 2)
787 / (set_rate * sample_div) * set_rate * sample_div;
788
789 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
790 if (temp_delta < min_delta) {
791 ioclk_div = (2 * ioclk_rate /
792 (set_rate * sample_div) + 1) / 2 - 1;
793 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
794 continue;
795 min_delta = temp_delta;
796 *sample_reg = sample_div;
797 if (!temp_delta)
798 break;
799 }
800 }
801 return ioclk_div;
802}
803
804static unsigned int
805sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
806 unsigned long ioclk_rate, unsigned long *set_baud)
Rong Wang161e7732011-11-17 23:17:04 +0800807{
808 unsigned long min_delta = ~0UL;
809 unsigned short sample_div;
810 unsigned int regv = 0;
811 unsigned long ioclk_div;
812 unsigned long baud_tmp;
813 int temp_delta;
814
815 for (sample_div = SIRF_MIN_SAMPLE_DIV;
816 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
817 ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
818 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
819 continue;
820 baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
821 temp_delta = baud_tmp - baud_rate;
822 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
823 if (temp_delta < min_delta) {
824 regv = regv & (~SIRF_IOCLK_DIV_MASK);
825 regv = regv | ioclk_div;
826 regv = regv & (~SIRF_SAMPLE_DIV_MASK);
827 regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
828 min_delta = temp_delta;
Qipan Li5df83112013-08-12 18:15:35 +0800829 *set_baud = baud_tmp;
Rong Wang161e7732011-11-17 23:17:04 +0800830 }
831 }
832 return regv;
833}
834
835static void sirfsoc_uart_set_termios(struct uart_port *port,
836 struct ktermios *termios,
837 struct ktermios *old)
838{
839 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800840 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
841 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800842 unsigned long config_reg = 0;
843 unsigned long baud_rate;
Qipan Li5df83112013-08-12 18:15:35 +0800844 unsigned long set_baud;
Rong Wang161e7732011-11-17 23:17:04 +0800845 unsigned long flags;
846 unsigned long ic;
847 unsigned int clk_div_reg = 0;
Qipan Li8316d042013-08-19 11:47:53 +0800848 unsigned long txfifo_op_reg, ioclk_rate;
Rong Wang161e7732011-11-17 23:17:04 +0800849 unsigned long rx_time_out;
850 int threshold_div;
Qipan Li5df83112013-08-12 18:15:35 +0800851 u32 data_bit_len, stop_bit_len, len_val;
852 unsigned long sample_div_reg = 0xf;
853 ioclk_rate = port->uartclk;
Rong Wang161e7732011-11-17 23:17:04 +0800854
Rong Wang161e7732011-11-17 23:17:04 +0800855 switch (termios->c_cflag & CSIZE) {
856 default:
857 case CS8:
Qipan Li5df83112013-08-12 18:15:35 +0800858 data_bit_len = 8;
Rong Wang161e7732011-11-17 23:17:04 +0800859 config_reg |= SIRFUART_DATA_BIT_LEN_8;
860 break;
861 case CS7:
Qipan Li5df83112013-08-12 18:15:35 +0800862 data_bit_len = 7;
Rong Wang161e7732011-11-17 23:17:04 +0800863 config_reg |= SIRFUART_DATA_BIT_LEN_7;
864 break;
865 case CS6:
Qipan Li5df83112013-08-12 18:15:35 +0800866 data_bit_len = 6;
Rong Wang161e7732011-11-17 23:17:04 +0800867 config_reg |= SIRFUART_DATA_BIT_LEN_6;
868 break;
869 case CS5:
Qipan Li5df83112013-08-12 18:15:35 +0800870 data_bit_len = 5;
Rong Wang161e7732011-11-17 23:17:04 +0800871 config_reg |= SIRFUART_DATA_BIT_LEN_5;
872 break;
873 }
Qipan Li5df83112013-08-12 18:15:35 +0800874 if (termios->c_cflag & CSTOPB) {
Rong Wang161e7732011-11-17 23:17:04 +0800875 config_reg |= SIRFUART_STOP_BIT_LEN_2;
Qipan Li5df83112013-08-12 18:15:35 +0800876 stop_bit_len = 2;
877 } else
878 stop_bit_len = 1;
879
Rong Wang161e7732011-11-17 23:17:04 +0800880 spin_lock_irqsave(&port->lock, flags);
Qipan Li5df83112013-08-12 18:15:35 +0800881 port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
Rong Wang161e7732011-11-17 23:17:04 +0800882 port->ignore_status_mask = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800883 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
884 if (termios->c_iflag & INPCK)
885 port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
886 uint_en->sirfsoc_parity_err_en;
Qipan Li2eb56182013-08-15 06:52:15 +0800887 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800888 if (termios->c_iflag & INPCK)
889 port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
890 }
Rong Wang161e7732011-11-17 23:17:04 +0800891 if (termios->c_iflag & (BRKINT | PARMRK))
Qipan Li5df83112013-08-12 18:15:35 +0800892 port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
893 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
894 if (termios->c_iflag & IGNPAR)
895 port->ignore_status_mask |=
896 uint_en->sirfsoc_frm_err_en |
897 uint_en->sirfsoc_parity_err_en;
898 if (termios->c_cflag & PARENB) {
899 if (termios->c_cflag & CMSPAR) {
900 if (termios->c_cflag & PARODD)
901 config_reg |= SIRFUART_STICK_BIT_MARK;
902 else
903 config_reg |= SIRFUART_STICK_BIT_SPACE;
904 } else if (termios->c_cflag & PARODD) {
905 config_reg |= SIRFUART_STICK_BIT_ODD;
906 } else {
907 config_reg |= SIRFUART_STICK_BIT_EVEN;
908 }
Rong Wang161e7732011-11-17 23:17:04 +0800909 }
Qipan Li2eb56182013-08-15 06:52:15 +0800910 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800911 if (termios->c_iflag & IGNPAR)
912 port->ignore_status_mask |=
913 uint_en->sirfsoc_frm_err_en;
914 if (termios->c_cflag & PARENB)
915 dev_warn(port->dev,
916 "USP-UART not support parity err\n");
917 }
918 if (termios->c_iflag & IGNBRK) {
919 port->ignore_status_mask |=
920 uint_en->sirfsoc_rxd_brk_en;
921 if (termios->c_iflag & IGNPAR)
922 port->ignore_status_mask |=
923 uint_en->sirfsoc_rx_oflow_en;
924 }
925 if ((termios->c_cflag & CREAD) == 0)
926 port->ignore_status_mask |= SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800927 /* Hardware Flow Control Settings */
928 if (UART_ENABLE_MS(port, termios->c_cflag)) {
929 if (!sirfport->ms_enabled)
930 sirfsoc_uart_enable_ms(port);
931 } else {
932 if (sirfport->ms_enabled)
933 sirfsoc_uart_disable_ms(port);
934 }
Qipan Li5df83112013-08-12 18:15:35 +0800935 baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
936 if (ioclk_rate == 150000000) {
Barry Songac4ce712013-01-16 14:49:27 +0800937 for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
938 if (baud_rate == baudrate_to_regv[ic].baud_rate)
939 clk_div_reg = baudrate_to_regv[ic].reg_val;
940 }
Qipan Li5df83112013-08-12 18:15:35 +0800941 set_baud = baud_rate;
942 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
943 if (unlikely(clk_div_reg == 0))
944 clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
945 ioclk_rate, &set_baud);
946 wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800947 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800948 clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
949 ioclk_rate, &sample_div_reg);
950 sample_div_reg--;
951 set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
952 (sample_div_reg + 1));
953 /* setting usp mode 2 */
954 len_val = ((1 << 0) | (1 << 8));
955 len_val |= ((clk_div_reg & 0x3ff) << 21);
956 wr_regl(port, ureg->sirfsoc_mode2,
957 len_val);
Barry Songac4ce712013-01-16 14:49:27 +0800958
Qipan Li5df83112013-08-12 18:15:35 +0800959 }
Rong Wang161e7732011-11-17 23:17:04 +0800960 if (tty_termios_baud_rate(termios))
Qipan Li5df83112013-08-12 18:15:35 +0800961 tty_termios_encode_baud_rate(termios, set_baud, set_baud);
962 /* set receive timeout && data bits len */
963 rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
964 rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
Qipan Li8316d042013-08-19 11:47:53 +0800965 txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
Qipan Li5df83112013-08-12 18:15:35 +0800966 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
967 wr_regl(port, ureg->sirfsoc_tx_fifo_op,
Qipan Li8316d042013-08-19 11:47:53 +0800968 (txfifo_op_reg & ~SIRFUART_FIFO_START));
Qipan Li5df83112013-08-12 18:15:35 +0800969 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
970 config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
971 wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800972 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800973 /*tx frame ctrl*/
974 len_val = (data_bit_len - 1) << 0;
975 len_val |= (data_bit_len + 1 + stop_bit_len - 1) << 16;
976 len_val |= ((data_bit_len - 1) << 24);
977 len_val |= (((clk_div_reg & 0xc00) >> 10) << 30);
978 wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
979 /*rx frame ctrl*/
980 len_val = (data_bit_len - 1) << 0;
981 len_val |= (data_bit_len + 1 + stop_bit_len - 1) << 8;
982 len_val |= (data_bit_len - 1) << 16;
983 len_val |= (((clk_div_reg & 0xf000) >> 12) << 24);
984 wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
985 /*async param*/
986 wr_regl(port, ureg->sirfsoc_async_param_reg,
987 (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
988 (sample_div_reg & 0x3f) << 16);
989 }
Qipan Li8316d042013-08-19 11:47:53 +0800990 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
991 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
992 else
993 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
994 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
995 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
996 else
997 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
Rong Wang161e7732011-11-17 23:17:04 +0800998 /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
Qipan Li5df83112013-08-12 18:15:35 +0800999 if (set_baud < 1000000)
Rong Wang161e7732011-11-17 23:17:04 +08001000 threshold_div = 1;
1001 else
1002 threshold_div = 2;
Qipan Li8316d042013-08-19 11:47:53 +08001003 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
1004 SIRFUART_FIFO_THD(port) / threshold_div);
1005 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
1006 SIRFUART_FIFO_THD(port) / threshold_div);
1007 txfifo_op_reg |= SIRFUART_FIFO_START;
1008 wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
Qipan Li5df83112013-08-12 18:15:35 +08001009 uart_update_timeout(port, termios->c_cflag, set_baud);
Rong Wang161e7732011-11-17 23:17:04 +08001010 sirfsoc_uart_start_rx(port);
Qipan Li5df83112013-08-12 18:15:35 +08001011 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
Rong Wang161e7732011-11-17 23:17:04 +08001012 spin_unlock_irqrestore(&port->lock, flags);
1013}
1014
Qipan Li8316d042013-08-19 11:47:53 +08001015static unsigned int sirfsoc_uart_init_tx_dma(struct uart_port *port)
1016{
1017 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1018 dma_cap_mask_t dma_mask;
1019 struct dma_slave_config tx_slv_cfg = {
1020 .dst_maxburst = 2,
1021 };
1022
1023 dma_cap_zero(dma_mask);
1024 dma_cap_set(DMA_SLAVE, dma_mask);
1025 sirfport->tx_dma_chan = dma_request_channel(dma_mask,
1026 (dma_filter_fn)sirfsoc_dma_filter_id,
1027 (void *)sirfport->tx_dma_no);
1028 if (!sirfport->tx_dma_chan) {
1029 dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
1030 sirfport->tx_dma_no);
1031 return -EPROBE_DEFER;
1032 }
1033 dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
1034
1035 return 0;
1036}
1037
1038static unsigned int sirfsoc_uart_init_rx_dma(struct uart_port *port)
1039{
1040 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1041 dma_cap_mask_t dma_mask;
1042 int ret;
1043 int i, j;
1044 struct dma_slave_config slv_cfg = {
1045 .src_maxburst = 2,
1046 };
1047
1048 dma_cap_zero(dma_mask);
1049 dma_cap_set(DMA_SLAVE, dma_mask);
1050 sirfport->rx_dma_chan = dma_request_channel(dma_mask,
1051 (dma_filter_fn)sirfsoc_dma_filter_id,
1052 (void *)sirfport->rx_dma_no);
1053 if (!sirfport->rx_dma_chan) {
1054 dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
1055 sirfport->rx_dma_no);
1056 ret = -EPROBE_DEFER;
1057 goto request_err;
1058 }
1059 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
1060 sirfport->rx_dma_items[i].xmit.buf =
1061 dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1062 &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
1063 if (!sirfport->rx_dma_items[i].xmit.buf) {
1064 dev_err(port->dev, "Uart alloc bufa failed\n");
1065 ret = -ENOMEM;
1066 goto alloc_coherent_err;
1067 }
1068 sirfport->rx_dma_items[i].xmit.head =
1069 sirfport->rx_dma_items[i].xmit.tail = 0;
1070 }
1071 dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
1072
1073 return 0;
1074alloc_coherent_err:
1075 for (j = 0; j < i; j++)
1076 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1077 sirfport->rx_dma_items[j].xmit.buf,
1078 sirfport->rx_dma_items[j].dma_addr);
1079 dma_release_channel(sirfport->rx_dma_chan);
1080request_err:
1081 return ret;
1082}
1083
1084static void sirfsoc_uart_uninit_tx_dma(struct sirfsoc_uart_port *sirfport)
1085{
1086 dmaengine_terminate_all(sirfport->tx_dma_chan);
1087 dma_release_channel(sirfport->tx_dma_chan);
1088}
1089
1090static void sirfsoc_uart_uninit_rx_dma(struct sirfsoc_uart_port *sirfport)
1091{
1092 int i;
1093 struct uart_port *port = &sirfport->port;
1094 dmaengine_terminate_all(sirfport->rx_dma_chan);
1095 dma_release_channel(sirfport->rx_dma_chan);
1096 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
1097 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1098 sirfport->rx_dma_items[i].xmit.buf,
1099 sirfport->rx_dma_items[i].dma_addr);
1100}
1101
Rong Wang161e7732011-11-17 23:17:04 +08001102static int sirfsoc_uart_startup(struct uart_port *port)
1103{
1104 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li15cdcb12013-08-19 11:47:52 +08001105 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001106 unsigned int index = port->line;
1107 int ret;
1108 set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
1109 ret = request_irq(port->irq,
1110 sirfsoc_uart_isr,
1111 0,
1112 SIRFUART_PORT_NAME,
1113 sirfport);
1114 if (ret != 0) {
1115 dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
1116 index, port->irq);
1117 goto irq_err;
1118 }
Qipan Li15cdcb12013-08-19 11:47:52 +08001119
1120 /* initial hardware settings */
1121 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
1122 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
1123 SIRFUART_IO_MODE);
1124 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
1125 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
1126 SIRFUART_IO_MODE);
1127 wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
1128 wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
1129 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
1130 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1131 wr_regl(port, ureg->sirfsoc_mode1,
1132 SIRFSOC_USP_ENDIAN_CTRL_LSBF |
1133 SIRFSOC_USP_EN);
1134 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
1135 wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
1136 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
1137 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
1138 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
1139 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
Qipan Li2eb56182013-08-15 06:52:15 +08001140
Qipan Li8316d042013-08-19 11:47:53 +08001141 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
1142 ret = sirfsoc_uart_init_rx_dma(port);
1143 if (ret)
1144 goto init_rx_err;
1145 wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
1146 SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
1147 SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
1148 SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
1149 }
1150 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
1151 sirfsoc_uart_init_tx_dma(port);
1152 sirfport->tx_dma_state = TX_DMA_IDLE;
1153 wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
1154 SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
1155 SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
1156 SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
1157 }
Qipan Li2eb56182013-08-15 06:52:15 +08001158 sirfport->ms_enabled = false;
1159 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1160 sirfport->hw_flow_ctrl) {
1161 set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
1162 IRQF_VALID | IRQF_NOAUTOEN);
1163 ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
1164 sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
1165 IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
1166 if (ret != 0) {
1167 dev_err(port->dev, "UART-USP:request gpio irq fail\n");
1168 goto init_rx_err;
1169 }
1170 }
1171
Rong Wang161e7732011-11-17 23:17:04 +08001172 enable_irq(port->irq);
Qipan Li2eb56182013-08-15 06:52:15 +08001173
Qipan Li15cdcb12013-08-19 11:47:52 +08001174 return 0;
Qipan Li2eb56182013-08-15 06:52:15 +08001175init_rx_err:
1176 free_irq(port->irq, sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001177irq_err:
1178 return ret;
1179}
1180
1181static void sirfsoc_uart_shutdown(struct uart_port *port)
1182{
1183 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +08001184 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Barry Song909102d2013-08-07 13:35:38 +08001185 if (!sirfport->is_marco)
Qipan Li5df83112013-08-12 18:15:35 +08001186 wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
Barry Song909102d2013-08-07 13:35:38 +08001187 else
1188 wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
1189
Rong Wang161e7732011-11-17 23:17:04 +08001190 free_irq(port->irq, sirfport);
Qipan Li2eb56182013-08-15 06:52:15 +08001191 if (sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +08001192 sirfsoc_uart_disable_ms(port);
Qipan Li2eb56182013-08-15 06:52:15 +08001193 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1194 sirfport->hw_flow_ctrl) {
1195 gpio_set_value(sirfport->rts_gpio, 1);
1196 free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001197 }
Qipan Li8316d042013-08-19 11:47:53 +08001198 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
1199 sirfsoc_uart_uninit_rx_dma(sirfport);
1200 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
1201 sirfsoc_uart_uninit_tx_dma(sirfport);
1202 sirfport->tx_dma_state = TX_DMA_IDLE;
1203 }
Rong Wang161e7732011-11-17 23:17:04 +08001204}
1205
1206static const char *sirfsoc_uart_type(struct uart_port *port)
1207{
1208 return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
1209}
1210
1211static int sirfsoc_uart_request_port(struct uart_port *port)
1212{
Qipan Li5df83112013-08-12 18:15:35 +08001213 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1214 struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
Rong Wang161e7732011-11-17 23:17:04 +08001215 void *ret;
1216 ret = request_mem_region(port->mapbase,
Qipan Li5df83112013-08-12 18:15:35 +08001217 SIRFUART_MAP_SIZE, uart_param->port_name);
Rong Wang161e7732011-11-17 23:17:04 +08001218 return ret ? 0 : -EBUSY;
1219}
1220
1221static void sirfsoc_uart_release_port(struct uart_port *port)
1222{
1223 release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
1224}
1225
1226static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
1227{
1228 if (flags & UART_CONFIG_TYPE) {
1229 port->type = SIRFSOC_PORT_TYPE;
1230 sirfsoc_uart_request_port(port);
1231 }
1232}
1233
1234static struct uart_ops sirfsoc_uart_ops = {
1235 .tx_empty = sirfsoc_uart_tx_empty,
1236 .get_mctrl = sirfsoc_uart_get_mctrl,
1237 .set_mctrl = sirfsoc_uart_set_mctrl,
1238 .stop_tx = sirfsoc_uart_stop_tx,
1239 .start_tx = sirfsoc_uart_start_tx,
1240 .stop_rx = sirfsoc_uart_stop_rx,
1241 .enable_ms = sirfsoc_uart_enable_ms,
1242 .break_ctl = sirfsoc_uart_break_ctl,
1243 .startup = sirfsoc_uart_startup,
1244 .shutdown = sirfsoc_uart_shutdown,
1245 .set_termios = sirfsoc_uart_set_termios,
1246 .type = sirfsoc_uart_type,
1247 .release_port = sirfsoc_uart_release_port,
1248 .request_port = sirfsoc_uart_request_port,
1249 .config_port = sirfsoc_uart_config_port,
1250};
1251
1252#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
Qipan Li5df83112013-08-12 18:15:35 +08001253static int __init
1254sirfsoc_uart_console_setup(struct console *co, char *options)
Rong Wang161e7732011-11-17 23:17:04 +08001255{
1256 unsigned int baud = 115200;
1257 unsigned int bits = 8;
1258 unsigned int parity = 'n';
1259 unsigned int flow = 'n';
1260 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
Qipan Li5df83112013-08-12 18:15:35 +08001261 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1262 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001263 if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
1264 return -EINVAL;
1265
1266 if (!port->mapbase)
1267 return -ENODEV;
1268
Qipan Li5df83112013-08-12 18:15:35 +08001269 /* enable usp in mode1 register */
1270 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1271 wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
1272 SIRFSOC_USP_ENDIAN_CTRL_LSBF);
Rong Wang161e7732011-11-17 23:17:04 +08001273 if (options)
1274 uart_parse_options(options, &baud, &parity, &bits, &flow);
1275 port->cons = co;
Qipan Li5df83112013-08-12 18:15:35 +08001276
Qipan Li8316d042013-08-19 11:47:53 +08001277 /* default console tx/rx transfer using io mode */
1278 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1279 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
Rong Wang161e7732011-11-17 23:17:04 +08001280 return uart_set_options(port, co, baud, parity, bits, flow);
1281}
1282
1283static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
1284{
Qipan Li5df83112013-08-12 18:15:35 +08001285 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1286 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
1287 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +08001288 while (rd_regl(port,
Qipan Li5df83112013-08-12 18:15:35 +08001289 ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
Rong Wang161e7732011-11-17 23:17:04 +08001290 cpu_relax();
Qipan Li5df83112013-08-12 18:15:35 +08001291 wr_regb(port, ureg->sirfsoc_tx_fifo_data, ch);
Rong Wang161e7732011-11-17 23:17:04 +08001292}
1293
1294static void sirfsoc_uart_console_write(struct console *co, const char *s,
1295 unsigned int count)
1296{
1297 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
1298 uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
1299}
1300
1301static struct console sirfsoc_uart_console = {
1302 .name = SIRFSOC_UART_NAME,
1303 .device = uart_console_device,
1304 .flags = CON_PRINTBUFFER,
1305 .index = -1,
1306 .write = sirfsoc_uart_console_write,
1307 .setup = sirfsoc_uart_console_setup,
1308 .data = &sirfsoc_uart_drv,
1309};
1310
1311static int __init sirfsoc_uart_console_init(void)
1312{
1313 register_console(&sirfsoc_uart_console);
1314 return 0;
1315}
1316console_initcall(sirfsoc_uart_console_init);
1317#endif
1318
1319static struct uart_driver sirfsoc_uart_drv = {
1320 .owner = THIS_MODULE,
1321 .driver_name = SIRFUART_PORT_NAME,
1322 .nr = SIRFSOC_UART_NR,
1323 .dev_name = SIRFSOC_UART_NAME,
1324 .major = SIRFSOC_UART_MAJOR,
1325 .minor = SIRFSOC_UART_MINOR,
1326#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
1327 .cons = &sirfsoc_uart_console,
1328#else
1329 .cons = NULL,
1330#endif
1331};
1332
Qipan Li5df83112013-08-12 18:15:35 +08001333static struct of_device_id sirfsoc_uart_ids[] = {
1334 { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
1335 { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
1336 { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
1337 {}
1338};
1339MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
1340
Jingoo Hanada1f442013-08-08 17:41:43 +09001341static int sirfsoc_uart_probe(struct platform_device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001342{
1343 struct sirfsoc_uart_port *sirfport;
1344 struct uart_port *port;
1345 struct resource *res;
1346 int ret;
Qipan Li5df83112013-08-12 18:15:35 +08001347 const struct of_device_id *match;
Rong Wang161e7732011-11-17 23:17:04 +08001348
Qipan Li5df83112013-08-12 18:15:35 +08001349 match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
Rong Wang161e7732011-11-17 23:17:04 +08001350 if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
1351 dev_err(&pdev->dev,
1352 "Unable to find cell-index in uart node.\n");
1353 ret = -EFAULT;
1354 goto err;
1355 }
Qipan Li5df83112013-08-12 18:15:35 +08001356 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
1357 pdev->id += ((struct sirfsoc_uart_register *)
1358 match->data)->uart_param.register_uart_nr;
Rong Wang161e7732011-11-17 23:17:04 +08001359 sirfport = &sirfsoc_uart_ports[pdev->id];
1360 port = &sirfport->port;
1361 port->dev = &pdev->dev;
1362 port->private_data = sirfport;
Qipan Li5df83112013-08-12 18:15:35 +08001363 sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
Rong Wang161e7732011-11-17 23:17:04 +08001364
Qipan Li2eb56182013-08-15 06:52:15 +08001365 sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
1366 "sirf,uart-has-rtscts");
Qipan Li8316d042013-08-19 11:47:53 +08001367 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001368 sirfport->uart_reg->uart_type = SIRF_REAL_UART;
Qipan Li8316d042013-08-19 11:47:53 +08001369 if (of_property_read_u32(pdev->dev.of_node,
1370 "sirf,uart-dma-rx-channel",
1371 &sirfport->rx_dma_no))
1372 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1373 if (of_property_read_u32(pdev->dev.of_node,
1374 "sirf,uart-dma-tx-channel",
1375 &sirfport->tx_dma_no))
1376 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
1377 }
Qipan Li2eb56182013-08-15 06:52:15 +08001378 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001379 sirfport->uart_reg->uart_type = SIRF_USP_UART;
Qipan Li8316d042013-08-19 11:47:53 +08001380 if (of_property_read_u32(pdev->dev.of_node,
1381 "sirf,usp-dma-rx-channel",
1382 &sirfport->rx_dma_no))
1383 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1384 if (of_property_read_u32(pdev->dev.of_node,
1385 "sirf,usp-dma-tx-channel",
1386 &sirfport->tx_dma_no))
1387 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
Qipan Li2eb56182013-08-15 06:52:15 +08001388 if (!sirfport->hw_flow_ctrl)
1389 goto usp_no_flow_control;
1390 if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
1391 sirfport->cts_gpio = of_get_named_gpio(
1392 pdev->dev.of_node, "cts-gpios", 0);
1393 else
1394 sirfport->cts_gpio = -1;
1395 if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
1396 sirfport->rts_gpio = of_get_named_gpio(
1397 pdev->dev.of_node, "rts-gpios", 0);
1398 else
1399 sirfport->rts_gpio = -1;
1400
1401 if ((!gpio_is_valid(sirfport->cts_gpio) ||
1402 !gpio_is_valid(sirfport->rts_gpio))) {
1403 ret = -EINVAL;
1404 dev_err(&pdev->dev,
Qipan Li67bc3062013-08-19 11:47:51 +08001405 "Usp flow control must have cts and rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001406 goto err;
1407 }
1408 ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001409 "usp-cts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001410 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001411 dev_err(&pdev->dev, "Unable request cts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001412 goto err;
1413 }
1414 gpio_direction_input(sirfport->cts_gpio);
1415 ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001416 "usp-rts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001417 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001418 dev_err(&pdev->dev, "Unable request rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001419 goto err;
1420 }
1421 gpio_direction_output(sirfport->rts_gpio, 1);
1422 }
1423usp_no_flow_control:
Barry Song909102d2013-08-07 13:35:38 +08001424 if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
1425 sirfport->is_marco = true;
1426
Rong Wang161e7732011-11-17 23:17:04 +08001427 if (of_property_read_u32(pdev->dev.of_node,
1428 "fifosize",
1429 &port->fifosize)) {
1430 dev_err(&pdev->dev,
1431 "Unable to find fifosize in uart node.\n");
1432 ret = -EFAULT;
1433 goto err;
1434 }
1435
1436 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1437 if (res == NULL) {
1438 dev_err(&pdev->dev, "Insufficient resources.\n");
1439 ret = -EFAULT;
1440 goto err;
1441 }
Qipan Li8316d042013-08-19 11:47:53 +08001442 spin_lock_init(&sirfport->rx_lock);
1443 spin_lock_init(&sirfport->tx_lock);
1444 tasklet_init(&sirfport->rx_dma_complete_tasklet,
1445 sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
1446 tasklet_init(&sirfport->rx_tmo_process_tasklet,
1447 sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001448 port->mapbase = res->start;
1449 port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1450 if (!port->membase) {
1451 dev_err(&pdev->dev, "Cannot remap resource.\n");
1452 ret = -ENOMEM;
1453 goto err;
1454 }
1455 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1456 if (res == NULL) {
1457 dev_err(&pdev->dev, "Insufficient resources.\n");
1458 ret = -EFAULT;
Julia Lawall9250dd52012-09-01 18:33:09 +02001459 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001460 }
1461 port->irq = res->start;
1462
Barry Songac4ce712013-01-16 14:49:27 +08001463 sirfport->clk = clk_get(&pdev->dev, NULL);
1464 if (IS_ERR(sirfport->clk)) {
1465 ret = PTR_ERR(sirfport->clk);
Barry Songa3437562013-08-15 06:52:14 +08001466 goto err;
Barry Songac4ce712013-01-16 14:49:27 +08001467 }
1468 clk_prepare_enable(sirfport->clk);
1469 port->uartclk = clk_get_rate(sirfport->clk);
1470
Rong Wang161e7732011-11-17 23:17:04 +08001471 port->ops = &sirfsoc_uart_ops;
1472 spin_lock_init(&port->lock);
1473
1474 platform_set_drvdata(pdev, sirfport);
1475 ret = uart_add_one_port(&sirfsoc_uart_drv, port);
1476 if (ret != 0) {
1477 dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
1478 goto port_err;
1479 }
1480
1481 return 0;
1482
1483port_err:
Barry Songac4ce712013-01-16 14:49:27 +08001484 clk_disable_unprepare(sirfport->clk);
1485 clk_put(sirfport->clk);
Rong Wang161e7732011-11-17 23:17:04 +08001486err:
1487 return ret;
1488}
1489
1490static int sirfsoc_uart_remove(struct platform_device *pdev)
1491{
1492 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1493 struct uart_port *port = &sirfport->port;
Barry Songac4ce712013-01-16 14:49:27 +08001494 clk_disable_unprepare(sirfport->clk);
1495 clk_put(sirfport->clk);
Rong Wang161e7732011-11-17 23:17:04 +08001496 uart_remove_one_port(&sirfsoc_uart_drv, port);
1497 return 0;
1498}
1499
1500static int
1501sirfsoc_uart_suspend(struct platform_device *pdev, pm_message_t state)
1502{
1503 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1504 struct uart_port *port = &sirfport->port;
1505 uart_suspend_port(&sirfsoc_uart_drv, port);
1506 return 0;
1507}
1508
1509static int sirfsoc_uart_resume(struct platform_device *pdev)
1510{
1511 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1512 struct uart_port *port = &sirfport->port;
1513 uart_resume_port(&sirfsoc_uart_drv, port);
1514 return 0;
1515}
1516
Rong Wang161e7732011-11-17 23:17:04 +08001517static struct platform_driver sirfsoc_uart_driver = {
1518 .probe = sirfsoc_uart_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001519 .remove = sirfsoc_uart_remove,
Rong Wang161e7732011-11-17 23:17:04 +08001520 .suspend = sirfsoc_uart_suspend,
1521 .resume = sirfsoc_uart_resume,
1522 .driver = {
1523 .name = SIRFUART_PORT_NAME,
1524 .owner = THIS_MODULE,
1525 .of_match_table = sirfsoc_uart_ids,
1526 },
1527};
1528
1529static int __init sirfsoc_uart_init(void)
1530{
1531 int ret = 0;
1532
1533 ret = uart_register_driver(&sirfsoc_uart_drv);
1534 if (ret)
1535 goto out;
1536
1537 ret = platform_driver_register(&sirfsoc_uart_driver);
1538 if (ret)
1539 uart_unregister_driver(&sirfsoc_uart_drv);
1540out:
1541 return ret;
1542}
1543module_init(sirfsoc_uart_init);
1544
1545static void __exit sirfsoc_uart_exit(void)
1546{
1547 platform_driver_unregister(&sirfsoc_uart_driver);
1548 uart_unregister_driver(&sirfsoc_uart_drv);
1549}
1550module_exit(sirfsoc_uart_exit);
1551
1552MODULE_LICENSE("GPL v2");
1553MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
1554MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");