blob: 9030495509f825f9b40c4ae8684af4fed040ddc6 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/init.h>
15#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010017#include <linux/sysdev.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010020
21#include <asm/hardware.h>
22#include <asm/irq.h>
23#include <asm/arch/irqs.h>
24#include <asm/arch/gpio.h>
25#include <asm/mach/irq.h>
26
27#include <asm/io.h>
28
29/*
30 * OMAP1510 GPIO registers
31 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010032#define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033#define OMAP1510_GPIO_DATA_INPUT 0x00
34#define OMAP1510_GPIO_DATA_OUTPUT 0x04
35#define OMAP1510_GPIO_DIR_CONTROL 0x08
36#define OMAP1510_GPIO_INT_CONTROL 0x0c
37#define OMAP1510_GPIO_INT_MASK 0x10
38#define OMAP1510_GPIO_INT_STATUS 0x14
39#define OMAP1510_GPIO_PIN_CONTROL 0x18
40
41#define OMAP1510_IH_GPIO_BASE 64
42
43/*
44 * OMAP1610 specific GPIO registers
45 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010046#define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
47#define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
48#define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
49#define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010050#define OMAP1610_GPIO_REVISION 0x0000
51#define OMAP1610_GPIO_SYSCONFIG 0x0010
52#define OMAP1610_GPIO_SYSSTATUS 0x0014
53#define OMAP1610_GPIO_IRQSTATUS1 0x0018
54#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010055#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056#define OMAP1610_GPIO_DATAIN 0x002c
57#define OMAP1610_GPIO_DATAOUT 0x0030
58#define OMAP1610_GPIO_DIRECTION 0x0034
59#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
60#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
61#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010062#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010063#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
64#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
67
68/*
69 * OMAP730 specific GPIO registers
70 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010071#define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
72#define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
73#define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
74#define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
75#define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
76#define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010077#define OMAP730_GPIO_DATA_INPUT 0x00
78#define OMAP730_GPIO_DATA_OUTPUT 0x04
79#define OMAP730_GPIO_DIR_CONTROL 0x08
80#define OMAP730_GPIO_INT_CONTROL 0x0c
81#define OMAP730_GPIO_INT_MASK 0x10
82#define OMAP730_GPIO_INT_STATUS 0x14
83
Tony Lindgren92105bb2005-09-07 17:20:26 +010084/*
85 * omap24xx specific GPIO registers
86 */
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080087#define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
88#define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
89#define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
90#define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
91
92#define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
93#define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
94#define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
95#define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
96#define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
97
Tony Lindgren92105bb2005-09-07 17:20:26 +010098#define OMAP24XX_GPIO_REVISION 0x0000
99#define OMAP24XX_GPIO_SYSCONFIG 0x0010
100#define OMAP24XX_GPIO_SYSSTATUS 0x0014
101#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300102#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
103#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104#define OMAP24XX_GPIO_IRQENABLE1 0x001c
105#define OMAP24XX_GPIO_CTRL 0x0030
106#define OMAP24XX_GPIO_OE 0x0034
107#define OMAP24XX_GPIO_DATAIN 0x0038
108#define OMAP24XX_GPIO_DATAOUT 0x003c
109#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
110#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
111#define OMAP24XX_GPIO_RISINGDETECT 0x0048
112#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700113#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
114#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100115#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
116#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
117#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
118#define OMAP24XX_GPIO_SETWKUENA 0x0084
119#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
120#define OMAP24XX_GPIO_SETDATAOUT 0x0094
121
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800122/*
123 * omap34xx specific GPIO registers
124 */
125
126#define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
127#define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
128#define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
129#define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
130#define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
131#define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
132
133
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100135 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136 u16 irq;
137 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100138 int method;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139 u32 reserved_map;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800140#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 u32 suspend_wakeup;
142 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800143#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800144#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800145 u32 non_wakeup_gpios;
146 u32 enabled_non_wakeup_gpios;
147
148 u32 saved_datain;
149 u32 saved_fallingdetect;
150 u32 saved_risingdetect;
151#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100152 spinlock_t lock;
153};
154
155#define METHOD_MPUIO 0
156#define METHOD_GPIO_1510 1
157#define METHOD_GPIO_1610 2
158#define METHOD_GPIO_730 3
Tony Lindgren92105bb2005-09-07 17:20:26 +0100159#define METHOD_GPIO_24XX 4
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100160
Tony Lindgren92105bb2005-09-07 17:20:26 +0100161#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162static struct gpio_bank gpio_bank_1610[5] = {
163 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
164 { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
165 { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
166 { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
167 { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
168};
169#endif
170
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000171#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100172static struct gpio_bank gpio_bank_1510[2] = {
173 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
174 { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
175};
176#endif
177
178#ifdef CONFIG_ARCH_OMAP730
179static struct gpio_bank gpio_bank_730[7] = {
180 { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
181 { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
182 { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
183 { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
184 { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
185 { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
186 { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
187};
188#endif
189
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800191
192static struct gpio_bank gpio_bank_242x[4] = {
193 { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
194 { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
195 { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
196 { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100197};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800198
199static struct gpio_bank gpio_bank_243x[5] = {
200 { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
201 { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
202 { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
203 { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
204 { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
205};
206
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207#endif
208
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800209#ifdef CONFIG_ARCH_OMAP34XX
210static struct gpio_bank gpio_bank_34xx[6] = {
211 { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
212 { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
213 { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
214 { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
215 { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
216 { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
217};
218
219#endif
220
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100221static struct gpio_bank *gpio_bank;
222static int gpio_bank_count;
223
224static inline struct gpio_bank *get_gpio_bank(int gpio)
225{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100226 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100227 if (OMAP_GPIO_IS_MPUIO(gpio))
228 return &gpio_bank[0];
229 return &gpio_bank[1];
230 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100231 if (cpu_is_omap16xx()) {
232 if (OMAP_GPIO_IS_MPUIO(gpio))
233 return &gpio_bank[0];
234 return &gpio_bank[1 + (gpio >> 4)];
235 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100236 if (cpu_is_omap730()) {
237 if (OMAP_GPIO_IS_MPUIO(gpio))
238 return &gpio_bank[0];
239 return &gpio_bank[1 + (gpio >> 5)];
240 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100241 if (cpu_is_omap24xx())
242 return &gpio_bank[gpio >> 5];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800243 if (cpu_is_omap34xx())
244 return &gpio_bank[gpio >> 5];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100245}
246
247static inline int get_gpio_index(int gpio)
248{
249 if (cpu_is_omap730())
250 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100251 if (cpu_is_omap24xx())
252 return gpio & 0x1f;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800253 if (cpu_is_omap34xx())
254 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100255 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100256}
257
258static inline int gpio_valid(int gpio)
259{
260 if (gpio < 0)
261 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800262 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300263 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264 return -1;
265 return 0;
266 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100267 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100268 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100269 if ((cpu_is_omap16xx()) && gpio < 64)
270 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 if (cpu_is_omap730() && gpio < 192)
272 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100273 if (cpu_is_omap24xx() && gpio < 128)
274 return 0;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800275 if (cpu_is_omap34xx() && gpio < 160)
276 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100277 return -1;
278}
279
280static int check_gpio(int gpio)
281{
282 if (unlikely(gpio_valid(gpio)) < 0) {
283 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
284 dump_stack();
285 return -1;
286 }
287 return 0;
288}
289
290static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
291{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100292 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100293 u32 l;
294
295 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800296#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100297 case METHOD_MPUIO:
298 reg += OMAP_MPUIO_IO_CNTL;
299 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800300#endif
301#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100302 case METHOD_GPIO_1510:
303 reg += OMAP1510_GPIO_DIR_CONTROL;
304 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800305#endif
306#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100307 case METHOD_GPIO_1610:
308 reg += OMAP1610_GPIO_DIRECTION;
309 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800310#endif
311#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100312 case METHOD_GPIO_730:
313 reg += OMAP730_GPIO_DIR_CONTROL;
314 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800315#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800316#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100317 case METHOD_GPIO_24XX:
318 reg += OMAP24XX_GPIO_OE;
319 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800320#endif
321 default:
322 WARN_ON(1);
323 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100324 }
325 l = __raw_readl(reg);
326 if (is_input)
327 l |= 1 << gpio;
328 else
329 l &= ~(1 << gpio);
330 __raw_writel(l, reg);
331}
332
333void omap_set_gpio_direction(int gpio, int is_input)
334{
335 struct gpio_bank *bank;
336
337 if (check_gpio(gpio) < 0)
338 return;
339 bank = get_gpio_bank(gpio);
340 spin_lock(&bank->lock);
341 _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
342 spin_unlock(&bank->lock);
343}
344
345static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
346{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100347 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100348 u32 l = 0;
349
350 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800351#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100352 case METHOD_MPUIO:
353 reg += OMAP_MPUIO_OUTPUT;
354 l = __raw_readl(reg);
355 if (enable)
356 l |= 1 << gpio;
357 else
358 l &= ~(1 << gpio);
359 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800360#endif
361#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100362 case METHOD_GPIO_1510:
363 reg += OMAP1510_GPIO_DATA_OUTPUT;
364 l = __raw_readl(reg);
365 if (enable)
366 l |= 1 << gpio;
367 else
368 l &= ~(1 << gpio);
369 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800370#endif
371#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100372 case METHOD_GPIO_1610:
373 if (enable)
374 reg += OMAP1610_GPIO_SET_DATAOUT;
375 else
376 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
377 l = 1 << gpio;
378 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800379#endif
380#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381 case METHOD_GPIO_730:
382 reg += OMAP730_GPIO_DATA_OUTPUT;
383 l = __raw_readl(reg);
384 if (enable)
385 l |= 1 << gpio;
386 else
387 l &= ~(1 << gpio);
388 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800389#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800390#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100391 case METHOD_GPIO_24XX:
392 if (enable)
393 reg += OMAP24XX_GPIO_SETDATAOUT;
394 else
395 reg += OMAP24XX_GPIO_CLEARDATAOUT;
396 l = 1 << gpio;
397 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800398#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800400 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100401 return;
402 }
403 __raw_writel(l, reg);
404}
405
406void omap_set_gpio_dataout(int gpio, int enable)
407{
408 struct gpio_bank *bank;
409
410 if (check_gpio(gpio) < 0)
411 return;
412 bank = get_gpio_bank(gpio);
413 spin_lock(&bank->lock);
414 _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
415 spin_unlock(&bank->lock);
416}
417
418int omap_get_gpio_datain(int gpio)
419{
420 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422
423 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800424 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100425 bank = get_gpio_bank(gpio);
426 reg = bank->base;
427 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800428#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100429 case METHOD_MPUIO:
430 reg += OMAP_MPUIO_INPUT_LATCH;
431 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800432#endif
433#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100434 case METHOD_GPIO_1510:
435 reg += OMAP1510_GPIO_DATA_INPUT;
436 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800437#endif
438#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100439 case METHOD_GPIO_1610:
440 reg += OMAP1610_GPIO_DATAIN;
441 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800442#endif
443#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100444 case METHOD_GPIO_730:
445 reg += OMAP730_GPIO_DATA_INPUT;
446 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800447#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800448#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100449 case METHOD_GPIO_24XX:
450 reg += OMAP24XX_GPIO_DATAIN;
451 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800452#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800454 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100456 return (__raw_readl(reg)
457 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100458}
459
Tony Lindgren92105bb2005-09-07 17:20:26 +0100460#define MOD_REG_BIT(reg, bit_mask, set) \
461do { \
462 int l = __raw_readl(base + reg); \
463 if (set) l |= bit_mask; \
464 else l &= ~bit_mask; \
465 __raw_writel(l, base + reg); \
466} while(0)
467
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700468void omap_set_gpio_debounce(int gpio, int enable)
469{
470 struct gpio_bank *bank;
471 void __iomem *reg;
472 u32 val, l = 1 << get_gpio_index(gpio);
473
474 if (cpu_class_is_omap1())
475 return;
476
477 bank = get_gpio_bank(gpio);
478 reg = bank->base;
479
480 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
481 val = __raw_readl(reg);
482
483 if (enable)
484 val |= l;
485 else
486 val &= ~l;
487
488 __raw_writel(val, reg);
489}
490EXPORT_SYMBOL(omap_set_gpio_debounce);
491
492void omap_set_gpio_debounce_time(int gpio, int enc_time)
493{
494 struct gpio_bank *bank;
495 void __iomem *reg;
496
497 if (cpu_class_is_omap1())
498 return;
499
500 bank = get_gpio_bank(gpio);
501 reg = bank->base;
502
503 enc_time &= 0xff;
504 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
505 __raw_writel(enc_time, reg);
506}
507EXPORT_SYMBOL(omap_set_gpio_debounce_time);
508
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800509#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700510static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
511 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100512{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800513 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100514 u32 gpio_bit = 1 << gpio;
515
516 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100517 trigger & __IRQT_LOWLVL);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100518 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100519 trigger & __IRQT_HIGHLVL);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100520 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100521 trigger & __IRQT_RISEDGE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100522 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100523 trigger & __IRQT_FALEDGE);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700524
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800525 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
526 if (trigger != 0)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700527 __raw_writel(1 << gpio, bank->base
528 + OMAP24XX_GPIO_SETWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800529 else
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700530 __raw_writel(1 << gpio, bank->base
531 + OMAP24XX_GPIO_CLEARWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800532 } else {
533 if (trigger != 0)
534 bank->enabled_non_wakeup_gpios |= gpio_bit;
535 else
536 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
537 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700538
539 /*
540 * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
541 * level triggering requested.
542 */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100543}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800544#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100545
546static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
547{
548 void __iomem *reg = bank->base;
549 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100550
551 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800552#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100553 case METHOD_MPUIO:
554 reg += OMAP_MPUIO_GPIO_INT_EDGE;
555 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100556 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100557 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100558 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100559 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100560 else
561 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800563#endif
564#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565 case METHOD_GPIO_1510:
566 reg += OMAP1510_GPIO_INT_CONTROL;
567 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100568 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100569 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100570 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100571 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100572 else
573 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100574 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800575#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800576#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100578 if (gpio & 0x08)
579 reg += OMAP1610_GPIO_EDGE_CTRL2;
580 else
581 reg += OMAP1610_GPIO_EDGE_CTRL1;
582 gpio &= 0x07;
583 l = __raw_readl(reg);
584 l &= ~(3 << (gpio << 1));
Tony Lindgren6e60e792006-04-02 17:46:23 +0100585 if (trigger & __IRQT_RISEDGE)
586 l |= 2 << (gpio << 1);
587 if (trigger & __IRQT_FALEDGE)
588 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800589 if (trigger)
590 /* Enable wake-up during idle for dynamic tick */
591 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
592 else
593 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800595#endif
596#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100597 case METHOD_GPIO_730:
598 reg += OMAP730_GPIO_INT_CONTROL;
599 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100600 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100601 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100602 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100603 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604 else
605 goto bad;
606 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800607#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800608#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609 case METHOD_GPIO_24XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800610 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800612#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100613 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100614 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100616 __raw_writel(l, reg);
617 return 0;
618bad:
619 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100620}
621
Tony Lindgren92105bb2005-09-07 17:20:26 +0100622static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623{
624 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100625 unsigned gpio;
626 int retval;
627
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800628 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100629 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
630 else
631 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632
633 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634 return -EINVAL;
635
David Brownelle5c56ed2006-12-06 17:13:59 -0800636 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100637 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800638
639 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800640 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800641 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100642 return -EINVAL;
643
David Brownell58781012006-12-06 17:14:10 -0800644 bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100645 spin_lock(&bank->lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100646 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800647 if (retval == 0) {
648 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
649 irq_desc[irq].status |= type;
650 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100651 spin_unlock(&bank->lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100652 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653}
654
655static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
656{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100657 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658
659 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800660#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100661 case METHOD_MPUIO:
662 /* MPUIO irqstatus is reset by reading the status register,
663 * so do nothing here */
664 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800665#endif
666#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100667 case METHOD_GPIO_1510:
668 reg += OMAP1510_GPIO_INT_STATUS;
669 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800670#endif
671#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100672 case METHOD_GPIO_1610:
673 reg += OMAP1610_GPIO_IRQSTATUS1;
674 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800675#endif
676#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100677 case METHOD_GPIO_730:
678 reg += OMAP730_GPIO_INT_STATUS;
679 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800680#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800681#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682 case METHOD_GPIO_24XX:
683 reg += OMAP24XX_GPIO_IRQSTATUS1;
684 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800685#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100686 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800687 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100688 return;
689 }
690 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300691
692 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800693#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
694 if (cpu_is_omap24xx() || cpu_is_omap34xx())
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300695 __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800696#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100697}
698
699static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
700{
701 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
702}
703
Imre Deakea6dedd2006-06-26 16:16:00 -0700704static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
705{
706 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700707 int inv = 0;
708 u32 l;
709 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700710
711 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800712#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700713 case METHOD_MPUIO:
714 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700715 mask = 0xffff;
716 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700717 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800718#endif
719#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700720 case METHOD_GPIO_1510:
721 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700722 mask = 0xffff;
723 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700724 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800725#endif
726#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700727 case METHOD_GPIO_1610:
728 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700729 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700730 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800731#endif
732#ifdef CONFIG_ARCH_OMAP730
Imre Deakea6dedd2006-06-26 16:16:00 -0700733 case METHOD_GPIO_730:
734 reg += OMAP730_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700735 mask = 0xffffffff;
736 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700737 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800738#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800739#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Imre Deakea6dedd2006-06-26 16:16:00 -0700740 case METHOD_GPIO_24XX:
741 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700742 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700743 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800744#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700745 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800746 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700747 return 0;
748 }
749
Imre Deak99c47702006-06-26 16:16:07 -0700750 l = __raw_readl(reg);
751 if (inv)
752 l = ~l;
753 l &= mask;
754 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700755}
756
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100757static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
758{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100759 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100760 u32 l;
761
762 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800763#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100764 case METHOD_MPUIO:
765 reg += OMAP_MPUIO_GPIO_MASKIT;
766 l = __raw_readl(reg);
767 if (enable)
768 l &= ~(gpio_mask);
769 else
770 l |= gpio_mask;
771 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800772#endif
773#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100774 case METHOD_GPIO_1510:
775 reg += OMAP1510_GPIO_INT_MASK;
776 l = __raw_readl(reg);
777 if (enable)
778 l &= ~(gpio_mask);
779 else
780 l |= gpio_mask;
781 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800782#endif
783#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100784 case METHOD_GPIO_1610:
785 if (enable)
786 reg += OMAP1610_GPIO_SET_IRQENABLE1;
787 else
788 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
789 l = gpio_mask;
790 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800791#endif
792#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100793 case METHOD_GPIO_730:
794 reg += OMAP730_GPIO_INT_MASK;
795 l = __raw_readl(reg);
796 if (enable)
797 l &= ~(gpio_mask);
798 else
799 l |= gpio_mask;
800 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800801#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800802#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100803 case METHOD_GPIO_24XX:
804 if (enable)
805 reg += OMAP24XX_GPIO_SETIRQENABLE1;
806 else
807 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
808 l = gpio_mask;
809 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800810#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100811 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800812 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100813 return;
814 }
815 __raw_writel(l, reg);
816}
817
818static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
819{
820 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
821}
822
Tony Lindgren92105bb2005-09-07 17:20:26 +0100823/*
824 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
825 * 1510 does not seem to have a wake-up register. If JTAG is connected
826 * to the target, system will wake up always on GPIO events. While
827 * system is running all registered GPIO interrupts need to have wake-up
828 * enabled. When system is suspended, only selected GPIO interrupts need
829 * to have wake-up enabled.
830 */
831static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
832{
833 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800834#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800835 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100836 case METHOD_GPIO_1610:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100837 spin_lock(&bank->lock);
David Brownell11a78b72006-12-06 17:14:11 -0800838 if (enable) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100839 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800840 enable_irq_wake(bank->irq);
841 } else {
842 disable_irq_wake(bank->irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100843 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800844 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100845 spin_unlock(&bank->lock);
846 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800847#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800848#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800849 case METHOD_GPIO_24XX:
David Brownell11a78b72006-12-06 17:14:11 -0800850 if (bank->non_wakeup_gpios & (1 << gpio)) {
851 printk(KERN_ERR "Unable to modify wakeup on "
852 "non-wakeup GPIO%d\n",
853 (bank - gpio_bank) * 32 + gpio);
854 return -EINVAL;
855 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800856 spin_lock(&bank->lock);
857 if (enable) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800858 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800859 enable_irq_wake(bank->irq);
860 } else {
861 disable_irq_wake(bank->irq);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800862 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800863 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800864 spin_unlock(&bank->lock);
865 return 0;
866#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100867 default:
868 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
869 bank->method);
870 return -EINVAL;
871 }
872}
873
Tony Lindgren4196dd62006-09-25 12:41:38 +0300874static void _reset_gpio(struct gpio_bank *bank, int gpio)
875{
876 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
877 _set_gpio_irqenable(bank, gpio, 0);
878 _clear_gpio_irqstatus(bank, gpio);
879 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
880}
881
Tony Lindgren92105bb2005-09-07 17:20:26 +0100882/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
883static int gpio_wake_enable(unsigned int irq, unsigned int enable)
884{
885 unsigned int gpio = irq - IH_GPIO_BASE;
886 struct gpio_bank *bank;
887 int retval;
888
889 if (check_gpio(gpio) < 0)
890 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -0800891 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100892 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100893
894 return retval;
895}
896
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100897int omap_request_gpio(int gpio)
898{
899 struct gpio_bank *bank;
900
901 if (check_gpio(gpio) < 0)
902 return -EINVAL;
903
904 bank = get_gpio_bank(gpio);
905 spin_lock(&bank->lock);
906 if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
907 printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
908 dump_stack();
909 spin_unlock(&bank->lock);
910 return -1;
911 }
912 bank->reserved_map |= (1 << get_gpio_index(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100913
Tony Lindgren4196dd62006-09-25 12:41:38 +0300914 /* Set trigger to none. You need to enable the desired trigger with
915 * request_irq() or set_irq_type().
916 */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100917 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
918
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000919#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100920 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100921 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100922
Tony Lindgren92105bb2005-09-07 17:20:26 +0100923 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100924 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
925 __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
926 }
927#endif
928 spin_unlock(&bank->lock);
929
930 return 0;
931}
932
933void omap_free_gpio(int gpio)
934{
935 struct gpio_bank *bank;
936
937 if (check_gpio(gpio) < 0)
938 return;
939 bank = get_gpio_bank(gpio);
940 spin_lock(&bank->lock);
941 if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
942 printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
943 dump_stack();
944 spin_unlock(&bank->lock);
945 return;
946 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100947#ifdef CONFIG_ARCH_OMAP16XX
948 if (bank->method == METHOD_GPIO_1610) {
949 /* Disable wake-up during idle for dynamic tick */
950 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
951 __raw_writel(1 << get_gpio_index(gpio), reg);
952 }
953#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800954#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100955 if (bank->method == METHOD_GPIO_24XX) {
956 /* Disable wake-up during idle for dynamic tick */
957 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
958 __raw_writel(1 << get_gpio_index(gpio), reg);
959 }
960#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100961 bank->reserved_map &= ~(1 << get_gpio_index(gpio));
Tony Lindgren4196dd62006-09-25 12:41:38 +0300962 _reset_gpio(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100963 spin_unlock(&bank->lock);
964}
965
966/*
967 * We need to unmask the GPIO bank interrupt as soon as possible to
968 * avoid missing GPIO interrupts for other lines in the bank.
969 * Then we need to mask-read-clear-unmask the triggered GPIO lines
970 * in the bank to avoid missing nested interrupts for a GPIO line.
971 * If we wait to unmask individual GPIO lines in the bank after the
972 * line's interrupt handler has been run, we may miss some nested
973 * interrupts.
974 */
Russell King10dd5ce2006-11-23 11:41:32 +0000975static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100976{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100977 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100978 u32 isr;
979 unsigned int gpio_irq;
980 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700981 u32 retrigger = 0;
982 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100983
984 desc->chip->ack(irq);
985
Thomas Gleixner418ca1f2006-07-01 22:32:41 +0100986 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -0800987#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100988 if (bank->method == METHOD_MPUIO)
989 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -0800990#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000991#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100992 if (bank->method == METHOD_GPIO_1510)
993 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
994#endif
995#if defined(CONFIG_ARCH_OMAP16XX)
996 if (bank->method == METHOD_GPIO_1610)
997 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
998#endif
999#ifdef CONFIG_ARCH_OMAP730
1000 if (bank->method == METHOD_GPIO_730)
1001 isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
1002#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001003#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001004 if (bank->method == METHOD_GPIO_24XX)
1005 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1006#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001007 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001008 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001009 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001010
Imre Deakea6dedd2006-06-26 16:16:00 -07001011 enabled = _get_gpio_irqbank_mask(bank);
1012 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001013
1014 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1015 isr &= 0x0000ffff;
1016
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001017 if (cpu_class_is_omap2()) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001018 level_mask =
1019 __raw_readl(bank->base +
1020 OMAP24XX_GPIO_LEVELDETECT0) |
1021 __raw_readl(bank->base +
1022 OMAP24XX_GPIO_LEVELDETECT1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001023 level_mask &= enabled;
1024 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001025
1026 /* clear edge sensitive interrupts before handler(s) are
1027 called so that we don't miss any interrupt occurred while
1028 executing them */
1029 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1030 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1031 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1032
1033 /* if there is only edge sensitive GPIO pin interrupts
1034 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001035 if (!level_mask && !unmasked) {
1036 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001037 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001038 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001039
Imre Deakea6dedd2006-06-26 16:16:00 -07001040 isr |= retrigger;
1041 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001042 if (!isr)
1043 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001044
Tony Lindgren92105bb2005-09-07 17:20:26 +01001045 gpio_irq = bank->virtual_irq_start;
1046 for (; isr != 0; isr >>= 1, gpio_irq++) {
Russell King10dd5ce2006-11-23 11:41:32 +00001047 struct irq_desc *d;
Imre Deakea6dedd2006-06-26 16:16:00 -07001048 int irq_mask;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001049 if (!(isr & 1))
1050 continue;
1051 d = irq_desc + gpio_irq;
Imre Deakea6dedd2006-06-26 16:16:00 -07001052 /* Don't run the handler if it's already running
1053 * or was disabled lazely.
1054 */
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001055 if (unlikely((d->depth ||
1056 (d->status & IRQ_INPROGRESS)))) {
Imre Deakea6dedd2006-06-26 16:16:00 -07001057 irq_mask = 1 <<
1058 (gpio_irq - bank->virtual_irq_start);
1059 /* The unmasking will be done by
1060 * enable_irq in case it is disabled or
1061 * after returning from the handler if
1062 * it's already running.
1063 */
1064 _enable_gpio_irqbank(bank, irq_mask, 0);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001065 if (!d->depth) {
Imre Deakea6dedd2006-06-26 16:16:00 -07001066 /* Level triggered interrupts
1067 * won't ever be reentered
1068 */
1069 BUG_ON(level_mask & irq_mask);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001070 d->status |= IRQ_PENDING;
Imre Deakea6dedd2006-06-26 16:16:00 -07001071 }
1072 continue;
1073 }
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001074
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001075 desc_handle_irq(gpio_irq, d);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001076
1077 if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
Imre Deakea6dedd2006-06-26 16:16:00 -07001078 irq_mask = 1 <<
1079 (gpio_irq - bank->virtual_irq_start);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001080 d->status &= ~IRQ_PENDING;
Imre Deakea6dedd2006-06-26 16:16:00 -07001081 _enable_gpio_irqbank(bank, irq_mask, 1);
1082 retrigger |= irq_mask;
1083 }
Tony Lindgren92105bb2005-09-07 17:20:26 +01001084 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001085
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001086 if (cpu_class_is_omap2()) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001087 /* clear level sensitive interrupts after handler(s) */
1088 _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
1089 _clear_gpio_irqbank(bank, isr_saved & level_mask);
1090 _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
1091 }
1092
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001093 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001094 /* if bank has any level sensitive GPIO pin interrupt
1095 configured, we must unmask the bank interrupt only after
1096 handler(s) are executed in order to avoid spurious bank
1097 interrupt */
1098 if (!unmasked)
1099 desc->chip->unmask(irq);
1100
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001101}
1102
Tony Lindgren4196dd62006-09-25 12:41:38 +03001103static void gpio_irq_shutdown(unsigned int irq)
1104{
1105 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001106 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001107
1108 _reset_gpio(bank, gpio);
1109}
1110
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001111static void gpio_ack_irq(unsigned int irq)
1112{
1113 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001114 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001115
1116 _clear_gpio_irqstatus(bank, gpio);
1117}
1118
1119static void gpio_mask_irq(unsigned int irq)
1120{
1121 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001122 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001123
1124 _set_gpio_irqenable(bank, gpio, 0);
1125}
1126
1127static void gpio_unmask_irq(unsigned int irq)
1128{
1129 unsigned int gpio = irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001130 unsigned int gpio_idx = get_gpio_index(gpio);
David Brownell58781012006-12-06 17:14:10 -08001131 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001132
Tony Lindgren92105bb2005-09-07 17:20:26 +01001133 _set_gpio_irqenable(bank, gpio_idx, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001134}
1135
David Brownelle5c56ed2006-12-06 17:13:59 -08001136static struct irq_chip gpio_irq_chip = {
1137 .name = "GPIO",
1138 .shutdown = gpio_irq_shutdown,
1139 .ack = gpio_ack_irq,
1140 .mask = gpio_mask_irq,
1141 .unmask = gpio_unmask_irq,
1142 .set_type = gpio_irq_type,
1143 .set_wake = gpio_wake_enable,
1144};
1145
1146/*---------------------------------------------------------------------*/
1147
1148#ifdef CONFIG_ARCH_OMAP1
1149
1150/* MPUIO uses the always-on 32k clock */
1151
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001152static void mpuio_ack_irq(unsigned int irq)
1153{
1154 /* The ISR is reset automatically, so do nothing here. */
1155}
1156
1157static void mpuio_mask_irq(unsigned int irq)
1158{
1159 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001160 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001161
1162 _set_gpio_irqenable(bank, gpio, 0);
1163}
1164
1165static void mpuio_unmask_irq(unsigned int irq)
1166{
1167 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001168 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001169
1170 _set_gpio_irqenable(bank, gpio, 1);
1171}
1172
David Brownelle5c56ed2006-12-06 17:13:59 -08001173static struct irq_chip mpuio_irq_chip = {
1174 .name = "MPUIO",
1175 .ack = mpuio_ack_irq,
1176 .mask = mpuio_mask_irq,
1177 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001178 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001179#ifdef CONFIG_ARCH_OMAP16XX
1180 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1181 .set_wake = gpio_wake_enable,
1182#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001183};
1184
David Brownelle5c56ed2006-12-06 17:13:59 -08001185
1186#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1187
David Brownell11a78b72006-12-06 17:14:11 -08001188
1189#ifdef CONFIG_ARCH_OMAP16XX
1190
1191#include <linux/platform_device.h>
1192
1193static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
1194{
1195 struct gpio_bank *bank = platform_get_drvdata(pdev);
1196 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
1197
1198 spin_lock(&bank->lock);
1199 bank->saved_wakeup = __raw_readl(mask_reg);
1200 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
1201 spin_unlock(&bank->lock);
1202
1203 return 0;
1204}
1205
1206static int omap_mpuio_resume_early(struct platform_device *pdev)
1207{
1208 struct gpio_bank *bank = platform_get_drvdata(pdev);
1209 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
1210
1211 spin_lock(&bank->lock);
1212 __raw_writel(bank->saved_wakeup, mask_reg);
1213 spin_unlock(&bank->lock);
1214
1215 return 0;
1216}
1217
1218/* use platform_driver for this, now that there's no longer any
1219 * point to sys_device (other than not disturbing old code).
1220 */
1221static struct platform_driver omap_mpuio_driver = {
1222 .suspend_late = omap_mpuio_suspend_late,
1223 .resume_early = omap_mpuio_resume_early,
1224 .driver = {
1225 .name = "mpuio",
1226 },
1227};
1228
1229static struct platform_device omap_mpuio_device = {
1230 .name = "mpuio",
1231 .id = -1,
1232 .dev = {
1233 .driver = &omap_mpuio_driver.driver,
1234 }
1235 /* could list the /proc/iomem resources */
1236};
1237
1238static inline void mpuio_init(void)
1239{
David Brownellfcf126d2007-04-02 12:46:47 -07001240 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1241
David Brownell11a78b72006-12-06 17:14:11 -08001242 if (platform_driver_register(&omap_mpuio_driver) == 0)
1243 (void) platform_device_register(&omap_mpuio_device);
1244}
1245
1246#else
1247static inline void mpuio_init(void) {}
1248#endif /* 16xx */
1249
David Brownelle5c56ed2006-12-06 17:13:59 -08001250#else
1251
1252extern struct irq_chip mpuio_irq_chip;
1253
1254#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001255static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001256
1257#endif
1258
1259/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001260
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001261static int initialized;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001262#if !defined(CONFIG_ARCH_OMAP3)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001263static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001264#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001265
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001266#if defined(CONFIG_ARCH_OMAP2)
1267static struct clk * gpio_fck;
1268#endif
1269
1270#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001271static struct clk * gpio5_ick;
1272static struct clk * gpio5_fck;
1273#endif
1274
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001275#if defined(CONFIG_ARCH_OMAP3)
1276static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
1277static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1278#endif
1279
David Brownell8ba55c52008-02-26 11:10:50 -08001280/* This lock class tells lockdep that GPIO irqs are in a different
1281 * category than their parents, so it won't report false recursion.
1282 */
1283static struct lock_class_key gpio_lock_class;
1284
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001285static int __init _omap_gpio_init(void)
1286{
1287 int i;
1288 struct gpio_bank *bank;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001289#if defined(CONFIG_ARCH_OMAP3)
1290 char clk_name[11];
1291#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001292
1293 initialized = 1;
1294
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001295#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001296 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001297 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1298 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001299 printk("Could not get arm_gpio_ck\n");
1300 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001301 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001302 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001303#endif
1304#if defined(CONFIG_ARCH_OMAP2)
1305 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001306 gpio_ick = clk_get(NULL, "gpios_ick");
1307 if (IS_ERR(gpio_ick))
1308 printk("Could not get gpios_ick\n");
1309 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001310 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001311 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001312 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001313 printk("Could not get gpios_fck\n");
1314 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001315 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001316
1317 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001318 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001319 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001320#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001321 if (cpu_is_omap2430()) {
1322 gpio5_ick = clk_get(NULL, "gpio5_ick");
1323 if (IS_ERR(gpio5_ick))
1324 printk("Could not get gpio5_ick\n");
1325 else
1326 clk_enable(gpio5_ick);
1327 gpio5_fck = clk_get(NULL, "gpio5_fck");
1328 if (IS_ERR(gpio5_fck))
1329 printk("Could not get gpio5_fck\n");
1330 else
1331 clk_enable(gpio5_fck);
1332 }
1333#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001334 }
1335#endif
1336
1337#if defined(CONFIG_ARCH_OMAP3)
1338 if (cpu_is_omap34xx()) {
1339 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1340 sprintf(clk_name, "gpio%d_ick", i + 1);
1341 gpio_iclks[i] = clk_get(NULL, clk_name);
1342 if (IS_ERR(gpio_iclks[i]))
1343 printk(KERN_ERR "Could not get %s\n", clk_name);
1344 else
1345 clk_enable(gpio_iclks[i]);
1346 sprintf(clk_name, "gpio%d_fck", i + 1);
1347 gpio_fclks[i] = clk_get(NULL, clk_name);
1348 if (IS_ERR(gpio_fclks[i]))
1349 printk(KERN_ERR "Could not get %s\n", clk_name);
1350 else
1351 clk_enable(gpio_fclks[i]);
1352 }
1353 }
1354#endif
1355
Tony Lindgren92105bb2005-09-07 17:20:26 +01001356
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001357#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001358 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001359 printk(KERN_INFO "OMAP1510 GPIO hardware\n");
1360 gpio_bank_count = 2;
1361 gpio_bank = gpio_bank_1510;
1362 }
1363#endif
1364#if defined(CONFIG_ARCH_OMAP16XX)
1365 if (cpu_is_omap16xx()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001366 u32 rev;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001367
1368 gpio_bank_count = 5;
1369 gpio_bank = gpio_bank_1610;
1370 rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1371 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1372 (rev >> 4) & 0x0f, rev & 0x0f);
1373 }
1374#endif
1375#ifdef CONFIG_ARCH_OMAP730
1376 if (cpu_is_omap730()) {
1377 printk(KERN_INFO "OMAP730 GPIO hardware\n");
1378 gpio_bank_count = 7;
1379 gpio_bank = gpio_bank_730;
1380 }
1381#endif
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001382
Tony Lindgren92105bb2005-09-07 17:20:26 +01001383#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001384 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001385 int rev;
1386
1387 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001388 gpio_bank = gpio_bank_242x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001389 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001390 printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
1391 (rev >> 4) & 0x0f, rev & 0x0f);
1392 }
1393 if (cpu_is_omap243x()) {
1394 int rev;
1395
1396 gpio_bank_count = 5;
1397 gpio_bank = gpio_bank_243x;
1398 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1399 printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001400 (rev >> 4) & 0x0f, rev & 0x0f);
1401 }
1402#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001403#ifdef CONFIG_ARCH_OMAP34XX
1404 if (cpu_is_omap34xx()) {
1405 int rev;
1406
1407 gpio_bank_count = OMAP34XX_NR_GPIOS;
1408 gpio_bank = gpio_bank_34xx;
1409 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1410 printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
1411 (rev >> 4) & 0x0f, rev & 0x0f);
1412 }
1413#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001414 for (i = 0; i < gpio_bank_count; i++) {
1415 int j, gpio_count = 16;
1416
1417 bank = &gpio_bank[i];
1418 bank->reserved_map = 0;
1419 bank->base = IO_ADDRESS(bank->base);
1420 spin_lock_init(&bank->lock);
David Brownelle5c56ed2006-12-06 17:13:59 -08001421 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001422 omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001423 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001424 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1425 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1426 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001427 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001428 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1429 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001430 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001431 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001432 if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001433 __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
1434 __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
1435
1436 gpio_count = 32; /* 730 has 32-bit GPIOs */
1437 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001438
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001439#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001440 if (bank->method == METHOD_GPIO_24XX) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001441 static const u32 non_wakeup_gpios[] = {
1442 0xe203ffc0, 0x08700040
1443 };
1444
Tony Lindgren92105bb2005-09-07 17:20:26 +01001445 __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
1446 __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001447 __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1448
1449 /* Initialize interface clock ungated, module enabled */
1450 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001451 if (i < ARRAY_SIZE(non_wakeup_gpios))
1452 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001453 gpio_count = 32;
1454 }
1455#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001456 for (j = bank->virtual_irq_start;
1457 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001458 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001459 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001460 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001461 set_irq_chip(j, &mpuio_irq_chip);
1462 else
1463 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001464 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001465 set_irq_flags(j, IRQF_VALID);
1466 }
1467 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1468 set_irq_data(bank->irq, bank);
1469 }
1470
1471 /* Enable system clock for GPIO module.
1472 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001473 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001474 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1475
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001476 /* Enable autoidle for the OCP interface */
1477 if (cpu_is_omap24xx())
1478 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001479 if (cpu_is_omap34xx())
1480 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001481
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001482 return 0;
1483}
1484
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001485#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001486static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1487{
1488 int i;
1489
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001490 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001491 return 0;
1492
1493 for (i = 0; i < gpio_bank_count; i++) {
1494 struct gpio_bank *bank = &gpio_bank[i];
1495 void __iomem *wake_status;
1496 void __iomem *wake_clear;
1497 void __iomem *wake_set;
1498
1499 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001500#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001501 case METHOD_GPIO_1610:
1502 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1503 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1504 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1505 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001506#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001507#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001508 case METHOD_GPIO_24XX:
1509 wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
1510 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1511 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1512 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001513#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001514 default:
1515 continue;
1516 }
1517
1518 spin_lock(&bank->lock);
1519 bank->saved_wakeup = __raw_readl(wake_status);
1520 __raw_writel(0xffffffff, wake_clear);
1521 __raw_writel(bank->suspend_wakeup, wake_set);
1522 spin_unlock(&bank->lock);
1523 }
1524
1525 return 0;
1526}
1527
1528static int omap_gpio_resume(struct sys_device *dev)
1529{
1530 int i;
1531
1532 if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
1533 return 0;
1534
1535 for (i = 0; i < gpio_bank_count; i++) {
1536 struct gpio_bank *bank = &gpio_bank[i];
1537 void __iomem *wake_clear;
1538 void __iomem *wake_set;
1539
1540 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001541#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001542 case METHOD_GPIO_1610:
1543 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1544 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1545 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001546#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001547#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001548 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001549 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1550 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001551 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001552#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001553 default:
1554 continue;
1555 }
1556
1557 spin_lock(&bank->lock);
1558 __raw_writel(0xffffffff, wake_clear);
1559 __raw_writel(bank->saved_wakeup, wake_set);
1560 spin_unlock(&bank->lock);
1561 }
1562
1563 return 0;
1564}
1565
1566static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001567 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001568 .suspend = omap_gpio_suspend,
1569 .resume = omap_gpio_resume,
1570};
1571
1572static struct sys_device omap_gpio_device = {
1573 .id = 0,
1574 .cls = &omap_gpio_sysclass,
1575};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001576
1577#endif
1578
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001579#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001580
1581static int workaround_enabled;
1582
1583void omap2_gpio_prepare_for_retention(void)
1584{
1585 int i, c = 0;
1586
1587 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
1588 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
1589 for (i = 0; i < gpio_bank_count; i++) {
1590 struct gpio_bank *bank = &gpio_bank[i];
1591 u32 l1, l2;
1592
1593 if (!(bank->enabled_non_wakeup_gpios))
1594 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001595#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001596 bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1597 l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1598 l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001599#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001600 bank->saved_fallingdetect = l1;
1601 bank->saved_risingdetect = l2;
1602 l1 &= ~bank->enabled_non_wakeup_gpios;
1603 l2 &= ~bank->enabled_non_wakeup_gpios;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001604#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001605 __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1606 __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001607#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001608 c++;
1609 }
1610 if (!c) {
1611 workaround_enabled = 0;
1612 return;
1613 }
1614 workaround_enabled = 1;
1615}
1616
1617void omap2_gpio_resume_after_retention(void)
1618{
1619 int i;
1620
1621 if (!workaround_enabled)
1622 return;
1623 for (i = 0; i < gpio_bank_count; i++) {
1624 struct gpio_bank *bank = &gpio_bank[i];
1625 u32 l;
1626
1627 if (!(bank->enabled_non_wakeup_gpios))
1628 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001629#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001630 __raw_writel(bank->saved_fallingdetect,
1631 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1632 __raw_writel(bank->saved_risingdetect,
1633 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001634#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001635 /* Check if any of the non-wakeup interrupt GPIOs have changed
1636 * state. If so, generate an IRQ by software. This is
1637 * horribly racy, but it's the best we can do to work around
1638 * this silicon bug. */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001639#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001640 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001641#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001642 l ^= bank->saved_datain;
1643 l &= bank->non_wakeup_gpios;
1644 if (l) {
1645 u32 old0, old1;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001646#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001647 old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1648 old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1649 __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1650 __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1651 __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1652 __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001653#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001654 }
1655 }
1656
1657}
1658
Tony Lindgren92105bb2005-09-07 17:20:26 +01001659#endif
1660
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001661/*
1662 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001663 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001664 */
David Brownell277d58e2006-12-06 17:13:59 -08001665int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001666{
1667 if (!initialized)
1668 return _omap_gpio_init();
1669 else
1670 return 0;
1671}
1672
Tony Lindgren92105bb2005-09-07 17:20:26 +01001673static int __init omap_gpio_sysinit(void)
1674{
1675 int ret = 0;
1676
1677 if (!initialized)
1678 ret = _omap_gpio_init();
1679
David Brownell11a78b72006-12-06 17:14:11 -08001680 mpuio_init();
1681
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001682#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1683 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001684 if (ret == 0) {
1685 ret = sysdev_class_register(&omap_gpio_sysclass);
1686 if (ret == 0)
1687 ret = sysdev_register(&omap_gpio_device);
1688 }
1689 }
1690#endif
1691
1692 return ret;
1693}
1694
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001695EXPORT_SYMBOL(omap_request_gpio);
1696EXPORT_SYMBOL(omap_free_gpio);
1697EXPORT_SYMBOL(omap_set_gpio_direction);
1698EXPORT_SYMBOL(omap_set_gpio_dataout);
1699EXPORT_SYMBOL(omap_get_gpio_datain);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001700
Tony Lindgren92105bb2005-09-07 17:20:26 +01001701arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08001702
1703
1704#ifdef CONFIG_DEBUG_FS
1705
1706#include <linux/debugfs.h>
1707#include <linux/seq_file.h>
1708
1709static int gpio_is_input(struct gpio_bank *bank, int mask)
1710{
1711 void __iomem *reg = bank->base;
1712
1713 switch (bank->method) {
1714 case METHOD_MPUIO:
1715 reg += OMAP_MPUIO_IO_CNTL;
1716 break;
1717 case METHOD_GPIO_1510:
1718 reg += OMAP1510_GPIO_DIR_CONTROL;
1719 break;
1720 case METHOD_GPIO_1610:
1721 reg += OMAP1610_GPIO_DIRECTION;
1722 break;
1723 case METHOD_GPIO_730:
1724 reg += OMAP730_GPIO_DIR_CONTROL;
1725 break;
1726 case METHOD_GPIO_24XX:
1727 reg += OMAP24XX_GPIO_OE;
1728 break;
1729 }
1730 return __raw_readl(reg) & mask;
1731}
1732
1733
1734static int dbg_gpio_show(struct seq_file *s, void *unused)
1735{
1736 unsigned i, j, gpio;
1737
1738 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
1739 struct gpio_bank *bank = gpio_bank + i;
1740 unsigned bankwidth = 16;
1741 u32 mask = 1;
1742
David Brownelle5c56ed2006-12-06 17:13:59 -08001743 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001744 gpio = OMAP_MPUIO(0);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001745 else if (cpu_class_is_omap2() || cpu_is_omap730())
David Brownellb9772a22006-12-06 17:13:53 -08001746 bankwidth = 32;
1747
1748 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
1749 unsigned irq, value, is_in, irqstat;
1750
1751 if (!(bank->reserved_map & mask))
1752 continue;
1753
1754 irq = bank->virtual_irq_start + j;
1755 value = omap_get_gpio_datain(gpio);
1756 is_in = gpio_is_input(bank, mask);
1757
David Brownelle5c56ed2006-12-06 17:13:59 -08001758 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001759 seq_printf(s, "MPUIO %2d: ", j);
1760 else
1761 seq_printf(s, "GPIO %3d: ", gpio);
1762 seq_printf(s, "%s %s",
1763 is_in ? "in " : "out",
1764 value ? "hi" : "lo");
1765
1766 irqstat = irq_desc[irq].status;
1767 if (is_in && ((bank->suspend_wakeup & mask)
1768 || irqstat & IRQ_TYPE_SENSE_MASK)) {
1769 char *trigger = NULL;
1770
1771 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
1772 case IRQ_TYPE_EDGE_FALLING:
1773 trigger = "falling";
1774 break;
1775 case IRQ_TYPE_EDGE_RISING:
1776 trigger = "rising";
1777 break;
1778 case IRQ_TYPE_EDGE_BOTH:
1779 trigger = "bothedge";
1780 break;
1781 case IRQ_TYPE_LEVEL_LOW:
1782 trigger = "low";
1783 break;
1784 case IRQ_TYPE_LEVEL_HIGH:
1785 trigger = "high";
1786 break;
1787 case IRQ_TYPE_NONE:
1788 trigger = "(unspecified)";
1789 break;
1790 }
1791 seq_printf(s, ", irq-%d %s%s",
1792 irq, trigger,
1793 (bank->suspend_wakeup & mask)
1794 ? " wakeup" : "");
1795 }
1796 seq_printf(s, "\n");
1797 }
1798
David Brownelle5c56ed2006-12-06 17:13:59 -08001799 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08001800 seq_printf(s, "\n");
1801 gpio = 0;
1802 }
1803 }
1804 return 0;
1805}
1806
1807static int dbg_gpio_open(struct inode *inode, struct file *file)
1808{
David Brownelle5c56ed2006-12-06 17:13:59 -08001809 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08001810}
1811
1812static const struct file_operations debug_fops = {
1813 .open = dbg_gpio_open,
1814 .read = seq_read,
1815 .llseek = seq_lseek,
1816 .release = single_release,
1817};
1818
1819static int __init omap_gpio_debuginit(void)
1820{
David Brownelle5c56ed2006-12-06 17:13:59 -08001821 (void) debugfs_create_file("omap_gpio", S_IRUGO,
1822 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08001823 return 0;
1824}
1825late_initcall(omap_gpio_debuginit);
1826#endif