blob: 6f326765f341e508e2c0ac7ef480a5da908f9ee3 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530240static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
241static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200242
Archit Taneja55978cc2011-05-06 11:45:51 +0530243static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246}
247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
254{
255 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
256 return REG_GET(rfld.reg, rfld.high, rfld.low);
257}
258
259static void mgr_fld_write(enum omap_channel channel,
260 enum mgr_reg_fields regfld, int val) {
261 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
262 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
263}
264
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530268 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 DSSDBG("dispc_save_context\n");
275
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(IRQENABLE);
277 SR(CONTROL);
278 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530280 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
281 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300282 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000283 if (dss_has_feature(FEAT_MGR_LCD2)) {
284 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 SR(CONFIG2);
286 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530287 if (dss_has_feature(FEAT_MGR_LCD3)) {
288 SR(CONTROL3);
289 SR(CONFIG3);
290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
293 SR(DEFAULT_COLOR(i));
294 SR(TRANS_COLOR(i));
295 SR(SIZE_MGR(i));
296 if (i == OMAP_DSS_CHANNEL_DIGIT)
297 continue;
298 SR(TIMING_H(i));
299 SR(TIMING_V(i));
300 SR(POL_FREQ(i));
301 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 SR(DATA_CYCLE1(i));
304 SR(DATA_CYCLE2(i));
305 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(CPR_COEF_R(i));
309 SR(CPR_COEF_G(i));
310 SR(CPR_COEF_B(i));
311 }
312 }
313
314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
315 SR(OVL_BA0(i));
316 SR(OVL_BA1(i));
317 SR(OVL_POSITION(i));
318 SR(OVL_SIZE(i));
319 SR(OVL_ATTRIBUTES(i));
320 SR(OVL_FIFO_THRESHOLD(i));
321 SR(OVL_ROW_INC(i));
322 SR(OVL_PIXEL_INC(i));
323 if (dss_has_feature(FEAT_PRELOAD))
324 SR(OVL_PRELOAD(i));
325 if (i == OMAP_DSS_GFX) {
326 SR(OVL_WINDOW_SKIP(i));
327 SR(OVL_TABLE_BA(i));
328 continue;
329 }
330 SR(OVL_FIR(i));
331 SR(OVL_PICTURE_SIZE(i));
332 SR(OVL_ACCU0(i));
333 SR(OVL_ACCU1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV(i, j));
340
341 for (j = 0; j < 5; j++)
342 SR(OVL_CONV_COEF(i, j));
343
344 if (dss_has_feature(FEAT_FIR_COEF_V)) {
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300347 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
350 SR(OVL_BA0_UV(i));
351 SR(OVL_BA1_UV(i));
352 SR(OVL_FIR2(i));
353 SR(OVL_ACCU2_0(i));
354 SR(OVL_ACCU2_1(i));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_H2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_HV2(i, j));
361
362 for (j = 0; j < 8; j++)
363 SR(OVL_FIR_COEF_V2(i, j));
364 }
365 if (dss_has_feature(FEAT_ATTR2))
366 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600369 if (dss_has_feature(FEAT_CORE_CLK_DIV))
370 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200372 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 dispc.ctx_valid = true;
374
375 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376}
377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379{
Archit Tanejac6104b82011-08-05 19:06:02 +0530380 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381
382 DSSDBG("dispc_restore_context\n");
383
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384 if (!dispc.ctx_valid)
385 return;
386
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200387 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300388
389 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
390 return;
391
392 DSSDBG("ctx_loss_count: saved %d, current %d\n",
393 dispc.ctx_loss_cnt, ctx);
394
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200395 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200396 /*RR(CONTROL);*/
397 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530399 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
400 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530404 if (dss_has_feature(FEAT_MGR_LCD3))
405 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
408 RR(DEFAULT_COLOR(i));
409 RR(TRANS_COLOR(i));
410 RR(SIZE_MGR(i));
411 if (i == OMAP_DSS_CHANNEL_DIGIT)
412 continue;
413 RR(TIMING_H(i));
414 RR(TIMING_V(i));
415 RR(POL_FREQ(i));
416 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530417
Archit Tanejac6104b82011-08-05 19:06:02 +0530418 RR(DATA_CYCLE1(i));
419 RR(DATA_CYCLE2(i));
420 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000421
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(CPR_COEF_R(i));
424 RR(CPR_COEF_G(i));
425 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
430 RR(OVL_BA0(i));
431 RR(OVL_BA1(i));
432 RR(OVL_POSITION(i));
433 RR(OVL_SIZE(i));
434 RR(OVL_ATTRIBUTES(i));
435 RR(OVL_FIFO_THRESHOLD(i));
436 RR(OVL_ROW_INC(i));
437 RR(OVL_PIXEL_INC(i));
438 if (dss_has_feature(FEAT_PRELOAD))
439 RR(OVL_PRELOAD(i));
440 if (i == OMAP_DSS_GFX) {
441 RR(OVL_WINDOW_SKIP(i));
442 RR(OVL_TABLE_BA(i));
443 continue;
444 }
445 RR(OVL_FIR(i));
446 RR(OVL_PICTURE_SIZE(i));
447 RR(OVL_ACCU0(i));
448 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 5; j++)
457 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 if (dss_has_feature(FEAT_FIR_COEF_V)) {
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V(i, j));
462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
465 RR(OVL_BA0_UV(i));
466 RR(OVL_BA1_UV(i));
467 RR(OVL_FIR2(i));
468 RR(OVL_ACCU2_0(i));
469 RR(OVL_ACCU2_1(i));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV2(i, j));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_V2(i, j));
479 }
480 if (dss_has_feature(FEAT_ATTR2))
481 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 if (dss_has_feature(FEAT_MGR_LCD3))
492 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493 /* clear spurious SYNC_LOST_DIGIT interrupts */
494 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
495
496 /*
497 * enable last so IRQs won't trigger before
498 * the context is fully restored
499 */
500 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300501
502 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503}
504
505#undef SR
506#undef RR
507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508int dispc_runtime_get(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_get\n");
513
514 r = pm_runtime_get_sync(&dispc.pdev->dev);
515 WARN_ON(r < 0);
516 return r < 0 ? r : 0;
517}
518
519void dispc_runtime_put(void)
520{
521 int r;
522
523 DSSDBG("dispc_runtime_put\n");
524
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200525 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300526 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300527}
528
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
530{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200532}
533
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200537}
538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300539bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542}
543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000546 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000550
551 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300552 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555
556 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300558 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559 }
560
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530561 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530563 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564}
565
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300566static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567{
Archit Taneja9b372c22011-05-06 11:45:49 +0530568 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Archit Taneja9b372c22011-05-06 11:45:49 +0530573 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300576static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577{
Archit Taneja9b372c22011-05-06 11:45:49 +0530578 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579}
580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300581static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530582{
583 BUG_ON(plane == OMAP_DSS_GFX);
584
585 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
589 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530590{
591 BUG_ON(plane == OMAP_DSS_GFX);
592
593 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530597{
598 BUG_ON(plane == OMAP_DSS_GFX);
599
600 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
601}
602
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530603static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
604 int fir_vinc, int five_taps,
605 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530607 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608 int i;
609
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530610 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
611 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612
613 for (i = 0; i < 8; i++) {
614 u32 h, hv;
615
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530616 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
617 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
618 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
619 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
620 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
621 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
622 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
623 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
Amber Jain0d66cbb2011-05-19 19:47:54 +0530625 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626 dispc_ovl_write_firh_reg(plane, i, h);
627 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530628 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629 dispc_ovl_write_firh2_reg(plane, i, h);
630 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530631 }
632
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633 }
634
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200635 if (five_taps) {
636 for (i = 0; i < 8; i++) {
637 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530638 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
639 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300643 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200644 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646}
647
648static void _dispc_setup_color_conv_coef(void)
649{
Archit Tanejaac01c292011-08-05 19:06:03 +0530650 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 const struct color_conv_coef {
652 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
653 int full_range;
654 } ctbl_bt601_5 = {
655 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
656 };
657
658 const struct color_conv_coef *ct;
659
660#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
661
662 ct = &ctbl_bt601_5;
663
Archit Tanejaac01c292011-08-05 19:06:03 +0530664 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
665 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
666 CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
668 CVAL(ct->gy, ct->rcb));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
670 CVAL(ct->gcb, ct->gcr));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
672 CVAL(ct->bcr, ct->by));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
674 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675
Archit Tanejaac01c292011-08-05 19:06:03 +0530676 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
677 11, 11);
678 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
680#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690{
Archit Taneja9b372c22011-05-06 11:45:49 +0530691 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530695{
696 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530700{
701 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
702}
703
Archit Tanejad79db852012-09-22 12:30:17 +0530704static void dispc_ovl_set_pos(enum omap_plane plane,
705 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706{
Archit Tanejad79db852012-09-22 12:30:17 +0530707 u32 val;
708
709 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
710 return;
711
712 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530713
714 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715}
716
Archit Taneja78b687f2012-09-21 14:51:49 +0530717static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
718 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530721
Archit Taneja36d87d92012-07-28 22:59:03 +0530722 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
724 else
725 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Archit Taneja78b687f2012-09-21 14:51:49 +0530728static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
729 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
731 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732
733 BUG_ON(plane == OMAP_DSS_GFX);
734
735 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530736
Archit Taneja36d87d92012-07-28 22:59:03 +0530737 if (plane == OMAP_DSS_WB)
738 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
739 else
740 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja5b54ed32012-09-26 16:55:27 +0530743static void dispc_ovl_set_zorder(enum omap_plane plane,
744 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530745{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530746 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530747 return;
748
749 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
750}
751
752static void dispc_ovl_enable_zorder_planes(void)
753{
754 int i;
755
756 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
757 return;
758
759 for (i = 0; i < dss_feat_get_num_ovls(); i++)
760 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
761}
762
Archit Taneja5b54ed32012-09-26 16:55:27 +0530763static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
764 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100765{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530766 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767 return;
768
Archit Taneja9b372c22011-05-06 11:45:49 +0530769 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100770}
771
Archit Taneja5b54ed32012-09-26 16:55:27 +0530772static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
773 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530775 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300776 int shift;
777
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100779 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530780
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300781 shift = shifts[plane];
782 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200783}
784
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300785static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786{
Archit Taneja9b372c22011-05-06 11:45:49 +0530787 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788}
789
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300790static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791{
Archit Taneja9b372c22011-05-06 11:45:49 +0530792 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793}
794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300795static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200796 enum omap_color_mode color_mode)
797{
798 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530799 if (plane != OMAP_DSS_GFX) {
800 switch (color_mode) {
801 case OMAP_DSS_COLOR_NV12:
802 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530803 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530804 m = 0x1; break;
805 case OMAP_DSS_COLOR_RGBA16:
806 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530807 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530808 m = 0x4; break;
809 case OMAP_DSS_COLOR_ARGB16:
810 m = 0x5; break;
811 case OMAP_DSS_COLOR_RGB16:
812 m = 0x6; break;
813 case OMAP_DSS_COLOR_ARGB16_1555:
814 m = 0x7; break;
815 case OMAP_DSS_COLOR_RGB24U:
816 m = 0x8; break;
817 case OMAP_DSS_COLOR_RGB24P:
818 m = 0x9; break;
819 case OMAP_DSS_COLOR_YUV2:
820 m = 0xa; break;
821 case OMAP_DSS_COLOR_UYVY:
822 m = 0xb; break;
823 case OMAP_DSS_COLOR_ARGB32:
824 m = 0xc; break;
825 case OMAP_DSS_COLOR_RGBA32:
826 m = 0xd; break;
827 case OMAP_DSS_COLOR_RGBX32:
828 m = 0xe; break;
829 case OMAP_DSS_COLOR_XRGB16_1555:
830 m = 0xf; break;
831 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300832 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530833 }
834 } else {
835 switch (color_mode) {
836 case OMAP_DSS_COLOR_CLUT1:
837 m = 0x0; break;
838 case OMAP_DSS_COLOR_CLUT2:
839 m = 0x1; break;
840 case OMAP_DSS_COLOR_CLUT4:
841 m = 0x2; break;
842 case OMAP_DSS_COLOR_CLUT8:
843 m = 0x3; break;
844 case OMAP_DSS_COLOR_RGB12U:
845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530856 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530857 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530858 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871 }
872
Archit Taneja9b372c22011-05-06 11:45:49 +0530873 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874}
875
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530876static void dispc_ovl_configure_burst_type(enum omap_plane plane,
877 enum omap_dss_rotation_type rotation_type)
878{
879 if (dss_has_feature(FEAT_BURST_2D) == 0)
880 return;
881
882 if (rotation_type == OMAP_DSS_ROT_TILER)
883 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
884 else
885 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
886}
887
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300888void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889{
890 int shift;
891 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000892 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893
894 switch (plane) {
895 case OMAP_DSS_GFX:
896 shift = 8;
897 break;
898 case OMAP_DSS_VIDEO1:
899 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530900 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901 shift = 16;
902 break;
903 default:
904 BUG();
905 return;
906 }
907
Archit Taneja9b372c22011-05-06 11:45:49 +0530908 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000909 if (dss_has_feature(FEAT_MGR_LCD2)) {
910 switch (channel) {
911 case OMAP_DSS_CHANNEL_LCD:
912 chan = 0;
913 chan2 = 0;
914 break;
915 case OMAP_DSS_CHANNEL_DIGIT:
916 chan = 1;
917 chan2 = 0;
918 break;
919 case OMAP_DSS_CHANNEL_LCD2:
920 chan = 0;
921 chan2 = 1;
922 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530923 case OMAP_DSS_CHANNEL_LCD3:
924 if (dss_has_feature(FEAT_MGR_LCD3)) {
925 chan = 0;
926 chan2 = 2;
927 } else {
928 BUG();
929 return;
930 }
931 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000932 default:
933 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300934 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000935 }
936
937 val = FLD_MOD(val, chan, shift, shift);
938 val = FLD_MOD(val, chan2, 31, 30);
939 } else {
940 val = FLD_MOD(val, channel, shift, shift);
941 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530942 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943}
944
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200945static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
946{
947 int shift;
948 u32 val;
949 enum omap_channel channel;
950
951 switch (plane) {
952 case OMAP_DSS_GFX:
953 shift = 8;
954 break;
955 case OMAP_DSS_VIDEO1:
956 case OMAP_DSS_VIDEO2:
957 case OMAP_DSS_VIDEO3:
958 shift = 16;
959 break;
960 default:
961 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300962 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200963 }
964
965 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
966
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530967 if (dss_has_feature(FEAT_MGR_LCD3)) {
968 if (FLD_GET(val, 31, 30) == 0)
969 channel = FLD_GET(val, shift, shift);
970 else if (FLD_GET(val, 31, 30) == 1)
971 channel = OMAP_DSS_CHANNEL_LCD2;
972 else
973 channel = OMAP_DSS_CHANNEL_LCD3;
974 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200975 if (FLD_GET(val, 31, 30) == 0)
976 channel = FLD_GET(val, shift, shift);
977 else
978 channel = OMAP_DSS_CHANNEL_LCD2;
979 } else {
980 channel = FLD_GET(val, shift, shift);
981 }
982
983 return channel;
984}
985
Archit Tanejad9ac7732012-09-22 12:38:19 +0530986void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
987{
988 enum omap_plane plane = OMAP_DSS_WB;
989
990 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
991}
992
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300993static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994 enum omap_burst_size burst_size)
995{
Archit Taneja8bbe09e2012-09-10 17:31:39 +0530996 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200997 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200998
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300999 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001000 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001}
1002
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001003static void dispc_configure_burst_sizes(void)
1004{
1005 int i;
1006 const int burst_size = BURST_SIZE_X8;
1007
1008 /* Configure burst size always to maximum size */
1009 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001010 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001011}
1012
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001013static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001014{
1015 unsigned unit = dss_feat_get_burst_size_unit();
1016 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1017 return unit * 8;
1018}
1019
Mythri P Kd3862612011-03-11 18:02:49 +05301020void dispc_enable_gamma_table(bool enable)
1021{
1022 /*
1023 * This is partially implemented to support only disabling of
1024 * the gamma table.
1025 */
1026 if (enable) {
1027 DSSWARN("Gamma table enabling for TV not yet supported");
1028 return;
1029 }
1030
1031 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1032}
1033
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001034static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001035{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301036 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001037 return;
1038
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301039 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001040}
1041
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001042static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001043 struct omap_dss_cpr_coefs *coefs)
1044{
1045 u32 coef_r, coef_g, coef_b;
1046
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301047 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001048 return;
1049
1050 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1051 FLD_VAL(coefs->rb, 9, 0);
1052 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1053 FLD_VAL(coefs->gb, 9, 0);
1054 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1055 FLD_VAL(coefs->bb, 9, 0);
1056
1057 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1058 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1059 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1060}
1061
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001062static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001063{
1064 u32 val;
1065
1066 BUG_ON(plane == OMAP_DSS_GFX);
1067
Archit Taneja9b372c22011-05-06 11:45:49 +05301068 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001069 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301070 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071}
1072
Archit Tanejad79db852012-09-22 12:30:17 +05301073static void dispc_ovl_enable_replication(enum omap_plane plane,
1074 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001075{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301076 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001077 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001078
Archit Tanejad79db852012-09-22 12:30:17 +05301079 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1080 return;
1081
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001082 shift = shifts[plane];
1083 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084}
1085
Archit Taneja8f366162012-04-16 12:53:44 +05301086static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301087 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088{
1089 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301090
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301092 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001093}
1094
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001095static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001098 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301099 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001100 u32 unit;
1101
1102 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103
Archit Tanejaa0acb552010-09-15 19:20:00 +05301104 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001106 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1107 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001108 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001109 dispc.fifo_size[fifo] = size;
1110
1111 /*
1112 * By default fifos are mapped directly to overlays, fifo 0 to
1113 * ovl 0, fifo 1 to ovl 1, etc.
1114 */
1115 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001117
1118 /*
1119 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1120 * causes problems with certain use cases, like using the tiler in 2D
1121 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1122 * giving GFX plane a larger fifo. WB but should work fine with a
1123 * smaller fifo.
1124 */
1125 if (dispc.feat->gfx_fifo_workaround) {
1126 u32 v;
1127
1128 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1129
1130 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1131 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1132 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1133 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1134
1135 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1136
1137 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1138 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1139 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001140}
1141
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001142static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001144 int fifo;
1145 u32 size = 0;
1146
1147 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1148 if (dispc.fifo_assignment[fifo] == plane)
1149 size += dispc.fifo_size[fifo];
1150 }
1151
1152 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001153}
1154
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001155void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001156{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301157 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001158 u32 unit;
1159
1160 unit = dss_feat_get_buffer_size_unit();
1161
1162 WARN_ON(low % unit != 0);
1163 WARN_ON(high % unit != 0);
1164
1165 low /= unit;
1166 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301167
Archit Taneja9b372c22011-05-06 11:45:49 +05301168 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1169 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1170
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001171 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301173 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001174 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301175 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001176 hi_start, hi_end) * unit,
1177 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001178
Archit Taneja9b372c22011-05-06 11:45:49 +05301179 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301180 FLD_VAL(high, hi_start, hi_end) |
1181 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182}
1183
1184void dispc_enable_fifomerge(bool enable)
1185{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001186 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1187 WARN_ON(enable);
1188 return;
1189 }
1190
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001191 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1192 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193}
1194
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001195void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001196 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1197 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001198{
1199 /*
1200 * All sizes are in bytes. Both the buffer and burst are made of
1201 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1202 */
1203
1204 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001205 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1206 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001207
1208 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001209 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001210
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001211 if (use_fifomerge) {
1212 total_fifo_size = 0;
1213 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1214 total_fifo_size += dispc_ovl_get_fifo_size(i);
1215 } else {
1216 total_fifo_size = ovl_fifo_size;
1217 }
1218
1219 /*
1220 * We use the same low threshold for both fifomerge and non-fifomerge
1221 * cases, but for fifomerge we calculate the high threshold using the
1222 * combined fifo size
1223 */
1224
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001225 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001226 *fifo_low = ovl_fifo_size - burst_size * 2;
1227 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301228 } else if (plane == OMAP_DSS_WB) {
1229 /*
1230 * Most optimal configuration for writeback is to push out data
1231 * to the interconnect the moment writeback pushes enough pixels
1232 * in the FIFO to form a burst
1233 */
1234 *fifo_low = 0;
1235 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001236 } else {
1237 *fifo_low = ovl_fifo_size - burst_size;
1238 *fifo_high = total_fifo_size - buf_unit;
1239 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001240}
1241
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001242static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301243 int hinc, int vinc,
1244 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001245{
1246 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001247
Amber Jain0d66cbb2011-05-19 19:47:54 +05301248 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1249 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301250
Amber Jain0d66cbb2011-05-19 19:47:54 +05301251 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1252 &hinc_start, &hinc_end);
1253 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1254 &vinc_start, &vinc_end);
1255 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1256 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301257
Amber Jain0d66cbb2011-05-19 19:47:54 +05301258 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1259 } else {
1260 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1261 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1262 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001263}
1264
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001265static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001266{
1267 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301268 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001269
Archit Taneja87a74842011-03-02 11:19:50 +05301270 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1271 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1272
1273 val = FLD_VAL(vaccu, vert_start, vert_end) |
1274 FLD_VAL(haccu, hor_start, hor_end);
1275
Archit Taneja9b372c22011-05-06 11:45:49 +05301276 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001277}
1278
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001279static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001280{
1281 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301282 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001283
Archit Taneja87a74842011-03-02 11:19:50 +05301284 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1285 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1286
1287 val = FLD_VAL(vaccu, vert_start, vert_end) |
1288 FLD_VAL(haccu, hor_start, hor_end);
1289
Archit Taneja9b372c22011-05-06 11:45:49 +05301290 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291}
1292
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001293static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1294 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301295{
1296 u32 val;
1297
1298 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1299 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1300}
1301
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001302static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1303 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301304{
1305 u32 val;
1306
1307 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1308 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1309}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001310
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001311static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001312 u16 orig_width, u16 orig_height,
1313 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301314 bool five_taps, u8 rotation,
1315 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001316{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301317 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001318
Amber Jained14a3c2011-05-19 19:47:51 +05301319 fir_hinc = 1024 * orig_width / out_width;
1320 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001321
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301322 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1323 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001324 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301325}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001326
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301327static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1328 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1329 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1330{
1331 int h_accu2_0, h_accu2_1;
1332 int v_accu2_0, v_accu2_1;
1333 int chroma_hinc, chroma_vinc;
1334 int idx;
1335
1336 struct accu {
1337 s8 h0_m, h0_n;
1338 s8 h1_m, h1_n;
1339 s8 v0_m, v0_n;
1340 s8 v1_m, v1_n;
1341 };
1342
1343 const struct accu *accu_table;
1344 const struct accu *accu_val;
1345
1346 static const struct accu accu_nv12[4] = {
1347 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1348 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1349 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1350 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1351 };
1352
1353 static const struct accu accu_nv12_ilace[4] = {
1354 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1355 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1356 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1357 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1358 };
1359
1360 static const struct accu accu_yuv[4] = {
1361 { 0, 1, 0, 1, 0, 1, 0, 1 },
1362 { 0, 1, 0, 1, 0, 1, 0, 1 },
1363 { -1, 1, 0, 1, 0, 1, 0, 1 },
1364 { 0, 1, 0, 1, -1, 1, 0, 1 },
1365 };
1366
1367 switch (rotation) {
1368 case OMAP_DSS_ROT_0:
1369 idx = 0;
1370 break;
1371 case OMAP_DSS_ROT_90:
1372 idx = 1;
1373 break;
1374 case OMAP_DSS_ROT_180:
1375 idx = 2;
1376 break;
1377 case OMAP_DSS_ROT_270:
1378 idx = 3;
1379 break;
1380 default:
1381 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001382 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301383 }
1384
1385 switch (color_mode) {
1386 case OMAP_DSS_COLOR_NV12:
1387 if (ilace)
1388 accu_table = accu_nv12_ilace;
1389 else
1390 accu_table = accu_nv12;
1391 break;
1392 case OMAP_DSS_COLOR_YUV2:
1393 case OMAP_DSS_COLOR_UYVY:
1394 accu_table = accu_yuv;
1395 break;
1396 default:
1397 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001398 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301399 }
1400
1401 accu_val = &accu_table[idx];
1402
1403 chroma_hinc = 1024 * orig_width / out_width;
1404 chroma_vinc = 1024 * orig_height / out_height;
1405
1406 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1407 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1408 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1409 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1410
1411 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1412 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1413}
1414
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001415static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301416 u16 orig_width, u16 orig_height,
1417 u16 out_width, u16 out_height,
1418 bool ilace, bool five_taps,
1419 bool fieldmode, enum omap_color_mode color_mode,
1420 u8 rotation)
1421{
1422 int accu0 = 0;
1423 int accu1 = 0;
1424 u32 l;
1425
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001426 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301427 out_width, out_height, five_taps,
1428 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301429 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001430
Archit Taneja87a74842011-03-02 11:19:50 +05301431 /* RESIZEENABLE and VERTICALTAPS */
1432 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301433 l |= (orig_width != out_width) ? (1 << 5) : 0;
1434 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001435 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301436
1437 /* VRESIZECONF and HRESIZECONF */
1438 if (dss_has_feature(FEAT_RESIZECONF)) {
1439 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301440 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1441 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301442 }
1443
1444 /* LINEBUFFERSPLIT */
1445 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1446 l &= ~(0x1 << 22);
1447 l |= five_taps ? (1 << 22) : 0;
1448 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449
Archit Taneja9b372c22011-05-06 11:45:49 +05301450 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001451
1452 /*
1453 * field 0 = even field = bottom field
1454 * field 1 = odd field = top field
1455 */
1456 if (ilace && !fieldmode) {
1457 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301458 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001459 if (accu0 >= 1024/2) {
1460 accu1 = 1024/2;
1461 accu0 -= accu1;
1462 }
1463 }
1464
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001465 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1466 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001467}
1468
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001469static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301470 u16 orig_width, u16 orig_height,
1471 u16 out_width, u16 out_height,
1472 bool ilace, bool five_taps,
1473 bool fieldmode, enum omap_color_mode color_mode,
1474 u8 rotation)
1475{
1476 int scale_x = out_width != orig_width;
1477 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301478 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301479
1480 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1481 return;
1482 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1483 color_mode != OMAP_DSS_COLOR_UYVY &&
1484 color_mode != OMAP_DSS_COLOR_NV12)) {
1485 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301486 if (plane != OMAP_DSS_WB)
1487 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301488 return;
1489 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001490
1491 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1492 out_height, ilace, color_mode, rotation);
1493
Amber Jain0d66cbb2011-05-19 19:47:54 +05301494 switch (color_mode) {
1495 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301496 if (chroma_upscale) {
1497 /* UV is subsampled by 2 horizontally and vertically */
1498 orig_height >>= 1;
1499 orig_width >>= 1;
1500 } else {
1501 /* UV is downsampled by 2 horizontally and vertically */
1502 orig_height <<= 1;
1503 orig_width <<= 1;
1504 }
1505
Amber Jain0d66cbb2011-05-19 19:47:54 +05301506 break;
1507 case OMAP_DSS_COLOR_YUV2:
1508 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301509 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301510 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301511 rotation == OMAP_DSS_ROT_180) {
1512 if (chroma_upscale)
1513 /* UV is subsampled by 2 horizontally */
1514 orig_width >>= 1;
1515 else
1516 /* UV is downsampled by 2 horizontally */
1517 orig_width <<= 1;
1518 }
1519
Amber Jain0d66cbb2011-05-19 19:47:54 +05301520 /* must use FIR for YUV422 if rotated */
1521 if (rotation != OMAP_DSS_ROT_0)
1522 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301523
Amber Jain0d66cbb2011-05-19 19:47:54 +05301524 break;
1525 default:
1526 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001527 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 }
1529
1530 if (out_width != orig_width)
1531 scale_x = true;
1532 if (out_height != orig_height)
1533 scale_y = true;
1534
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001535 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301536 out_width, out_height, five_taps,
1537 rotation, DISPC_COLOR_COMPONENT_UV);
1538
Archit Taneja2a5561b2012-07-16 16:37:45 +05301539 if (plane != OMAP_DSS_WB)
1540 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1541 (scale_x || scale_y) ? 1 : 0, 8, 8);
1542
Amber Jain0d66cbb2011-05-19 19:47:54 +05301543 /* set H scaling */
1544 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1545 /* set V scaling */
1546 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301547}
1548
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001549static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301550 u16 orig_width, u16 orig_height,
1551 u16 out_width, u16 out_height,
1552 bool ilace, bool five_taps,
1553 bool fieldmode, enum omap_color_mode color_mode,
1554 u8 rotation)
1555{
1556 BUG_ON(plane == OMAP_DSS_GFX);
1557
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001558 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301559 orig_width, orig_height,
1560 out_width, out_height,
1561 ilace, five_taps,
1562 fieldmode, color_mode,
1563 rotation);
1564
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001565 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301566 orig_width, orig_height,
1567 out_width, out_height,
1568 ilace, five_taps,
1569 fieldmode, color_mode,
1570 rotation);
1571}
1572
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001573static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001574 bool mirroring, enum omap_color_mode color_mode)
1575{
Archit Taneja87a74842011-03-02 11:19:50 +05301576 bool row_repeat = false;
1577 int vidrot = 0;
1578
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001579 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1580 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001581
1582 if (mirroring) {
1583 switch (rotation) {
1584 case OMAP_DSS_ROT_0:
1585 vidrot = 2;
1586 break;
1587 case OMAP_DSS_ROT_90:
1588 vidrot = 1;
1589 break;
1590 case OMAP_DSS_ROT_180:
1591 vidrot = 0;
1592 break;
1593 case OMAP_DSS_ROT_270:
1594 vidrot = 3;
1595 break;
1596 }
1597 } else {
1598 switch (rotation) {
1599 case OMAP_DSS_ROT_0:
1600 vidrot = 0;
1601 break;
1602 case OMAP_DSS_ROT_90:
1603 vidrot = 1;
1604 break;
1605 case OMAP_DSS_ROT_180:
1606 vidrot = 2;
1607 break;
1608 case OMAP_DSS_ROT_270:
1609 vidrot = 3;
1610 break;
1611 }
1612 }
1613
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301615 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001616 else
Archit Taneja87a74842011-03-02 11:19:50 +05301617 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001618 }
Archit Taneja87a74842011-03-02 11:19:50 +05301619
Archit Taneja9b372c22011-05-06 11:45:49 +05301620 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301621 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301622 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1623 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001624}
1625
1626static int color_mode_to_bpp(enum omap_color_mode color_mode)
1627{
1628 switch (color_mode) {
1629 case OMAP_DSS_COLOR_CLUT1:
1630 return 1;
1631 case OMAP_DSS_COLOR_CLUT2:
1632 return 2;
1633 case OMAP_DSS_COLOR_CLUT4:
1634 return 4;
1635 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301636 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001637 return 8;
1638 case OMAP_DSS_COLOR_RGB12U:
1639 case OMAP_DSS_COLOR_RGB16:
1640 case OMAP_DSS_COLOR_ARGB16:
1641 case OMAP_DSS_COLOR_YUV2:
1642 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301643 case OMAP_DSS_COLOR_RGBA16:
1644 case OMAP_DSS_COLOR_RGBX16:
1645 case OMAP_DSS_COLOR_ARGB16_1555:
1646 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001647 return 16;
1648 case OMAP_DSS_COLOR_RGB24P:
1649 return 24;
1650 case OMAP_DSS_COLOR_RGB24U:
1651 case OMAP_DSS_COLOR_ARGB32:
1652 case OMAP_DSS_COLOR_RGBA32:
1653 case OMAP_DSS_COLOR_RGBX32:
1654 return 32;
1655 default:
1656 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001657 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001658 }
1659}
1660
1661static s32 pixinc(int pixels, u8 ps)
1662{
1663 if (pixels == 1)
1664 return 1;
1665 else if (pixels > 1)
1666 return 1 + (pixels - 1) * ps;
1667 else if (pixels < 0)
1668 return 1 - (-pixels + 1) * ps;
1669 else
1670 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001671 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001672}
1673
1674static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1675 u16 screen_width,
1676 u16 width, u16 height,
1677 enum omap_color_mode color_mode, bool fieldmode,
1678 unsigned int field_offset,
1679 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301680 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001681{
1682 u8 ps;
1683
1684 /* FIXME CLUT formats */
1685 switch (color_mode) {
1686 case OMAP_DSS_COLOR_CLUT1:
1687 case OMAP_DSS_COLOR_CLUT2:
1688 case OMAP_DSS_COLOR_CLUT4:
1689 case OMAP_DSS_COLOR_CLUT8:
1690 BUG();
1691 return;
1692 case OMAP_DSS_COLOR_YUV2:
1693 case OMAP_DSS_COLOR_UYVY:
1694 ps = 4;
1695 break;
1696 default:
1697 ps = color_mode_to_bpp(color_mode) / 8;
1698 break;
1699 }
1700
1701 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1702 width, height);
1703
1704 /*
1705 * field 0 = even field = bottom field
1706 * field 1 = odd field = top field
1707 */
1708 switch (rotation + mirror * 4) {
1709 case OMAP_DSS_ROT_0:
1710 case OMAP_DSS_ROT_180:
1711 /*
1712 * If the pixel format is YUV or UYVY divide the width
1713 * of the image by 2 for 0 and 180 degree rotation.
1714 */
1715 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1716 color_mode == OMAP_DSS_COLOR_UYVY)
1717 width = width >> 1;
1718 case OMAP_DSS_ROT_90:
1719 case OMAP_DSS_ROT_270:
1720 *offset1 = 0;
1721 if (field_offset)
1722 *offset0 = field_offset * screen_width * ps;
1723 else
1724 *offset0 = 0;
1725
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301726 *row_inc = pixinc(1 +
1727 (y_predecim * screen_width - x_predecim * width) +
1728 (fieldmode ? screen_width : 0), ps);
1729 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730 break;
1731
1732 case OMAP_DSS_ROT_0 + 4:
1733 case OMAP_DSS_ROT_180 + 4:
1734 /* If the pixel format is YUV or UYVY divide the width
1735 * of the image by 2 for 0 degree and 180 degree
1736 */
1737 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1738 color_mode == OMAP_DSS_COLOR_UYVY)
1739 width = width >> 1;
1740 case OMAP_DSS_ROT_90 + 4:
1741 case OMAP_DSS_ROT_270 + 4:
1742 *offset1 = 0;
1743 if (field_offset)
1744 *offset0 = field_offset * screen_width * ps;
1745 else
1746 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301747 *row_inc = pixinc(1 -
1748 (y_predecim * screen_width + x_predecim * width) -
1749 (fieldmode ? screen_width : 0), ps);
1750 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001751 break;
1752
1753 default:
1754 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001755 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001756 }
1757}
1758
1759static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1760 u16 screen_width,
1761 u16 width, u16 height,
1762 enum omap_color_mode color_mode, bool fieldmode,
1763 unsigned int field_offset,
1764 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301765 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001766{
1767 u8 ps;
1768 u16 fbw, fbh;
1769
1770 /* FIXME CLUT formats */
1771 switch (color_mode) {
1772 case OMAP_DSS_COLOR_CLUT1:
1773 case OMAP_DSS_COLOR_CLUT2:
1774 case OMAP_DSS_COLOR_CLUT4:
1775 case OMAP_DSS_COLOR_CLUT8:
1776 BUG();
1777 return;
1778 default:
1779 ps = color_mode_to_bpp(color_mode) / 8;
1780 break;
1781 }
1782
1783 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1784 width, height);
1785
1786 /* width & height are overlay sizes, convert to fb sizes */
1787
1788 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1789 fbw = width;
1790 fbh = height;
1791 } else {
1792 fbw = height;
1793 fbh = width;
1794 }
1795
1796 /*
1797 * field 0 = even field = bottom field
1798 * field 1 = odd field = top field
1799 */
1800 switch (rotation + mirror * 4) {
1801 case OMAP_DSS_ROT_0:
1802 *offset1 = 0;
1803 if (field_offset)
1804 *offset0 = *offset1 + field_offset * screen_width * ps;
1805 else
1806 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301807 *row_inc = pixinc(1 +
1808 (y_predecim * screen_width - fbw * x_predecim) +
1809 (fieldmode ? screen_width : 0), ps);
1810 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1811 color_mode == OMAP_DSS_COLOR_UYVY)
1812 *pix_inc = pixinc(x_predecim, 2 * ps);
1813 else
1814 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001815 break;
1816 case OMAP_DSS_ROT_90:
1817 *offset1 = screen_width * (fbh - 1) * ps;
1818 if (field_offset)
1819 *offset0 = *offset1 + field_offset * ps;
1820 else
1821 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301822 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1823 y_predecim + (fieldmode ? 1 : 0), ps);
1824 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825 break;
1826 case OMAP_DSS_ROT_180:
1827 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1828 if (field_offset)
1829 *offset0 = *offset1 - field_offset * screen_width * ps;
1830 else
1831 *offset0 = *offset1;
1832 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301833 (y_predecim * screen_width - fbw * x_predecim) -
1834 (fieldmode ? screen_width : 0), ps);
1835 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1836 color_mode == OMAP_DSS_COLOR_UYVY)
1837 *pix_inc = pixinc(-x_predecim, 2 * ps);
1838 else
1839 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840 break;
1841 case OMAP_DSS_ROT_270:
1842 *offset1 = (fbw - 1) * ps;
1843 if (field_offset)
1844 *offset0 = *offset1 - field_offset * ps;
1845 else
1846 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301847 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1848 y_predecim - (fieldmode ? 1 : 0), ps);
1849 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001850 break;
1851
1852 /* mirroring */
1853 case OMAP_DSS_ROT_0 + 4:
1854 *offset1 = (fbw - 1) * ps;
1855 if (field_offset)
1856 *offset0 = *offset1 + field_offset * screen_width * ps;
1857 else
1858 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301859 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001860 (fieldmode ? screen_width : 0),
1861 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301862 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1863 color_mode == OMAP_DSS_COLOR_UYVY)
1864 *pix_inc = pixinc(-x_predecim, 2 * ps);
1865 else
1866 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001867 break;
1868
1869 case OMAP_DSS_ROT_90 + 4:
1870 *offset1 = 0;
1871 if (field_offset)
1872 *offset0 = *offset1 + field_offset * ps;
1873 else
1874 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301875 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1876 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301878 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001879 break;
1880
1881 case OMAP_DSS_ROT_180 + 4:
1882 *offset1 = screen_width * (fbh - 1) * ps;
1883 if (field_offset)
1884 *offset0 = *offset1 - field_offset * screen_width * ps;
1885 else
1886 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301887 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001888 (fieldmode ? screen_width : 0),
1889 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301890 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1891 color_mode == OMAP_DSS_COLOR_UYVY)
1892 *pix_inc = pixinc(x_predecim, 2 * ps);
1893 else
1894 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895 break;
1896
1897 case OMAP_DSS_ROT_270 + 4:
1898 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1899 if (field_offset)
1900 *offset0 = *offset1 - field_offset * ps;
1901 else
1902 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301903 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1904 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301906 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001907 break;
1908
1909 default:
1910 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001911 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912 }
1913}
1914
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301915static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1916 enum omap_color_mode color_mode, bool fieldmode,
1917 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1918 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1919{
1920 u8 ps;
1921
1922 switch (color_mode) {
1923 case OMAP_DSS_COLOR_CLUT1:
1924 case OMAP_DSS_COLOR_CLUT2:
1925 case OMAP_DSS_COLOR_CLUT4:
1926 case OMAP_DSS_COLOR_CLUT8:
1927 BUG();
1928 return;
1929 default:
1930 ps = color_mode_to_bpp(color_mode) / 8;
1931 break;
1932 }
1933
1934 DSSDBG("scrw %d, width %d\n", screen_width, width);
1935
1936 /*
1937 * field 0 = even field = bottom field
1938 * field 1 = odd field = top field
1939 */
1940 *offset1 = 0;
1941 if (field_offset)
1942 *offset0 = *offset1 + field_offset * screen_width * ps;
1943 else
1944 *offset0 = *offset1;
1945 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1946 (fieldmode ? screen_width : 0), ps);
1947 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1948 color_mode == OMAP_DSS_COLOR_UYVY)
1949 *pix_inc = pixinc(x_predecim, 2 * ps);
1950 else
1951 *pix_inc = pixinc(x_predecim, ps);
1952}
1953
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301954/*
1955 * This function is used to avoid synclosts in OMAP3, because of some
1956 * undocumented horizontal position and timing related limitations.
1957 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301958static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301959 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301960 u16 width, u16 height, u16 out_width, u16 out_height)
1961{
1962 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301963 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301964 static const u8 limits[3] = { 8, 10, 20 };
1965 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301966 unsigned long pclk = dispc_plane_pclk_rate(plane);
1967 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301968 int i;
1969
Archit Taneja81ab95b2012-05-08 15:53:20 +05301970 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301971
1972 i = 0;
1973 if (out_height < height)
1974 i++;
1975 if (out_width < width)
1976 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301977 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301978 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1979 if (blank <= limits[i])
1980 return -EINVAL;
1981
1982 /*
1983 * Pixel data should be prepared before visible display point starts.
1984 * So, atleast DS-2 lines must have already been fetched by DISPC
1985 * during nonactive - pos_x period.
1986 */
1987 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1988 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1989 val, max(0, DS - 2) * width);
1990 if (val < max(0, DS - 2) * width)
1991 return -EINVAL;
1992
1993 /*
1994 * All lines need to be refilled during the nonactive period of which
1995 * only one line can be loaded during the active period. So, atleast
1996 * DS - 1 lines should be loaded during nonactive period.
1997 */
1998 val = div_u64((u64)nonactive * lclk, pclk);
1999 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
2000 val, max(0, DS - 1) * width);
2001 if (val < max(0, DS - 1) * width)
2002 return -EINVAL;
2003
2004 return 0;
2005}
2006
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302007static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302008 const struct omap_video_timings *mgr_timings, u16 width,
2009 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002010 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002011{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302012 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302013 u64 tmp;
2014 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002015
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302016 if (height <= out_height && width <= out_width)
2017 return (unsigned long) pclk;
2018
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302020 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021
2022 tmp = pclk * height * out_width;
2023 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002026 if (height > 2 * out_height) {
2027 if (ppl == out_width)
2028 return 0;
2029
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030 tmp = pclk * (height - 2 * out_height) * out_width;
2031 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302032 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002033 }
2034 }
2035
2036 if (width > out_width) {
2037 tmp = pclk * width;
2038 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302039 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002040
2041 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302042 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043 }
2044
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302045 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046}
2047
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302048static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302049 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302050{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302051 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302052
2053 if (height > out_height && width > out_width)
2054 return pclk * 4;
2055 else
2056 return pclk * 2;
2057}
2058
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302059static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302060 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002061{
2062 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302063 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064
2065 /*
2066 * FIXME how to determine the 'A' factor
2067 * for the no downscaling case ?
2068 */
2069
2070 if (width > 3 * out_width)
2071 hf = 4;
2072 else if (width > 2 * out_width)
2073 hf = 3;
2074 else if (width > out_width)
2075 hf = 2;
2076 else
2077 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002078 if (height > out_height)
2079 vf = 2;
2080 else
2081 vf = 1;
2082
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302083 return pclk * vf * hf;
2084}
2085
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302086static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302087 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302088{
Archit Taneja8ba85302012-09-26 17:00:37 +05302089 unsigned long pclk;
2090
2091 /*
2092 * If the overlay/writeback is in mem to mem mode, there are no
2093 * downscaling limitations with respect to pixel clock, return 1 as
2094 * required core clock to represent that we have sufficient enough
2095 * core clock to do maximum downscaling
2096 */
2097 if (mem_to_mem)
2098 return 1;
2099
2100 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302101
2102 if (width > out_width)
2103 return DIV_ROUND_UP(pclk, out_width) * width;
2104 else
2105 return pclk;
2106}
2107
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302108static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302109 const struct omap_video_timings *mgr_timings,
2110 u16 width, u16 height, u16 out_width, u16 out_height,
2111 enum omap_color_mode color_mode, bool *five_taps,
2112 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302113 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302114{
2115 int error;
2116 u16 in_width, in_height;
2117 int min_factor = min(*decim_x, *decim_y);
2118 const int maxsinglelinewidth =
2119 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302120
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302121 *five_taps = false;
2122
2123 do {
2124 in_height = DIV_ROUND_UP(height, *decim_y);
2125 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302126 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302127 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302128 error = (in_width > maxsinglelinewidth || !*core_clk ||
2129 *core_clk > dispc_core_clk_rate());
2130 if (error) {
2131 if (*decim_x == *decim_y) {
2132 *decim_x = min_factor;
2133 ++*decim_y;
2134 } else {
2135 swap(*decim_x, *decim_y);
2136 if (*decim_x < *decim_y)
2137 ++*decim_x;
2138 }
2139 }
2140 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2141
2142 if (in_width > maxsinglelinewidth) {
2143 DSSERR("Cannot scale max input width exceeded");
2144 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302145 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302146 return 0;
2147}
2148
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302149static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302150 const struct omap_video_timings *mgr_timings,
2151 u16 width, u16 height, u16 out_width, u16 out_height,
2152 enum omap_color_mode color_mode, bool *five_taps,
2153 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302154 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302155{
2156 int error;
2157 u16 in_width, in_height;
2158 int min_factor = min(*decim_x, *decim_y);
2159 const int maxsinglelinewidth =
2160 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2161
2162 do {
2163 in_height = DIV_ROUND_UP(height, *decim_y);
2164 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302165 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302166 in_width, in_height, out_width, out_height, color_mode);
2167
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302168 error = check_horiz_timing_omap3(plane, mgr_timings,
2169 pos_x, in_width, in_height, out_width,
2170 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302171
2172 if (in_width > maxsinglelinewidth)
2173 if (in_height > out_height &&
2174 in_height < out_height * 2)
2175 *five_taps = false;
2176 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302177 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302178 in_height, out_width, out_height,
2179 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302180
2181 error = (error || in_width > maxsinglelinewidth * 2 ||
2182 (in_width > maxsinglelinewidth && *five_taps) ||
2183 !*core_clk || *core_clk > dispc_core_clk_rate());
2184 if (error) {
2185 if (*decim_x == *decim_y) {
2186 *decim_x = min_factor;
2187 ++*decim_y;
2188 } else {
2189 swap(*decim_x, *decim_y);
2190 if (*decim_x < *decim_y)
2191 ++*decim_x;
2192 }
2193 }
2194 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2195
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302196 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302197 out_width, out_height)){
2198 DSSERR("horizontal timing too tight\n");
2199 return -EINVAL;
2200 }
2201
2202 if (in_width > (maxsinglelinewidth * 2)) {
2203 DSSERR("Cannot setup scaling");
2204 DSSERR("width exceeds maximum width possible");
2205 return -EINVAL;
2206 }
2207
2208 if (in_width > maxsinglelinewidth && *five_taps) {
2209 DSSERR("cannot setup scaling with five taps");
2210 return -EINVAL;
2211 }
2212 return 0;
2213}
2214
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302215static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302216 const struct omap_video_timings *mgr_timings,
2217 u16 width, u16 height, u16 out_width, u16 out_height,
2218 enum omap_color_mode color_mode, bool *five_taps,
2219 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302220 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221{
2222 u16 in_width, in_width_max;
2223 int decim_x_min = *decim_x;
2224 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2225 const int maxsinglelinewidth =
2226 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302227 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302228 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302229
Archit Taneja8ba85302012-09-26 17:00:37 +05302230 if (mem_to_mem)
2231 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2232 else
2233 in_width_max = dispc_core_clk_rate() /
2234 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302235
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302236 *decim_x = DIV_ROUND_UP(width, in_width_max);
2237
2238 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2239 if (*decim_x > *x_predecim)
2240 return -EINVAL;
2241
2242 do {
2243 in_width = DIV_ROUND_UP(width, *decim_x);
2244 } while (*decim_x <= *x_predecim &&
2245 in_width > maxsinglelinewidth && ++*decim_x);
2246
2247 if (in_width > maxsinglelinewidth) {
2248 DSSERR("Cannot scale width exceeds max line width");
2249 return -EINVAL;
2250 }
2251
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302252 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302253 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302254 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255}
2256
Archit Taneja79ad75f2011-09-08 13:15:11 +05302257static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302258 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302259 const struct omap_video_timings *mgr_timings,
2260 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302261 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302262 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302263 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302264{
Archit Taneja0373cac2011-09-08 13:25:17 +05302265 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302266 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302267 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302268 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302269
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002270 if (width == out_width && height == out_height)
2271 return 0;
2272
Archit Taneja5b54ed32012-09-26 16:55:27 +05302273 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002274 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302275
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302276 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302277 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2278 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302279
2280 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2281 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2282 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2283 color_mode == OMAP_DSS_COLOR_CLUT8) {
2284 *x_predecim = 1;
2285 *y_predecim = 1;
2286 *five_taps = false;
2287 return 0;
2288 }
2289
2290 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2291 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2292
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302293 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302294 return -EINVAL;
2295
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302296 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302297 return -EINVAL;
2298
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302299 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2300 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302301 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2302 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 if (ret)
2304 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302305
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302306 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2307 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302308
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302309 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302310 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302311 "required core clk rate = %lu Hz, "
2312 "current core clk rate = %lu Hz\n",
2313 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302314 return -EINVAL;
2315 }
2316
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302317 *x_predecim = decim_x;
2318 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302319 return 0;
2320}
2321
Archit Taneja84a880f2012-09-26 16:57:37 +05302322static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302323 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2324 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2325 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2326 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2327 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302328 bool replication, const struct omap_video_timings *mgr_timings,
2329 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002330{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302331 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002332 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002334 unsigned offset0, offset1;
2335 s32 row_inc;
2336 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302337 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002338 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302339 u16 in_height = height;
2340 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302341 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302342 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002343
Archit Taneja84a880f2012-09-26 16:57:37 +05302344 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002345 return -EINVAL;
2346
Archit Taneja84a880f2012-09-26 16:57:37 +05302347 out_width = out_width == 0 ? width : out_width;
2348 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002349
Archit Taneja84a880f2012-09-26 16:57:37 +05302350 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002351 fieldmode = 1;
2352
2353 if (ilace) {
2354 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302355 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302356 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302357 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002358
2359 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302360 "out_height %d\n", in_height, pos_y,
2361 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002362 }
2363
Archit Taneja84a880f2012-09-26 16:57:37 +05302364 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302365 return -EINVAL;
2366
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302367 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302368 in_height, out_width, out_height, color_mode,
2369 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302370 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302371 if (r)
2372 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302374 in_width = DIV_ROUND_UP(in_width, x_predecim);
2375 in_height = DIV_ROUND_UP(in_height, y_predecim);
2376
Archit Taneja84a880f2012-09-26 16:57:37 +05302377 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2378 color_mode == OMAP_DSS_COLOR_UYVY ||
2379 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302380 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002381
2382 if (ilace && !fieldmode) {
2383 /*
2384 * when downscaling the bottom field may have to start several
2385 * source lines below the top field. Unfortunately ACCUI
2386 * registers will only hold the fractional part of the offset
2387 * so the integer part must be added to the base address of the
2388 * bottom field.
2389 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302390 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391 field_offset = 0;
2392 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302393 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002394 }
2395
2396 /* Fields are independent but interleaved in memory. */
2397 if (fieldmode)
2398 field_offset = 1;
2399
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002400 offset0 = 0;
2401 offset1 = 0;
2402 row_inc = 0;
2403 pix_inc = 0;
2404
Archit Taneja84a880f2012-09-26 16:57:37 +05302405 if (rotation_type == OMAP_DSS_ROT_TILER)
2406 calc_tiler_rotation_offset(screen_width, in_width,
2407 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302408 &offset0, &offset1, &row_inc, &pix_inc,
2409 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302410 else if (rotation_type == OMAP_DSS_ROT_DMA)
2411 calc_dma_rotation_offset(rotation, mirror,
2412 screen_width, in_width, frame_height,
2413 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302414 &offset0, &offset1, &row_inc, &pix_inc,
2415 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302417 calc_vrfb_rotation_offset(rotation, mirror,
2418 screen_width, in_width, frame_height,
2419 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302420 &offset0, &offset1, &row_inc, &pix_inc,
2421 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
2423 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2424 offset0, offset1, row_inc, pix_inc);
2425
Archit Taneja84a880f2012-09-26 16:57:37 +05302426 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427
Archit Taneja84a880f2012-09-26 16:57:37 +05302428 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302429
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 dispc_ovl_set_ba0(plane, paddr + offset0);
2431 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432
Archit Taneja84a880f2012-09-26 16:57:37 +05302433 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2434 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2435 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302436 }
2437
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002438 dispc_ovl_set_row_inc(plane, row_inc);
2439 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
Archit Taneja84a880f2012-09-26 16:57:37 +05302441 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302442 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002443
Archit Taneja84a880f2012-09-26 16:57:37 +05302444 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445
Archit Taneja78b687f2012-09-21 14:51:49 +05302446 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447
Archit Taneja5b54ed32012-09-26 16:55:27 +05302448 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302449 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2450 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302451 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302452 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002453 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454 }
2455
Archit Taneja84a880f2012-09-26 16:57:37 +05302456 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457
Archit Taneja84a880f2012-09-26 16:57:37 +05302458 dispc_ovl_set_zorder(plane, caps, zorder);
2459 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2460 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461
Archit Tanejad79db852012-09-22 12:30:17 +05302462 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302463
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002464 return 0;
2465}
2466
Archit Taneja84a880f2012-09-26 16:57:37 +05302467int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302468 bool replication, const struct omap_video_timings *mgr_timings,
2469 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302470{
2471 int r;
2472 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2473 enum omap_channel channel;
2474
2475 channel = dispc_ovl_get_channel_out(plane);
2476
2477 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2478 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2479 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2480 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2481 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2482
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302483 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2484 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2485 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2486 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302487 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302488
2489 return r;
2490}
2491
Archit Taneja749feff2012-08-31 12:32:52 +05302492int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302493 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302494{
2495 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302496 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302497 enum omap_plane plane = OMAP_DSS_WB;
2498 const int pos_x = 0, pos_y = 0;
2499 const u8 zorder = 0, global_alpha = 0;
2500 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302501 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302502 int in_width = mgr_timings->x_res;
2503 int in_height = mgr_timings->y_res;
2504 enum omap_overlay_caps caps =
2505 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2506
2507 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2508 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2509 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2510 wi->mirror);
2511
2512 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2513 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2514 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2515 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302516 replication, mgr_timings, mem_to_mem);
2517
2518 switch (wi->color_mode) {
2519 case OMAP_DSS_COLOR_RGB16:
2520 case OMAP_DSS_COLOR_RGB24P:
2521 case OMAP_DSS_COLOR_ARGB16:
2522 case OMAP_DSS_COLOR_RGBA16:
2523 case OMAP_DSS_COLOR_RGB12U:
2524 case OMAP_DSS_COLOR_ARGB16_1555:
2525 case OMAP_DSS_COLOR_XRGB16_1555:
2526 case OMAP_DSS_COLOR_RGBX16:
2527 truncation = true;
2528 break;
2529 default:
2530 truncation = false;
2531 break;
2532 }
2533
2534 /* setup extra DISPC_WB_ATTRIBUTES */
2535 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2536 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2537 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2538 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302539
2540 return r;
2541}
2542
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002543int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002544{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002545 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2546
Archit Taneja9b372c22011-05-06 11:45:49 +05302547 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002548
2549 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550}
2551
2552static void dispc_disable_isr(void *data, u32 mask)
2553{
2554 struct completion *compl = data;
2555 complete(compl);
2556}
2557
Sumit Semwal2a205f32010-12-02 11:27:12 +00002558static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002559{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302560 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2561 /* flush posted write */
2562 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002563}
2564
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002565static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002566{
2567 struct completion frame_done_completion;
2568 bool is_on;
2569 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002570 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572 /* When we disable LCD output, we need to wait until frame is done.
2573 * Otherwise the DSS is still working, and turning off the clocks
2574 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302575 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002576
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302577 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002578
2579 if (!enable && is_on) {
2580 init_completion(&frame_done_completion);
2581
2582 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002583 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584
2585 if (r)
2586 DSSERR("failed to register FRAMEDONE isr\n");
2587 }
2588
Sumit Semwal2a205f32010-12-02 11:27:12 +00002589 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002590
2591 if (!enable && is_on) {
2592 if (!wait_for_completion_timeout(&frame_done_completion,
2593 msecs_to_jiffies(100)))
2594 DSSERR("timeout waiting for FRAME DONE\n");
2595
2596 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002597 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002598
2599 if (r)
2600 DSSERR("failed to unregister FRAMEDONE isr\n");
2601 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602}
2603
2604static void _enable_digit_out(bool enable)
2605{
2606 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002607 /* flush posted write */
2608 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609}
2610
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002611static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612{
2613 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002614 enum dss_hdmi_venc_clk_source_select src;
2615 int r, i;
2616 u32 irq_mask;
2617 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002619 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002622 src = dss_get_hdmi_venc_clk_source();
2623
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002624 if (enable) {
2625 unsigned long flags;
2626 /* When we enable digit output, we'll get an extra digit
2627 * sync lost interrupt, that we need to ignore */
2628 spin_lock_irqsave(&dispc.irq_lock, flags);
2629 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2630 _omap_dispc_set_irqs();
2631 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2632 }
2633
2634 /* When we disable digit output, we need to wait until fields are done.
2635 * Otherwise the DSS is still working, and turning off the clocks
2636 * prevents DSS from going to OFF mode. And when enabling, we need to
2637 * wait for the extra sync losts */
2638 init_completion(&frame_done_completion);
2639
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002640 if (src == DSS_HDMI_M_PCLK && enable == false) {
2641 irq_mask = DISPC_IRQ_FRAMEDONETV;
2642 num_irqs = 1;
2643 } else {
2644 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2645 /* XXX I understand from TRM that we should only wait for the
2646 * current field to complete. But it seems we have to wait for
2647 * both fields */
2648 num_irqs = 2;
2649 }
2650
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002652 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002654 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655
2656 _enable_digit_out(enable);
2657
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002658 for (i = 0; i < num_irqs; ++i) {
2659 if (!wait_for_completion_timeout(&frame_done_completion,
2660 msecs_to_jiffies(100)))
2661 DSSERR("timeout waiting for digit out to %s\n",
2662 enable ? "start" : "stop");
2663 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002665 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2666 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002668 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669
2670 if (enable) {
2671 unsigned long flags;
2672 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002673 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2675 _omap_dispc_set_irqs();
2676 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2677 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002680bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002681{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302682 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002683}
2684
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002685void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002686{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302687 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002688 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002689 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002690 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002691 else
2692 BUG();
2693}
2694
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695void dispc_lcd_enable_signal_polarity(bool act_high)
2696{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002697 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2698 return;
2699
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701}
2702
2703void dispc_lcd_enable_signal(bool enable)
2704{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002705 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2706 return;
2707
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709}
2710
2711void dispc_pck_free_enable(bool enable)
2712{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002713 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2714 return;
2715
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717}
2718
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002719void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302721 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722}
2723
2724
Archit Tanejad21f43b2012-06-21 09:45:11 +05302725void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302727 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728}
2729
2730void dispc_set_loadmode(enum omap_dss_load_mode mode)
2731{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733}
2734
2735
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002736static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737{
Sumit Semwal8613b002010-12-02 11:27:09 +00002738 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739}
2740
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002741static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742 enum omap_dss_trans_key_type type,
2743 u32 trans_key)
2744{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302745 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746
Sumit Semwal8613b002010-12-02 11:27:09 +00002747 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748}
2749
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002750static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302752 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753}
Archit Taneja11354dd2011-09-26 11:47:29 +05302754
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002755static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2756 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002757{
Archit Taneja11354dd2011-09-26 11:47:29 +05302758 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002759 return;
2760
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761 if (ch == OMAP_DSS_CHANNEL_LCD)
2762 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002763 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765}
Archit Taneja11354dd2011-09-26 11:47:29 +05302766
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002767void dispc_mgr_setup(enum omap_channel channel,
2768 struct omap_overlay_manager_info *info)
2769{
2770 dispc_mgr_set_default_color(channel, info->default_color);
2771 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2772 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2773 dispc_mgr_enable_alpha_fixed_zorder(channel,
2774 info->partial_alpha_enabled);
2775 if (dss_has_feature(FEAT_CPR)) {
2776 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2777 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2778 }
2779}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002781void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002782{
2783 int code;
2784
2785 switch (data_lines) {
2786 case 12:
2787 code = 0;
2788 break;
2789 case 16:
2790 code = 1;
2791 break;
2792 case 18:
2793 code = 2;
2794 break;
2795 case 24:
2796 code = 3;
2797 break;
2798 default:
2799 BUG();
2800 return;
2801 }
2802
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302803 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804}
2805
Archit Taneja569969d2011-08-22 17:41:57 +05302806void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807{
2808 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302809 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002810
2811 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302812 case DSS_IO_PAD_MODE_RESET:
2813 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814 gpout1 = 0;
2815 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302816 case DSS_IO_PAD_MODE_RFBI:
2817 gpout0 = 1;
2818 gpout1 = 0;
2819 break;
2820 case DSS_IO_PAD_MODE_BYPASS:
2821 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002822 gpout1 = 1;
2823 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002824 default:
2825 BUG();
2826 return;
2827 }
2828
Archit Taneja569969d2011-08-22 17:41:57 +05302829 l = dispc_read_reg(DISPC_CONTROL);
2830 l = FLD_MOD(l, gpout0, 15, 15);
2831 l = FLD_MOD(l, gpout1, 16, 16);
2832 dispc_write_reg(DISPC_CONTROL, l);
2833}
2834
2835void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2836{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302837 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838}
2839
Archit Taneja8f366162012-04-16 12:53:44 +05302840static bool _dispc_mgr_size_ok(u16 width, u16 height)
2841{
2842 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2843 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2844}
2845
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002846static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2847 int vsw, int vfp, int vbp)
2848{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302849 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2850 hfp < 1 || hfp > dispc.feat->hp_max ||
2851 hbp < 1 || hbp > dispc.feat->hp_max ||
2852 vsw < 1 || vsw > dispc.feat->sw_max ||
2853 vfp < 0 || vfp > dispc.feat->vp_max ||
2854 vbp < 0 || vbp > dispc.feat->vp_max)
2855 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002856 return true;
2857}
2858
Archit Taneja8f366162012-04-16 12:53:44 +05302859bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302860 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002861{
Archit Taneja8f366162012-04-16 12:53:44 +05302862 bool timings_ok;
2863
2864 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2865
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302866 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302867 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2868 timings->hfp, timings->hbp,
2869 timings->vsw, timings->vfp,
2870 timings->vbp);
2871
2872 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873}
2874
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002875static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302876 int hfp, int hbp, int vsw, int vfp, int vbp,
2877 enum omap_dss_signal_level vsync_level,
2878 enum omap_dss_signal_level hsync_level,
2879 enum omap_dss_signal_edge data_pclk_edge,
2880 enum omap_dss_signal_level de_level,
2881 enum omap_dss_signal_edge sync_pclk_edge)
2882
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002883{
Archit Taneja655e2942012-06-21 10:37:43 +05302884 u32 timing_h, timing_v, l;
2885 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302887 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2888 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2889 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2890 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2891 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2892 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002894 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2895 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302896
2897 switch (data_pclk_edge) {
2898 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2899 ipc = false;
2900 break;
2901 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2902 ipc = true;
2903 break;
2904 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2905 default:
2906 BUG();
2907 }
2908
2909 switch (sync_pclk_edge) {
2910 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2911 onoff = false;
2912 rf = false;
2913 break;
2914 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2915 onoff = true;
2916 rf = false;
2917 break;
2918 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2919 onoff = true;
2920 rf = true;
2921 break;
2922 default:
2923 BUG();
2924 };
2925
2926 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2927 l |= FLD_VAL(onoff, 17, 17);
2928 l |= FLD_VAL(rf, 16, 16);
2929 l |= FLD_VAL(de_level, 15, 15);
2930 l |= FLD_VAL(ipc, 14, 14);
2931 l |= FLD_VAL(hsync_level, 13, 13);
2932 l |= FLD_VAL(vsync_level, 12, 12);
2933 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934}
2935
2936/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302937void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002938 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002939{
2940 unsigned xtot, ytot;
2941 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302942 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943
Archit Taneja2aefad42012-05-18 14:36:54 +05302944 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302945
Archit Taneja2aefad42012-05-18 14:36:54 +05302946 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302947 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002948 return;
2949 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302950
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302951 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302952 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302953 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2954 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302955
Archit Taneja2aefad42012-05-18 14:36:54 +05302956 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2957 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302958
2959 ht = (timings->pixel_clock * 1000) / xtot;
2960 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2961
2962 DSSDBG("pck %u\n", timings->pixel_clock);
2963 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302964 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302965 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2966 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2967 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002968
Archit Tanejac51d9212012-04-16 12:53:43 +05302969 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302970 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302971 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302972 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302973 }
Archit Taneja8f366162012-04-16 12:53:44 +05302974
Archit Taneja2aefad42012-05-18 14:36:54 +05302975 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002976}
2977
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002978static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002979 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980{
2981 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002982 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002984 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002986}
2987
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002988static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002989 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002990{
2991 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002992 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993 *lck_div = FLD_GET(l, 23, 16);
2994 *pck_div = FLD_GET(l, 7, 0);
2995}
2996
2997unsigned long dispc_fclk_rate(void)
2998{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000 unsigned long r = 0;
3001
Taneja, Archit66534e82011-03-08 05:50:34 -06003002 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303003 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003004 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003005 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303006 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007 dsidev = dsi_get_dsidev_from_id(0);
3008 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003009 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303010 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3011 dsidev = dsi_get_dsidev_from_id(1);
3012 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3013 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003014 default:
3015 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003016 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003017 }
3018
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003019 return r;
3020}
3021
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003022unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003025 int lcd;
3026 unsigned long r;
3027 u32 l;
3028
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003029 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003030
3031 lcd = FLD_GET(l, 23, 16);
3032
Taneja, Architea751592011-03-08 05:50:35 -06003033 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303034 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003035 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06003036 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303037 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303038 dsidev = dsi_get_dsidev_from_id(0);
3039 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06003040 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303041 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3042 dsidev = dsi_get_dsidev_from_id(1);
3043 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3044 break;
Taneja, Architea751592011-03-08 05:50:35 -06003045 default:
3046 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003047 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06003048 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003049
3050 return r / lcd;
3051}
3052
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003053unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303057 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303058 int pcd;
3059 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303061 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303063 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003064
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303065 r = dispc_mgr_lclk_rate(channel);
3066
3067 return r / pcd;
3068 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303069 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303070
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303071 source = dss_get_hdmi_venc_clk_source();
3072
3073 switch (source) {
3074 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303075 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303076 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303077 return hdmi_get_pixel_clock();
3078 default:
3079 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003080 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303081 }
3082 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083}
3084
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303085unsigned long dispc_core_clk_rate(void)
3086{
3087 int lcd;
3088 unsigned long fclk = dispc_fclk_rate();
3089
3090 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3091 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3092 else
3093 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3094
3095 return fclk / lcd;
3096}
3097
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303098static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3099{
3100 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3101
3102 return dispc_mgr_pclk_rate(channel);
3103}
3104
3105static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3106{
3107 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3108
3109 if (dss_mgr_is_lcd(channel))
3110 return dispc_mgr_lclk_rate(channel);
3111 else
3112 return dispc_fclk_rate();
3113
3114}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303115static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116{
3117 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303118 enum omap_dss_clk_source lcd_clk_src;
3119
3120 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3121
3122 lcd_clk_src = dss_get_lcd_clk_source(channel);
3123
3124 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3125 dss_get_generic_clk_source_name(lcd_clk_src),
3126 dss_feat_get_clk_source_name(lcd_clk_src));
3127
3128 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3129
3130 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3131 dispc_mgr_lclk_rate(channel), lcd);
3132 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3133 dispc_mgr_pclk_rate(channel), pcd);
3134}
3135
3136void dispc_dump_clocks(struct seq_file *s)
3137{
3138 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003139 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303140 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003141
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003142 if (dispc_runtime_get())
3143 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003145 seq_printf(s, "- DISPC -\n");
3146
Archit Taneja067a57e2011-03-02 11:57:25 +05303147 seq_printf(s, "dispc fclk source = %s (%s)\n",
3148 dss_get_generic_clk_source_name(dispc_clk_src),
3149 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150
3151 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003152
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003153 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3154 seq_printf(s, "- DISPC-CORE-CLK -\n");
3155 l = dispc_read_reg(DISPC_DIVISOR);
3156 lcd = FLD_GET(l, 23, 16);
3157
3158 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3159 (dispc_fclk_rate()/lcd), lcd);
3160 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003161
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303162 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003163
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303164 if (dss_has_feature(FEAT_MGR_LCD2))
3165 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3166 if (dss_has_feature(FEAT_MGR_LCD3))
3167 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003168
3169 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170}
3171
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003172#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3173void dispc_dump_irqs(struct seq_file *s)
3174{
3175 unsigned long flags;
3176 struct dispc_irq_stats stats;
3177
3178 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3179
3180 stats = dispc.irq_stats;
3181 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3182 dispc.irq_stats.last_reset = jiffies;
3183
3184 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3185
3186 seq_printf(s, "period %u ms\n",
3187 jiffies_to_msecs(jiffies - stats.last_reset));
3188
3189 seq_printf(s, "irqs %d\n", stats.irq_count);
3190#define PIS(x) \
3191 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3192
3193 PIS(FRAMEDONE);
3194 PIS(VSYNC);
3195 PIS(EVSYNC_EVEN);
3196 PIS(EVSYNC_ODD);
3197 PIS(ACBIAS_COUNT_STAT);
3198 PIS(PROG_LINE_NUM);
3199 PIS(GFX_FIFO_UNDERFLOW);
3200 PIS(GFX_END_WIN);
3201 PIS(PAL_GAMMA_MASK);
3202 PIS(OCP_ERR);
3203 PIS(VID1_FIFO_UNDERFLOW);
3204 PIS(VID1_END_WIN);
3205 PIS(VID2_FIFO_UNDERFLOW);
3206 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303207 if (dss_feat_get_num_ovls() > 3) {
3208 PIS(VID3_FIFO_UNDERFLOW);
3209 PIS(VID3_END_WIN);
3210 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003211 PIS(SYNC_LOST);
3212 PIS(SYNC_LOST_DIGIT);
3213 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003214 if (dss_has_feature(FEAT_MGR_LCD2)) {
3215 PIS(FRAMEDONE2);
3216 PIS(VSYNC2);
3217 PIS(ACBIAS_COUNT_STAT2);
3218 PIS(SYNC_LOST2);
3219 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303220 if (dss_has_feature(FEAT_MGR_LCD3)) {
3221 PIS(FRAMEDONE3);
3222 PIS(VSYNC3);
3223 PIS(ACBIAS_COUNT_STAT3);
3224 PIS(SYNC_LOST3);
3225 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003226#undef PIS
3227}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003228#endif
3229
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003230static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003231{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303232 int i, j;
3233 const char *mgr_names[] = {
3234 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3235 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3236 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303237 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303238 };
3239 const char *ovl_names[] = {
3240 [OMAP_DSS_GFX] = "GFX",
3241 [OMAP_DSS_VIDEO1] = "VID1",
3242 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303243 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303244 };
3245 const char **p_names;
3246
Archit Taneja9b372c22011-05-06 11:45:49 +05303247#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003249 if (dispc_runtime_get())
3250 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251
Archit Taneja5010be82011-08-05 19:06:00 +05303252 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003253 DUMPREG(DISPC_REVISION);
3254 DUMPREG(DISPC_SYSCONFIG);
3255 DUMPREG(DISPC_SYSSTATUS);
3256 DUMPREG(DISPC_IRQSTATUS);
3257 DUMPREG(DISPC_IRQENABLE);
3258 DUMPREG(DISPC_CONTROL);
3259 DUMPREG(DISPC_CONFIG);
3260 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261 DUMPREG(DISPC_LINE_STATUS);
3262 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303263 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3264 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003265 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003266 if (dss_has_feature(FEAT_MGR_LCD2)) {
3267 DUMPREG(DISPC_CONTROL2);
3268 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003269 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303270 if (dss_has_feature(FEAT_MGR_LCD3)) {
3271 DUMPREG(DISPC_CONTROL3);
3272 DUMPREG(DISPC_CONFIG3);
3273 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274
Archit Taneja5010be82011-08-05 19:06:00 +05303275#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003276
Archit Taneja5010be82011-08-05 19:06:00 +05303277#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303278#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3279 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303280 dispc_read_reg(DISPC_REG(i, r)))
3281
Archit Taneja4dd2da12011-08-05 19:06:01 +05303282 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303283
Archit Taneja4dd2da12011-08-05 19:06:01 +05303284 /* DISPC channel specific registers */
3285 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3286 DUMPREG(i, DISPC_DEFAULT_COLOR);
3287 DUMPREG(i, DISPC_TRANS_COLOR);
3288 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003289
Archit Taneja4dd2da12011-08-05 19:06:01 +05303290 if (i == OMAP_DSS_CHANNEL_DIGIT)
3291 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303292
Archit Taneja4dd2da12011-08-05 19:06:01 +05303293 DUMPREG(i, DISPC_DEFAULT_COLOR);
3294 DUMPREG(i, DISPC_TRANS_COLOR);
3295 DUMPREG(i, DISPC_TIMING_H);
3296 DUMPREG(i, DISPC_TIMING_V);
3297 DUMPREG(i, DISPC_POL_FREQ);
3298 DUMPREG(i, DISPC_DIVISORo);
3299 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303300
Archit Taneja4dd2da12011-08-05 19:06:01 +05303301 DUMPREG(i, DISPC_DATA_CYCLE1);
3302 DUMPREG(i, DISPC_DATA_CYCLE2);
3303 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003304
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003305 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 DUMPREG(i, DISPC_CPR_COEF_R);
3307 DUMPREG(i, DISPC_CPR_COEF_G);
3308 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003309 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003310 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003311
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313
Archit Taneja4dd2da12011-08-05 19:06:01 +05303314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3315 DUMPREG(i, DISPC_OVL_BA0);
3316 DUMPREG(i, DISPC_OVL_BA1);
3317 DUMPREG(i, DISPC_OVL_POSITION);
3318 DUMPREG(i, DISPC_OVL_SIZE);
3319 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3320 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3321 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3322 DUMPREG(i, DISPC_OVL_ROW_INC);
3323 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3324 if (dss_has_feature(FEAT_PRELOAD))
3325 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326
Archit Taneja4dd2da12011-08-05 19:06:01 +05303327 if (i == OMAP_DSS_GFX) {
3328 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3329 DUMPREG(i, DISPC_OVL_TABLE_BA);
3330 continue;
3331 }
3332
3333 DUMPREG(i, DISPC_OVL_FIR);
3334 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3335 DUMPREG(i, DISPC_OVL_ACCU0);
3336 DUMPREG(i, DISPC_OVL_ACCU1);
3337 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3338 DUMPREG(i, DISPC_OVL_BA0_UV);
3339 DUMPREG(i, DISPC_OVL_BA1_UV);
3340 DUMPREG(i, DISPC_OVL_FIR2);
3341 DUMPREG(i, DISPC_OVL_ACCU2_0);
3342 DUMPREG(i, DISPC_OVL_ACCU2_1);
3343 }
3344 if (dss_has_feature(FEAT_ATTR2))
3345 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3346 if (dss_has_feature(FEAT_PRELOAD))
3347 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303348 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349
Archit Taneja5010be82011-08-05 19:06:00 +05303350#undef DISPC_REG
3351#undef DUMPREG
3352
3353#define DISPC_REG(plane, name, i) name(plane, i)
3354#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303355 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3356 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303357 dispc_read_reg(DISPC_REG(plane, name, i)))
3358
Archit Taneja4dd2da12011-08-05 19:06:01 +05303359 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303360
Archit Taneja4dd2da12011-08-05 19:06:01 +05303361 /* start from OMAP_DSS_VIDEO1 */
3362 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3363 for (j = 0; j < 8; j++)
3364 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303365
Archit Taneja4dd2da12011-08-05 19:06:01 +05303366 for (j = 0; j < 8; j++)
3367 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303368
Archit Taneja4dd2da12011-08-05 19:06:01 +05303369 for (j = 0; j < 5; j++)
3370 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003371
Archit Taneja4dd2da12011-08-05 19:06:01 +05303372 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3373 for (j = 0; j < 8; j++)
3374 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3375 }
Amber Jainab5ca072011-05-19 19:47:53 +05303376
Archit Taneja4dd2da12011-08-05 19:06:01 +05303377 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3378 for (j = 0; j < 8; j++)
3379 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303380
Archit Taneja4dd2da12011-08-05 19:06:01 +05303381 for (j = 0; j < 8; j++)
3382 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303383
Archit Taneja4dd2da12011-08-05 19:06:01 +05303384 for (j = 0; j < 8; j++)
3385 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3386 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003387 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003388
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003389 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303390
3391#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003392#undef DUMPREG
3393}
3394
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003395/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303396void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003397 struct dispc_clock_info *cinfo)
3398{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003399 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003400 unsigned long best_pck;
3401 u16 best_ld, cur_ld;
3402 u16 best_pd, cur_pd;
3403
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003404 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3405 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3406
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003407 best_pck = 0;
3408 best_ld = 0;
3409 best_pd = 0;
3410
3411 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3412 unsigned long lck = fck / cur_ld;
3413
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003414 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003415 unsigned long pck = lck / cur_pd;
3416 long old_delta = abs(best_pck - req_pck);
3417 long new_delta = abs(pck - req_pck);
3418
3419 if (best_pck == 0 || new_delta < old_delta) {
3420 best_pck = pck;
3421 best_ld = cur_ld;
3422 best_pd = cur_pd;
3423
3424 if (pck == req_pck)
3425 goto found;
3426 }
3427
3428 if (pck < req_pck)
3429 break;
3430 }
3431
3432 if (lck / pcd_min < req_pck)
3433 break;
3434 }
3435
3436found:
3437 cinfo->lck_div = best_ld;
3438 cinfo->pck_div = best_pd;
3439 cinfo->lck = fck / cinfo->lck_div;
3440 cinfo->pck = cinfo->lck / cinfo->pck_div;
3441}
3442
3443/* calculate clock rates using dividers in cinfo */
3444int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3445 struct dispc_clock_info *cinfo)
3446{
3447 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3448 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003449 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003450 return -EINVAL;
3451
3452 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3453 cinfo->pck = cinfo->lck / cinfo->pck_div;
3454
3455 return 0;
3456}
3457
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303458void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003459 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460{
3461 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3462 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3463
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003464 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003465}
3466
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003467int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003468 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469{
3470 unsigned long fck;
3471
3472 fck = dispc_fclk_rate();
3473
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003474 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3475 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003476
3477 cinfo->lck = fck / cinfo->lck_div;
3478 cinfo->pck = cinfo->lck / cinfo->pck_div;
3479
3480 return 0;
3481}
3482
3483/* dispc.irq_lock has to be locked by the caller */
3484static void _omap_dispc_set_irqs(void)
3485{
3486 u32 mask;
3487 u32 old_mask;
3488 int i;
3489 struct omap_dispc_isr_data *isr_data;
3490
3491 mask = dispc.irq_error_mask;
3492
3493 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3494 isr_data = &dispc.registered_isr[i];
3495
3496 if (isr_data->isr == NULL)
3497 continue;
3498
3499 mask |= isr_data->mask;
3500 }
3501
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003502 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3503 /* clear the irqstatus for newly enabled irqs */
3504 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3505
3506 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003507}
3508
3509int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3510{
3511 int i;
3512 int ret;
3513 unsigned long flags;
3514 struct omap_dispc_isr_data *isr_data;
3515
3516 if (isr == NULL)
3517 return -EINVAL;
3518
3519 spin_lock_irqsave(&dispc.irq_lock, flags);
3520
3521 /* check for duplicate entry */
3522 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3523 isr_data = &dispc.registered_isr[i];
3524 if (isr_data->isr == isr && isr_data->arg == arg &&
3525 isr_data->mask == mask) {
3526 ret = -EINVAL;
3527 goto err;
3528 }
3529 }
3530
3531 isr_data = NULL;
3532 ret = -EBUSY;
3533
3534 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3535 isr_data = &dispc.registered_isr[i];
3536
3537 if (isr_data->isr != NULL)
3538 continue;
3539
3540 isr_data->isr = isr;
3541 isr_data->arg = arg;
3542 isr_data->mask = mask;
3543 ret = 0;
3544
3545 break;
3546 }
3547
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003548 if (ret)
3549 goto err;
3550
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003551 _omap_dispc_set_irqs();
3552
3553 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3554
3555 return 0;
3556err:
3557 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3558
3559 return ret;
3560}
3561EXPORT_SYMBOL(omap_dispc_register_isr);
3562
3563int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3564{
3565 int i;
3566 unsigned long flags;
3567 int ret = -EINVAL;
3568 struct omap_dispc_isr_data *isr_data;
3569
3570 spin_lock_irqsave(&dispc.irq_lock, flags);
3571
3572 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3573 isr_data = &dispc.registered_isr[i];
3574 if (isr_data->isr != isr || isr_data->arg != arg ||
3575 isr_data->mask != mask)
3576 continue;
3577
3578 /* found the correct isr */
3579
3580 isr_data->isr = NULL;
3581 isr_data->arg = NULL;
3582 isr_data->mask = 0;
3583
3584 ret = 0;
3585 break;
3586 }
3587
3588 if (ret == 0)
3589 _omap_dispc_set_irqs();
3590
3591 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3592
3593 return ret;
3594}
3595EXPORT_SYMBOL(omap_dispc_unregister_isr);
3596
3597#ifdef DEBUG
3598static void print_irq_status(u32 status)
3599{
3600 if ((status & dispc.irq_error_mask) == 0)
3601 return;
3602
3603 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3604
3605#define PIS(x) \
3606 if (status & DISPC_IRQ_##x) \
3607 printk(#x " ");
3608 PIS(GFX_FIFO_UNDERFLOW);
3609 PIS(OCP_ERR);
3610 PIS(VID1_FIFO_UNDERFLOW);
3611 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303612 if (dss_feat_get_num_ovls() > 3)
3613 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003614 PIS(SYNC_LOST);
3615 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003616 if (dss_has_feature(FEAT_MGR_LCD2))
3617 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303618 if (dss_has_feature(FEAT_MGR_LCD3))
3619 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003620#undef PIS
3621
3622 printk("\n");
3623}
3624#endif
3625
3626/* Called from dss.c. Note that we don't touch clocks here,
3627 * but we presume they are on because we got an IRQ. However,
3628 * an irq handler may turn the clocks off, so we may not have
3629 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003630static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003631{
3632 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003633 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003634 u32 handledirqs = 0;
3635 u32 unhandled_errors;
3636 struct omap_dispc_isr_data *isr_data;
3637 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3638
3639 spin_lock(&dispc.irq_lock);
3640
3641 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003642 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3643
3644 /* IRQ is not for us */
3645 if (!(irqstatus & irqenable)) {
3646 spin_unlock(&dispc.irq_lock);
3647 return IRQ_NONE;
3648 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003649
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003650#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3651 spin_lock(&dispc.irq_stats_lock);
3652 dispc.irq_stats.irq_count++;
3653 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3654 spin_unlock(&dispc.irq_stats_lock);
3655#endif
3656
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003657#ifdef DEBUG
3658 if (dss_debug)
3659 print_irq_status(irqstatus);
3660#endif
3661 /* Ack the interrupt. Do it here before clocks are possibly turned
3662 * off */
3663 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3664 /* flush posted write */
3665 dispc_read_reg(DISPC_IRQSTATUS);
3666
3667 /* make a copy and unlock, so that isrs can unregister
3668 * themselves */
3669 memcpy(registered_isr, dispc.registered_isr,
3670 sizeof(registered_isr));
3671
3672 spin_unlock(&dispc.irq_lock);
3673
3674 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3675 isr_data = &registered_isr[i];
3676
3677 if (!isr_data->isr)
3678 continue;
3679
3680 if (isr_data->mask & irqstatus) {
3681 isr_data->isr(isr_data->arg, irqstatus);
3682 handledirqs |= isr_data->mask;
3683 }
3684 }
3685
3686 spin_lock(&dispc.irq_lock);
3687
3688 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3689
3690 if (unhandled_errors) {
3691 dispc.error_irqs |= unhandled_errors;
3692
3693 dispc.irq_error_mask &= ~unhandled_errors;
3694 _omap_dispc_set_irqs();
3695
3696 schedule_work(&dispc.error_work);
3697 }
3698
3699 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003700
3701 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003702}
3703
3704static void dispc_error_worker(struct work_struct *work)
3705{
3706 int i;
3707 u32 errors;
3708 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003709 static const unsigned fifo_underflow_bits[] = {
3710 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3711 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3712 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303713 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003714 };
3715
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003716 spin_lock_irqsave(&dispc.irq_lock, flags);
3717 errors = dispc.error_irqs;
3718 dispc.error_irqs = 0;
3719 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3720
Dima Zavin13eae1f2011-06-27 10:31:05 -07003721 dispc_runtime_get();
3722
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003723 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3724 struct omap_overlay *ovl;
3725 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003726
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003727 ovl = omap_dss_get_overlay(i);
3728 bit = fifo_underflow_bits[i];
3729
3730 if (bit & errors) {
3731 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3732 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003733 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003734 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303735 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003736 }
3737 }
3738
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003739 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3740 struct omap_overlay_manager *mgr;
3741 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003742
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003743 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303744 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003745
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003746 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303747 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003748 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003749
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003750 DSSERR("SYNC_LOST on channel %s, restarting the output "
3751 "with video overlays disabled\n",
3752 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003753
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003754 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3755 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003756
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003757 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3758 struct omap_overlay *ovl;
3759 ovl = omap_dss_get_overlay(i);
3760
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003761 if (ovl->id != OMAP_DSS_GFX &&
3762 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003763 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003764 }
3765
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003766 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303767 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003768
Sumit Semwal2a205f32010-12-02 11:27:12 +00003769 if (enable)
3770 dssdev->driver->enable(dssdev);
3771 }
3772 }
3773
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003774 if (errors & DISPC_IRQ_OCP_ERR) {
3775 DSSERR("OCP_ERR\n");
3776 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3777 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303778 struct omap_dss_device *dssdev;
3779
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003780 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303781 dssdev = mgr->get_device(mgr);
3782
3783 if (dssdev && dssdev->driver)
3784 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003785 }
3786 }
3787
3788 spin_lock_irqsave(&dispc.irq_lock, flags);
3789 dispc.irq_error_mask |= errors;
3790 _omap_dispc_set_irqs();
3791 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003792
3793 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003794}
3795
3796int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3797{
3798 void dispc_irq_wait_handler(void *data, u32 mask)
3799 {
3800 complete((struct completion *)data);
3801 }
3802
3803 int r;
3804 DECLARE_COMPLETION_ONSTACK(completion);
3805
3806 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3807 irqmask);
3808
3809 if (r)
3810 return r;
3811
3812 timeout = wait_for_completion_timeout(&completion, timeout);
3813
3814 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3815
3816 if (timeout == 0)
3817 return -ETIMEDOUT;
3818
3819 if (timeout == -ERESTARTSYS)
3820 return -ERESTARTSYS;
3821
3822 return 0;
3823}
3824
3825int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3826 unsigned long timeout)
3827{
3828 void dispc_irq_wait_handler(void *data, u32 mask)
3829 {
3830 complete((struct completion *)data);
3831 }
3832
3833 int r;
3834 DECLARE_COMPLETION_ONSTACK(completion);
3835
3836 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3837 irqmask);
3838
3839 if (r)
3840 return r;
3841
3842 timeout = wait_for_completion_interruptible_timeout(&completion,
3843 timeout);
3844
3845 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3846
3847 if (timeout == 0)
3848 return -ETIMEDOUT;
3849
3850 if (timeout == -ERESTARTSYS)
3851 return -ERESTARTSYS;
3852
3853 return 0;
3854}
3855
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003856static void _omap_dispc_initialize_irq(void)
3857{
3858 unsigned long flags;
3859
3860 spin_lock_irqsave(&dispc.irq_lock, flags);
3861
3862 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3863
3864 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003865 if (dss_has_feature(FEAT_MGR_LCD2))
3866 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303867 if (dss_has_feature(FEAT_MGR_LCD3))
3868 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303869 if (dss_feat_get_num_ovls() > 3)
3870 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003871
3872 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3873 * so clear it */
3874 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3875
3876 _omap_dispc_set_irqs();
3877
3878 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3879}
3880
3881void dispc_enable_sidle(void)
3882{
3883 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3884}
3885
3886void dispc_disable_sidle(void)
3887{
3888 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3889}
3890
3891static void _omap_dispc_initial_config(void)
3892{
3893 u32 l;
3894
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003895 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3896 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3897 l = dispc_read_reg(DISPC_DIVISOR);
3898 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3899 l = FLD_MOD(l, 1, 0, 0);
3900 l = FLD_MOD(l, 1, 23, 16);
3901 dispc_write_reg(DISPC_DIVISOR, l);
3902 }
3903
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003904 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003905 if (dss_has_feature(FEAT_FUNCGATED))
3906 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003907
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003908 _dispc_setup_color_conv_coef();
3909
3910 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3911
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003912 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003913
3914 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303915
3916 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003917}
3918
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303919static const struct dispc_features omap24xx_dispc_feats __initconst = {
3920 .sw_start = 5,
3921 .fp_start = 15,
3922 .bp_start = 27,
3923 .sw_max = 64,
3924 .vp_max = 255,
3925 .hp_max = 256,
3926 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3927 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003928 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303929};
3930
3931static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3932 .sw_start = 5,
3933 .fp_start = 15,
3934 .bp_start = 27,
3935 .sw_max = 64,
3936 .vp_max = 255,
3937 .hp_max = 256,
3938 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3939 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003940 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303941};
3942
3943static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3944 .sw_start = 7,
3945 .fp_start = 19,
3946 .bp_start = 31,
3947 .sw_max = 256,
3948 .vp_max = 4095,
3949 .hp_max = 4096,
3950 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3951 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003952 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303953};
3954
3955static const struct dispc_features omap44xx_dispc_feats __initconst = {
3956 .sw_start = 7,
3957 .fp_start = 19,
3958 .bp_start = 31,
3959 .sw_max = 256,
3960 .vp_max = 4095,
3961 .hp_max = 4096,
3962 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3963 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003964 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003965 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303966};
3967
3968static int __init dispc_init_features(struct device *dev)
3969{
3970 const struct dispc_features *src;
3971 struct dispc_features *dst;
3972
3973 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3974 if (!dst) {
3975 dev_err(dev, "Failed to allocate DISPC Features\n");
3976 return -ENOMEM;
3977 }
3978
3979 if (cpu_is_omap24xx()) {
3980 src = &omap24xx_dispc_feats;
3981 } else if (cpu_is_omap34xx()) {
3982 if (omap_rev() < OMAP3430_REV_ES3_0)
3983 src = &omap34xx_rev1_0_dispc_feats;
3984 else
3985 src = &omap34xx_rev3_0_dispc_feats;
3986 } else if (cpu_is_omap44xx()) {
3987 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303988 } else if (soc_is_omap54xx()) {
3989 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303990 } else {
3991 return -ENODEV;
3992 }
3993
3994 memcpy(dst, src, sizeof(*dst));
3995 dispc.feat = dst;
3996
3997 return 0;
3998}
3999
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004000/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004001static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004002{
4003 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004004 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004005 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004006 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004007
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004008 dispc.pdev = pdev;
4009
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304010 r = dispc_init_features(&dispc.pdev->dev);
4011 if (r)
4012 return r;
4013
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004014 spin_lock_init(&dispc.irq_lock);
4015
4016#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4017 spin_lock_init(&dispc.irq_stats_lock);
4018 dispc.irq_stats.last_reset = jiffies;
4019#endif
4020
4021 INIT_WORK(&dispc.error_work, dispc_error_worker);
4022
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004023 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4024 if (!dispc_mem) {
4025 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004026 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004027 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004028
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004029 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4030 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004031 if (!dispc.base) {
4032 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004033 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004034 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004035
archit tanejaaffe3602011-02-23 08:41:03 +00004036 dispc.irq = platform_get_irq(dispc.pdev, 0);
4037 if (dispc.irq < 0) {
4038 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004039 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004040 }
4041
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004042 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4043 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004044 if (r < 0) {
4045 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004046 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004047 }
4048
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004049 clk = clk_get(&pdev->dev, "fck");
4050 if (IS_ERR(clk)) {
4051 DSSERR("can't get fck\n");
4052 r = PTR_ERR(clk);
4053 return r;
4054 }
4055
4056 dispc.dss_clk = clk;
4057
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004058 pm_runtime_enable(&pdev->dev);
4059
4060 r = dispc_runtime_get();
4061 if (r)
4062 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004063
4064 _omap_dispc_initial_config();
4065
4066 _omap_dispc_initialize_irq();
4067
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004068 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004069 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004070 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4071
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004072 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004073
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004074 dss_debugfs_create_file("dispc", dispc_dump_regs);
4075
4076#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4077 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4078#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004079 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004080
4081err_runtime_get:
4082 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004083 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004084 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004085}
4086
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004087static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004088{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004089 pm_runtime_disable(&pdev->dev);
4090
4091 clk_put(dispc.dss_clk);
4092
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004093 return 0;
4094}
4095
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004096static int dispc_runtime_suspend(struct device *dev)
4097{
4098 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004099
4100 return 0;
4101}
4102
4103static int dispc_runtime_resume(struct device *dev)
4104{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004105 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004106
4107 return 0;
4108}
4109
4110static const struct dev_pm_ops dispc_pm_ops = {
4111 .runtime_suspend = dispc_runtime_suspend,
4112 .runtime_resume = dispc_runtime_resume,
4113};
4114
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004115static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004116 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004117 .driver = {
4118 .name = "omapdss_dispc",
4119 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004120 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004121 },
4122};
4123
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004124int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004125{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004126 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004127}
4128
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004129void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004130{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004131 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004132}