blob: c6eb02e698753cee4ea834fcc30ccac641bfd27b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07004
Alan Cox8bdbd962009-07-04 00:35:45 +01005#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02007#include <asm/apic.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -08008#include <asm/cpu.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +02009#include <asm/pci-direct.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070011#ifdef CONFIG_X86_64
12# include <asm/numa_64.h>
13# include <asm/mmconfig.h>
14# include <asm/cacheflush.h>
15#endif
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include "cpu.h"
18
Yinghai Lu6c62aa42008-09-07 17:58:54 -070019#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
22 * misexecution of code under Linux. Owners of such processors should
23 * contact AMD for precise details and a CPU swap.
24 *
25 * See http://www.multimania.com/poulot/k6bug.html
26 * http://www.amd.com/K6/k6docs/revgd.html
27 *
28 * The following test is erm.. interesting. AMD neglected to up
29 * the chip setting when fixing the bug but they also tweaked some
30 * performance at the same time..
31 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033extern void vide(void);
34__asm__(".align 4\nvide: ret");
35
Yinghai Lu11fdd252008-09-07 17:58:50 -070036static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
37{
38/*
39 * General Systems BIOSen alias the cpu frequency registers
40 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
41 * drivers subsequently pokes it, and changes the CPU speed.
42 * Workaround : Remove the unneeded alias.
43 */
44#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
45#define CBAR_ENB (0x80000000)
46#define CBAR_KEY (0X000000CB)
47 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +010048 if (inl(CBAR) & CBAR_ENB)
49 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -070050 }
51}
52
53
54static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
55{
56 u32 l, h;
57 int mbytes = num_physpages >> (20-PAGE_SHIFT);
58
59 if (c->x86_model < 6) {
60 /* Based on AMD doc 20734R - June 2000 */
61 if (c->x86_model == 0) {
62 clear_cpu_cap(c, X86_FEATURE_APIC);
63 set_cpu_cap(c, X86_FEATURE_PGE);
64 }
65 return;
66 }
67
68 if (c->x86_model == 6 && c->x86_mask == 1) {
69 const int K6_BUG_LOOP = 1000000;
70 int n;
71 void (*f_vide)(void);
72 unsigned long d, d2;
73
74 printk(KERN_INFO "AMD K6 stepping B detected - ");
75
76 /*
77 * It looks like AMD fixed the 2.6.2 bug and improved indirect
78 * calls at the same time.
79 */
80
81 n = K6_BUG_LOOP;
82 f_vide = vide;
83 rdtscl(d);
84 while (n--)
85 f_vide();
86 rdtscl(d2);
87 d = d2-d;
88
89 if (d > 20*K6_BUG_LOOP)
Alan Cox8bdbd962009-07-04 00:35:45 +010090 printk(KERN_CONT
91 "system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -070092 else
Alan Cox8bdbd962009-07-04 00:35:45 +010093 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -070094 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
95 }
96
97 /* K6 with old style WHCR */
98 if (c->x86_model < 8 ||
99 (c->x86_model == 8 && c->x86_mask < 8)) {
100 /* We can only write allocate on the low 508Mb */
101 if (mbytes > 508)
102 mbytes = 508;
103
104 rdmsr(MSR_K6_WHCR, l, h);
105 if ((l&0x0000FFFF) == 0) {
106 unsigned long flags;
107 l = (1<<0)|((mbytes/4)<<1);
108 local_irq_save(flags);
109 wbinvd();
110 wrmsr(MSR_K6_WHCR, l, h);
111 local_irq_restore(flags);
112 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
113 mbytes);
114 }
115 return;
116 }
117
118 if ((c->x86_model == 8 && c->x86_mask > 7) ||
119 c->x86_model == 9 || c->x86_model == 13) {
120 /* The more serious chips .. */
121
122 if (mbytes > 4092)
123 mbytes = 4092;
124
125 rdmsr(MSR_K6_WHCR, l, h);
126 if ((l&0xFFFF0000) == 0) {
127 unsigned long flags;
128 l = ((mbytes>>2)<<22)|(1<<16);
129 local_irq_save(flags);
130 wbinvd();
131 wrmsr(MSR_K6_WHCR, l, h);
132 local_irq_restore(flags);
133 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
134 mbytes);
135 }
136
137 return;
138 }
139
140 if (c->x86_model == 10) {
141 /* AMD Geode LX is model 10 */
142 /* placeholder for any needed mods */
143 return;
144 }
145}
146
Yinghai Lu1f442d72009-03-07 23:46:26 -0800147static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
148{
149#ifdef CONFIG_SMP
150 /* calling is from identify_secondary_cpu() ? */
151 if (c->cpu_index == boot_cpu_id)
152 return;
153
154 /*
155 * Certain Athlons might work (for various values of 'work') in SMP
156 * but they are not certified as MP capable.
157 */
158 /* Athlon 660/661 is valid. */
159 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
160 (c->x86_mask == 1)))
161 goto valid_k7;
162
163 /* Duron 670 is valid */
164 if ((c->x86_model == 7) && (c->x86_mask == 0))
165 goto valid_k7;
166
167 /*
168 * Athlon 662, Duron 671, and Athlon >model 7 have capability
169 * bit. It's worth noting that the A5 stepping (662) of some
170 * Athlon XP's have the MP bit set.
171 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
172 * more.
173 */
174 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
175 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
176 (c->x86_model > 7))
177 if (cpu_has_mp)
178 goto valid_k7;
179
180 /* If we get here, not a certified SMP capable AMD system. */
181
182 /*
183 * Don't taint if we are running SMP kernel on a single non-MP
184 * approved Athlon
185 */
186 WARN_ONCE(1, "WARNING: This combination of AMD"
187 "processors is not suitable for SMP.\n");
188 if (!test_taint(TAINT_UNSAFE_SMP))
189 add_taint(TAINT_UNSAFE_SMP);
190
191valid_k7:
192 ;
193#endif
194}
195
Yinghai Lu11fdd252008-09-07 17:58:50 -0700196static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
197{
198 u32 l, h;
199
200 /*
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
204 */
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
207 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
208 rdmsr(MSR_K7_HWCR, l, h);
209 l &= ~0x00008000;
210 wrmsr(MSR_K7_HWCR, l, h);
211 set_cpu_cap(c, X86_FEATURE_XMM);
212 }
213 }
214
215 /*
216 * It's been determined by AMD that Athlons since model 8 stepping 1
217 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
218 * As per AMD technical note 27212 0.2
219 */
220 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
221 rdmsr(MSR_K7_CLK_CTL, l, h);
222 if ((l & 0xfff00000) != 0x20000000) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100223 printk(KERN_INFO
224 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
225 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700226 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
227 }
228 }
229
230 set_cpu_cap(c, X86_FEATURE_K7);
Yinghai Lu1f442d72009-03-07 23:46:26 -0800231
232 amd_k7_smp_check(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700233}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700234#endif
235
236#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
237static int __cpuinit nearby_node(int apicid)
238{
239 int i, node;
240
241 for (i = apicid - 1; i >= 0; i--) {
242 node = apicid_to_node[i];
243 if (node != NUMA_NO_NODE && node_online(node))
244 return node;
245 }
246 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
247 node = apicid_to_node[i];
248 if (node != NUMA_NO_NODE && node_online(node))
249 return node;
250 }
251 return first_node(node_online_map); /* Shouldn't happen */
252}
253#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700254
255/*
256 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
257 * Assumes number of cores is a power of two.
258 */
259static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
260{
261#ifdef CONFIG_X86_HT
262 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200263 int cpu = smp_processor_id();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700264
265 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700266 /* Low order bits define the core id (index of core in socket) */
267 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
268 /* Convert the initial APIC ID into the socket ID */
269 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200270 /* use socket ID also for last level cache */
271 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700272#endif
273}
274
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700275static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
276{
277#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
278 int cpu = smp_processor_id();
279 int node;
Yinghai Lu2759c322009-05-15 13:05:16 -0700280 unsigned apicid = cpu_has_apic ? hard_smp_processor_id() : c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700281
282 node = c->phys_proc_id;
283 if (apicid_to_node[apicid] != NUMA_NO_NODE)
284 node = apicid_to_node[apicid];
285 if (!node_online(node)) {
286 /* Two possibilities here:
287 - The CPU is missing memory and no node was created.
288 In that case try picking one from a nearby CPU
289 - The APIC IDs differ from the HyperTransport node IDs
290 which the K8 northbridge parsing fills in.
291 Assume they are all increased by a constant offset,
292 but in the same order as the HT nodeids.
293 If that doesn't result in a usable node fall back to the
294 path for the previous case. */
295
296 int ht_nodeid = c->initial_apicid;
297
298 if (ht_nodeid >= 0 &&
299 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
300 node = apicid_to_node[ht_nodeid];
301 /* Pick a nearby node */
302 if (!node_online(node))
303 node = nearby_node(apicid);
304 }
305 numa_set_node(cpu, node);
306
Yinghai Lu823b2592008-09-10 21:56:46 -0700307 printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700308#endif
309}
310
Yinghai Lu11fdd252008-09-07 17:58:50 -0700311static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
312{
313#ifdef CONFIG_X86_HT
314 unsigned bits, ecx;
315
316 /* Multi core CPU? */
317 if (c->extended_cpuid_level < 0x80000008)
318 return;
319
320 ecx = cpuid_ecx(0x80000008);
321
322 c->x86_max_cores = (ecx & 0xff) + 1;
323
324 /* CPU telling us the core id bits shift? */
325 bits = (ecx >> 12) & 0xF;
326
327 /* Otherwise recompute */
328 if (bits == 0) {
329 while ((1 << bits) < c->x86_max_cores)
330 bits++;
331 }
332
333 c->x86_coreid_bits = bits;
334#endif
335}
336
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100337static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100338{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700339 early_init_amd_mc(c);
340
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800341 /*
342 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
343 * with P/T states and does not stop in deep C-states
344 */
345 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700346 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800347 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
348 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200349
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700350#ifdef CONFIG_X86_64
351 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
352#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200353 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700354 if (c->x86 == 5)
355 if (c->x86_model == 13 || c->x86_model == 9 ||
356 (c->x86_model == 8 && c->x86_mask >= 8))
357 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
358#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200359#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
360 /* check CPU config space for extended APIC ID */
361 if (c->x86 >= 0xf) {
362 unsigned int val;
363 val = read_pci_config(0, 24, 0, 0x68);
364 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
365 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
366 }
367#endif
Andi Kleen2b16a232008-01-30 13:32:40 +0100368}
369
Magnus Dammb4af3f72006-09-26 10:52:36 +0200370static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371{
Andi Kleen7d318d72005-09-29 22:05:55 +0200372#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +0200373 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +0200374
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100375 /*
376 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +0200377 * bit 6 of msr C001_0015
378 *
379 * Errata 63 for SH-B3 steppings
380 * Errata 122 for all steppings (F+ have it disabled by default)
381 */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700382 if (c->x86 == 0xf) {
Andi Kleen7d318d72005-09-29 22:05:55 +0200383 rdmsrl(MSR_K7_HWCR, value);
384 value |= 1 << 6;
385 wrmsrl(MSR_K7_HWCR, value);
386 }
387#endif
388
Andi Kleen2b16a232008-01-30 13:32:40 +0100389 early_init_amd(c);
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100392 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100393 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100394 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100395 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100396
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700397#ifdef CONFIG_X86_64
398 /* On C+ stepping K8 rep microcode works well for copy/memset */
399 if (c->x86 == 0xf) {
400 u32 level;
401
402 level = cpuid_eax(1);
Alan Cox8bdbd962009-07-04 00:35:45 +0100403 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700404 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
405 }
406 if (c->x86 == 0x10 || c->x86 == 0x11)
407 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
408#else
409
410 /*
411 * FIXME: We should handle the K5 here. Set up the write
412 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
413 * no bus pipeline)
414 */
415
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100416 switch (c->x86) {
417 case 4:
Yinghai Lu11fdd252008-09-07 17:58:50 -0700418 init_amd_k5(c);
419 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100420 case 5:
Yinghai Lu11fdd252008-09-07 17:58:50 -0700421 init_amd_k6(c);
422 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100423 case 6: /* An Athlon/Duron */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700424 init_amd_k7(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 break;
Andi Kleen67cddd92007-07-21 17:10:03 +0200426 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200427
Andi Kleenc12ceb72007-05-21 14:31:47 +0200428 /* K6s reports MCEs but don't actually have all the MSRs */
429 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100430 clear_cpu_cap(c, X86_FEATURE_MCE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700431#endif
Andi Kleende421862008-01-30 13:32:37 +0100432
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700433 /* Enable workaround for FXSAVE leak */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700434 if (c->x86 >= 6)
435 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
436
437 if (!c->x86_model_id[0]) {
438 switch (c->x86) {
439 case 0xf:
440 /* Should distinguish Models here, but this is only
441 a fallback anyways. */
442 strcpy(c->x86_model_id, "Hammer");
443 break;
444 }
445 }
446
447 display_cacheinfo(c);
448
449 /* Multi core CPU? */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700450 if (c->extended_cpuid_level >= 0x80000008) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700451 amd_detect_cmp(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700452 srat_detect_node(c);
453 }
Yinghai Lu11fdd252008-09-07 17:58:50 -0700454
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700455#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700456 detect_ht(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700457#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700458
459 if (c->extended_cpuid_level >= 0x80000006) {
460 if ((c->x86 >= 0x0f) && (cpuid_edx(0x80000006) & 0xf000))
461 num_cache_leaves = 4;
462 else
463 num_cache_leaves = 3;
464 }
465
466 if (c->x86 >= 0xf && c->x86 <= 0x11)
467 set_cpu_cap(c, X86_FEATURE_K8);
468
469 if (cpu_has_xmm2) {
470 /* MFENCE stops RDTSC speculation */
Ingo Molnar16282a82008-02-26 08:49:57 +0100471 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700472 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700473
474#ifdef CONFIG_X86_64
475 if (c->x86 == 0x10) {
476 /* do this for boot cpu */
477 if (c == &boot_cpu_data)
478 check_enable_amd_mmconf_dmi();
479
480 fam10h_check_enable_mmcfg();
481 }
482
483 if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
484 unsigned long long tseg;
485
486 /*
487 * Split up direct mapping around the TSEG SMM area.
488 * Don't do it for gbpages because there seems very little
489 * benefit in doing so.
490 */
491 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100492 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
493 if ((tseg>>PMD_SHIFT) <
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700494 (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
Alan Cox8bdbd962009-07-04 00:35:45 +0100495 ((tseg>>PMD_SHIFT) <
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700496 (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100497 (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
498 set_memory_4k((unsigned long)__va(tseg), 1);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700499 }
500 }
501#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502}
503
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700504#ifdef CONFIG_X86_32
Alan Cox8bdbd962009-07-04 00:35:45 +0100505static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
506 unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
508 /* AMD errata T13 (order #21922) */
509 if ((c->x86 == 6)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100510 /* Duron Rev A0 */
511 if (c->x86_model == 3 && c->x86_mask == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +0100513 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 if (c->x86_model == 4 &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100515 (c->x86_mask == 0 || c->x86_mask == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 size = 256;
517 }
518 return size;
519}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700520#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Jan Beulich02dde8b2009-03-12 12:08:49 +0000522static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100524 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700525#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 .c_models = {
527 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
528 {
529 [3] = "486 DX/2",
530 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100531 [8] = "486 DX/4",
532 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100534 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 }
536 },
537 },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700538 .c_size_cache = amd_size_cache,
539#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100540 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200542 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543};
544
Yinghai Lu10a434f2008-09-04 21:09:45 +0200545cpu_dev_register(amd_cpu_dev);