blob: 18d59d3868b3a38ec32f8a55e76e451bb03a32d3 [file] [log] [blame]
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09004 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09005 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090015#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090016
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090023#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080030#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010031
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090032#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080034 SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
35 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
39 SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
40 SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
41 SAVE_ITEM(EXYNOS4_CLKSRC_TV),
42 SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
43 SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
44 SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
45 SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
46 SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
47 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
48 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
49 SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
50 SAVE_ITEM(EXYNOS4_CLKDIV_TV),
51 SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
52 SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
53 SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
54 SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
60 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
61 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
62 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
63 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
64 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
65 SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
66 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
67 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
68 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
69 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
75 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
76 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
77 SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
78 SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
79 SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
80 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
81 SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
82 SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
83 SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
84 SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
85 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
86 SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
87 SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
88 SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
89 SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
90 SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
91 SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
92 SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
94 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
Jonghwan Choiacd35612011-08-24 21:52:45 +090095};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090096#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090097
Kukjin Kima8550392012-03-09 14:19:10 -080098static struct clk exynos4_clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +0900100 .rate = 27000000,
101};
102
Kukjin Kima8550392012-03-09 14:19:10 -0800103static struct clk exynos4_clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900105};
106
Kukjin Kima8550392012-03-09 14:19:10 -0800107static struct clk exynos4_clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900109 .rate = 27000000,
110};
111
Kukjin Kima8550392012-03-09 14:19:10 -0800112static struct clk exynos4_clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900114};
115
Boojin Kimbf856fb2011-09-02 09:44:36 +0900116static struct clk dummy_apb_pclk = {
117 .name = "apb_pclk",
118 .id = -1,
119};
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900122{
Kukjin Kima8550392012-03-09 14:19:10 -0800123 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
Jongpill Lee37e01722010-08-18 22:33:43 +0900124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900127{
Kukjin Kima8550392012-03-09 14:19:10 -0800128 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900129}
130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900131static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900132{
Kukjin Kima8550392012-03-09 14:19:10 -0800133 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900134}
135
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900136int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900137{
Kukjin Kima8550392012-03-09 14:19:10 -0800138 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900139}
140
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900141static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900142{
Kukjin Kima8550392012-03-09 14:19:10 -0800143 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900144}
145
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900146static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900147{
Kukjin Kima8550392012-03-09 14:19:10 -0800148 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900149}
150
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900151static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
152{
Kukjin Kima8550392012-03-09 14:19:10 -0800153 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900154}
155
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900156static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
157{
Kukjin Kima8550392012-03-09 14:19:10 -0800158 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900159}
160
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900161static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900162{
Kukjin Kima8550392012-03-09 14:19:10 -0800163 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900164}
165
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900166static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
167{
Kukjin Kima8550392012-03-09 14:19:10 -0800168 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900169}
170
KyongHo Chobca10b92012-04-04 09:23:02 -0700171int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900172{
Kukjin Kima8550392012-03-09 14:19:10 -0800173 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900174}
175
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900176static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900177{
Kukjin Kima8550392012-03-09 14:19:10 -0800178 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900179}
180
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900181int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900182{
Kukjin Kima8550392012-03-09 14:19:10 -0800183 return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900184}
185
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900186int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900187{
Kukjin Kima8550392012-03-09 14:19:10 -0800188 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900189}
190
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900191static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900192{
Kukjin Kima8550392012-03-09 14:19:10 -0800193 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
Jongpill Lee5a847b42010-08-27 16:50:47 +0900194}
195
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900196static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900197{
Kukjin Kima8550392012-03-09 14:19:10 -0800198 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900199}
200
KyongHo Chobca10b92012-04-04 09:23:02 -0700201int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
204}
205
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900206static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
207{
208 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
209}
210
211static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
212{
213 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
214}
215
Changhwan Younc8bef142010-07-27 17:52:39 +0900216/* Core list of CMU_CPU side */
217
Kukjin Kima8550392012-03-09 14:19:10 -0800218static struct clksrc_clk exynos4_clk_mout_apll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900219 .clk = {
220 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900221 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800222 .sources = &clk_src_apll,
Kukjin Kima8550392012-03-09 14:19:10 -0800223 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900224};
225
Kukjin Kima8550392012-03-09 14:19:10 -0800226static struct clksrc_clk exynos4_clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900227 .clk = {
228 .name = "sclk_apll",
Kukjin Kima8550392012-03-09 14:19:10 -0800229 .parent = &exynos4_clk_mout_apll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900230 },
Kukjin Kima8550392012-03-09 14:19:10 -0800231 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900232};
233
Kukjin Kima8550392012-03-09 14:19:10 -0800234static struct clksrc_clk exynos4_clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900235 .clk = {
236 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800238 .sources = &clk_src_epll,
Kukjin Kima8550392012-03-09 14:19:10 -0800239 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900240};
241
Kukjin Kima8550392012-03-09 14:19:10 -0800242struct clksrc_clk exynos4_clk_mout_mpll = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800243 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900244 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800246 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900247
248 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
Kukjin Kima8550392012-03-09 14:19:10 -0800251static struct clk *exynos4_clkset_moutcore_list[] = {
252 [0] = &exynos4_clk_mout_apll.clk,
253 [1] = &exynos4_clk_mout_mpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900254};
255
Kukjin Kima8550392012-03-09 14:19:10 -0800256static struct clksrc_sources exynos4_clkset_moutcore = {
257 .sources = exynos4_clkset_moutcore_list,
258 .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900259};
260
Kukjin Kima8550392012-03-09 14:19:10 -0800261static struct clksrc_clk exynos4_clk_moutcore = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900262 .clk = {
263 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900264 },
Kukjin Kima8550392012-03-09 14:19:10 -0800265 .sources = &exynos4_clkset_moutcore,
266 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900267};
268
Kukjin Kima8550392012-03-09 14:19:10 -0800269static struct clksrc_clk exynos4_clk_coreclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900270 .clk = {
271 .name = "core_clk",
Kukjin Kima8550392012-03-09 14:19:10 -0800272 .parent = &exynos4_clk_moutcore.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 },
Kukjin Kima8550392012-03-09 14:19:10 -0800274 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
Kukjin Kima8550392012-03-09 14:19:10 -0800277static struct clksrc_clk exynos4_clk_armclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .clk = {
279 .name = "armclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800280 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 },
282};
283
Kukjin Kima8550392012-03-09 14:19:10 -0800284static struct clksrc_clk exynos4_clk_aclk_corem0 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .clk = {
286 .name = "aclk_corem0",
Kukjin Kima8550392012-03-09 14:19:10 -0800287 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 },
Kukjin Kima8550392012-03-09 14:19:10 -0800289 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900290};
291
Kukjin Kima8550392012-03-09 14:19:10 -0800292static struct clksrc_clk exynos4_clk_aclk_cores = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900293 .clk = {
294 .name = "aclk_cores",
Kukjin Kima8550392012-03-09 14:19:10 -0800295 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 },
Kukjin Kima8550392012-03-09 14:19:10 -0800297 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900298};
299
Kukjin Kima8550392012-03-09 14:19:10 -0800300static struct clksrc_clk exynos4_clk_aclk_corem1 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900301 .clk = {
302 .name = "aclk_corem1",
Kukjin Kima8550392012-03-09 14:19:10 -0800303 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 },
Kukjin Kima8550392012-03-09 14:19:10 -0800305 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900306};
307
Kukjin Kima8550392012-03-09 14:19:10 -0800308static struct clksrc_clk exynos4_clk_periphclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900309 .clk = {
310 .name = "periphclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800311 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 },
Kukjin Kima8550392012-03-09 14:19:10 -0800313 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Changhwan Younc8bef142010-07-27 17:52:39 +0900316/* Core list of CMU_CORE side */
317
Kukjin Kima8550392012-03-09 14:19:10 -0800318static struct clk *exynos4_clkset_corebus_list[] = {
319 [0] = &exynos4_clk_mout_mpll.clk,
320 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900321};
322
Kukjin Kima8550392012-03-09 14:19:10 -0800323struct clksrc_sources exynos4_clkset_mout_corebus = {
324 .sources = exynos4_clkset_corebus_list,
325 .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900326};
327
Kukjin Kima8550392012-03-09 14:19:10 -0800328static struct clksrc_clk exynos4_clk_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900329 .clk = {
330 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900331 },
Kukjin Kima8550392012-03-09 14:19:10 -0800332 .sources = &exynos4_clkset_mout_corebus,
333 .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900334};
335
Kukjin Kima8550392012-03-09 14:19:10 -0800336static struct clksrc_clk exynos4_clk_sclk_dmc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900337 .clk = {
338 .name = "sclk_dmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800339 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 },
Kukjin Kima8550392012-03-09 14:19:10 -0800341 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900342};
343
Kukjin Kima8550392012-03-09 14:19:10 -0800344static struct clksrc_clk exynos4_clk_aclk_cored = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900345 .clk = {
346 .name = "aclk_cored",
Kukjin Kima8550392012-03-09 14:19:10 -0800347 .parent = &exynos4_clk_sclk_dmc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 },
Kukjin Kima8550392012-03-09 14:19:10 -0800349 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900350};
351
Kukjin Kima8550392012-03-09 14:19:10 -0800352static struct clksrc_clk exynos4_clk_aclk_corep = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 .clk = {
354 .name = "aclk_corep",
Kukjin Kima8550392012-03-09 14:19:10 -0800355 .parent = &exynos4_clk_aclk_cored.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 },
Kukjin Kima8550392012-03-09 14:19:10 -0800357 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900358};
359
Kukjin Kima8550392012-03-09 14:19:10 -0800360static struct clksrc_clk exynos4_clk_aclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900361 .clk = {
362 .name = "aclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800363 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 },
Kukjin Kima8550392012-03-09 14:19:10 -0800365 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900366};
367
Kukjin Kima8550392012-03-09 14:19:10 -0800368static struct clksrc_clk exynos4_clk_pclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900369 .clk = {
370 .name = "pclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800371 .parent = &exynos4_clk_aclk_acp.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 },
Kukjin Kima8550392012-03-09 14:19:10 -0800373 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
376/* Core list of CMU_TOP side */
377
Kukjin Kima8550392012-03-09 14:19:10 -0800378struct clk *exynos4_clkset_aclk_top_list[] = {
379 [0] = &exynos4_clk_mout_mpll.clk,
380 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381};
382
Kukjin Kima8550392012-03-09 14:19:10 -0800383static struct clksrc_sources exynos4_clkset_aclk = {
384 .sources = exynos4_clkset_aclk_top_list,
385 .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900386};
387
Kukjin Kima8550392012-03-09 14:19:10 -0800388static struct clksrc_clk exynos4_clk_aclk_200 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900389 .clk = {
390 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900391 },
Kukjin Kima8550392012-03-09 14:19:10 -0800392 .sources = &exynos4_clkset_aclk,
393 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
394 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900395};
396
Kukjin Kima8550392012-03-09 14:19:10 -0800397static struct clksrc_clk exynos4_clk_aclk_100 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900398 .clk = {
399 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900400 },
Kukjin Kima8550392012-03-09 14:19:10 -0800401 .sources = &exynos4_clkset_aclk,
402 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
403 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900404};
405
Kukjin Kima8550392012-03-09 14:19:10 -0800406static struct clksrc_clk exynos4_clk_aclk_160 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900407 .clk = {
408 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 },
Kukjin Kima8550392012-03-09 14:19:10 -0800410 .sources = &exynos4_clkset_aclk,
411 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
412 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900413};
414
Kukjin Kima8550392012-03-09 14:19:10 -0800415struct clksrc_clk exynos4_clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900416 .clk = {
417 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900418 },
Kukjin Kima8550392012-03-09 14:19:10 -0800419 .sources = &exynos4_clkset_aclk,
420 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
421 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900422};
423
Kukjin Kima8550392012-03-09 14:19:10 -0800424static struct clk *exynos4_clkset_vpllsrc_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900425 [0] = &clk_fin_vpll,
Kukjin Kima8550392012-03-09 14:19:10 -0800426 [1] = &exynos4_clk_sclk_hdmi27m,
Changhwan Younc8bef142010-07-27 17:52:39 +0900427};
428
Kukjin Kima8550392012-03-09 14:19:10 -0800429static struct clksrc_sources exynos4_clkset_vpllsrc = {
430 .sources = exynos4_clkset_vpllsrc_list,
431 .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432};
433
Kukjin Kima8550392012-03-09 14:19:10 -0800434static struct clksrc_clk exynos4_clk_vpllsrc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900435 .clk = {
436 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900438 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900439 },
Kukjin Kima8550392012-03-09 14:19:10 -0800440 .sources = &exynos4_clkset_vpllsrc,
441 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900442};
443
Kukjin Kima8550392012-03-09 14:19:10 -0800444static struct clk *exynos4_clkset_sclk_vpll_list[] = {
445 [0] = &exynos4_clk_vpllsrc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900446 [1] = &clk_fout_vpll,
447};
448
Kukjin Kima8550392012-03-09 14:19:10 -0800449static struct clksrc_sources exynos4_clkset_sclk_vpll = {
450 .sources = exynos4_clkset_sclk_vpll_list,
451 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900452};
453
Kukjin Kima8550392012-03-09 14:19:10 -0800454static struct clksrc_clk exynos4_clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900455 .clk = {
456 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 },
Kukjin Kima8550392012-03-09 14:19:10 -0800458 .sources = &exynos4_clkset_sclk_vpll,
459 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900460};
461
Kukjin Kima8550392012-03-09 14:19:10 -0800462static struct clk exynos4_init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900463 {
464 .name = "timers",
Kukjin Kima8550392012-03-09 14:19:10 -0800465 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900466 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900467 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900468 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900469 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900470 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900471 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .ctrlbit = (1 << 4),
473 }, {
474 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900475 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900476 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900477 .ctrlbit = (1 << 5),
478 }, {
Arnd Bergmann853a0232012-03-15 21:22:00 +0000479 .name = "jpeg",
480 .id = 0,
481 .enable = exynos4_clk_ip_cam_ctrl,
482 .ctrlbit = (1 << 6),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900485 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 0),
488 }, {
489 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900490 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900491 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900492 .ctrlbit = (1 << 1),
493 }, {
494 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900495 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900496 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .ctrlbit = (1 << 2),
498 }, {
499 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900500 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900502 .ctrlbit = (1 << 3),
503 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900504 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700505 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800506 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900507 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .ctrlbit = (1 << 5),
509 }, {
510 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700511 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800512 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900513 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900514 .ctrlbit = (1 << 6),
515 }, {
516 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700517 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800518 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900519 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900520 .ctrlbit = (1 << 7),
521 }, {
522 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700523 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800524 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900525 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900526 .ctrlbit = (1 << 8),
527 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900528 .name = "dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800529 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900530 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900531 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900532 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900533 .name = "dac",
534 .devname = "s5p-sdo",
535 .enable = exynos4_clk_ip_tv_ctrl,
536 .ctrlbit = (1 << 2),
537 }, {
538 .name = "mixer",
539 .devname = "s5p-mixer",
540 .enable = exynos4_clk_ip_tv_ctrl,
541 .ctrlbit = (1 << 1),
542 }, {
543 .name = "vp",
544 .devname = "s5p-mixer",
545 .enable = exynos4_clk_ip_tv_ctrl,
546 .ctrlbit = (1 << 0),
547 }, {
548 .name = "hdmi",
549 .devname = "exynos4-hdmi",
550 .enable = exynos4_clk_ip_tv_ctrl,
551 .ctrlbit = (1 << 3),
552 }, {
553 .name = "hdmiphy",
554 .devname = "exynos4-hdmi",
555 .enable = exynos4_clk_hdmiphy_ctrl,
556 .ctrlbit = (1 << 0),
557 }, {
558 .name = "dacphy",
559 .devname = "s5p-sdo",
560 .enable = exynos4_clk_dac_ctrl,
561 .ctrlbit = (1 << 0),
562 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900563 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900564 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900565 .ctrlbit = (1 << 15),
566 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900567 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900568 .enable = exynos4_clk_ip_perir_ctrl,
569 .ctrlbit = (1 << 16),
570 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900571 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900572 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900573 .ctrlbit = (1 << 15),
574 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .name = "watchdog",
Kukjin Kima8550392012-03-09 14:19:10 -0800576 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900577 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900578 .ctrlbit = (1 << 14),
579 }, {
580 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900581 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900582 .ctrlbit = (1 << 12),
583 }, {
584 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900585 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900586 .ctrlbit = (1 << 13),
587 }, {
588 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900589 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900590 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900591 .ctrlbit = (1 << 16),
592 }, {
593 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900594 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900595 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900596 .ctrlbit = (1 << 17),
597 }, {
598 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900599 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900600 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900601 .ctrlbit = (1 << 18),
602 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900603 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900604 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900605 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900606 .ctrlbit = (1 << 19),
607 }, {
608 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900609 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900610 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900611 .ctrlbit = (1 << 20),
612 }, {
613 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900614 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900615 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900616 .ctrlbit = (1 << 21),
617 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900618 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900619 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900620 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900621 .ctrlbit = (1 << 27),
622 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900623 .name = "mfc",
624 .devname = "s5p-mfc",
625 .enable = exynos4_clk_ip_mfc_ctrl,
626 .ctrlbit = (1 << 0),
627 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900628 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900629 .devname = "s3c2440-i2c.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800630 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900631 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900632 .ctrlbit = (1 << 6),
633 }, {
634 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900635 .devname = "s3c2440-i2c.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800636 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900637 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900638 .ctrlbit = (1 << 7),
639 }, {
640 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900641 .devname = "s3c2440-i2c.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800642 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900643 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900644 .ctrlbit = (1 << 8),
645 }, {
646 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900647 .devname = "s3c2440-i2c.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800648 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900649 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900650 .ctrlbit = (1 << 9),
651 }, {
652 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900653 .devname = "s3c2440-i2c.4",
Kukjin Kima8550392012-03-09 14:19:10 -0800654 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900655 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900656 .ctrlbit = (1 << 10),
657 }, {
658 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900659 .devname = "s3c2440-i2c.5",
Kukjin Kima8550392012-03-09 14:19:10 -0800660 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900661 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900662 .ctrlbit = (1 << 11),
663 }, {
664 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900665 .devname = "s3c2440-i2c.6",
Kukjin Kima8550392012-03-09 14:19:10 -0800666 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900667 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900668 .ctrlbit = (1 << 12),
669 }, {
670 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900671 .devname = "s3c2440-i2c.7",
Kukjin Kima8550392012-03-09 14:19:10 -0800672 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900673 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900674 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900675 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900676 .name = "i2c",
677 .devname = "s3c2440-hdmiphy-i2c",
Kukjin Kima8550392012-03-09 14:19:10 -0800678 .parent = &exynos4_clk_aclk_100.clk,
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900679 .enable = exynos4_clk_ip_peril_ctrl,
680 .ctrlbit = (1 << 14),
681 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700682 .name = SYSMMU_CLOCK_NAME,
683 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900684 .enable = exynos4_clk_ip_mfc_ctrl,
685 .ctrlbit = (1 << 1),
686 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700687 .name = SYSMMU_CLOCK_NAME,
688 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900689 .enable = exynos4_clk_ip_mfc_ctrl,
690 .ctrlbit = (1 << 2),
KyongHo Chobca10b92012-04-04 09:23:02 -0700691 }, {
692 .name = SYSMMU_CLOCK_NAME,
693 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
694 .enable = exynos4_clk_ip_tv_ctrl,
695 .ctrlbit = (1 << 4),
696 }, {
697 .name = SYSMMU_CLOCK_NAME,
698 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
699 .enable = exynos4_clk_ip_cam_ctrl,
700 .ctrlbit = (1 << 11),
701 }, {
702 .name = SYSMMU_CLOCK_NAME,
703 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
704 .enable = exynos4_clk_ip_image_ctrl,
705 .ctrlbit = (1 << 4),
706 }, {
707 .name = SYSMMU_CLOCK_NAME,
708 .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
709 .enable = exynos4_clk_ip_cam_ctrl,
710 .ctrlbit = (1 << 7),
711 }, {
712 .name = SYSMMU_CLOCK_NAME,
713 .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
714 .enable = exynos4_clk_ip_cam_ctrl,
715 .ctrlbit = (1 << 8),
716 }, {
717 .name = SYSMMU_CLOCK_NAME,
718 .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
719 .enable = exynos4_clk_ip_cam_ctrl,
720 .ctrlbit = (1 << 9),
721 }, {
722 .name = SYSMMU_CLOCK_NAME,
723 .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
724 .enable = exynos4_clk_ip_cam_ctrl,
725 .ctrlbit = (1 << 10),
726 }, {
727 .name = SYSMMU_CLOCK_NAME,
728 .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
729 .enable = exynos4_clk_ip_lcd0_ctrl,
730 .ctrlbit = (1 << 4),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900731 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900732};
733
Kukjin Kima8550392012-03-09 14:19:10 -0800734static struct clk exynos4_init_clocks_on[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900735 {
736 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900737 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900738 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900739 .ctrlbit = (1 << 0),
740 }, {
741 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900742 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900743 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900744 .ctrlbit = (1 << 1),
745 }, {
746 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900747 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900748 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900749 .ctrlbit = (1 << 2),
750 }, {
751 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900752 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900753 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900754 .ctrlbit = (1 << 3),
755 }, {
756 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900757 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900758 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900759 .ctrlbit = (1 << 4),
760 }, {
761 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900762 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900763 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900764 .ctrlbit = (1 << 5),
765 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900766};
767
Kukjin Kima8550392012-03-09 14:19:10 -0800768static struct clk exynos4_clk_pdma0 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200769 .name = "dma",
770 .devname = "dma-pl330.0",
771 .enable = exynos4_clk_ip_fsys_ctrl,
772 .ctrlbit = (1 << 0),
773};
774
Kukjin Kima8550392012-03-09 14:19:10 -0800775static struct clk exynos4_clk_pdma1 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200776 .name = "dma",
777 .devname = "dma-pl330.1",
778 .enable = exynos4_clk_ip_fsys_ctrl,
779 .ctrlbit = (1 << 1),
780};
781
Boojin Kim9ed76e02012-02-15 13:15:12 +0900782static struct clk exynos4_clk_mdma1 = {
783 .name = "dma",
784 .devname = "dma-pl330.2",
785 .enable = exynos4_clk_ip_image_ctrl,
786 .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
787};
788
Tushar Behera79025462012-03-12 21:17:02 -0700789static struct clk exynos4_clk_fimd0 = {
790 .name = "fimd",
791 .devname = "exynos4-fb.0",
792 .enable = exynos4_clk_ip_lcd0_ctrl,
793 .ctrlbit = (1 << 0),
794};
795
Kukjin Kima8550392012-03-09 14:19:10 -0800796struct clk *exynos4_clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900797 [0] = &clk_ext_xtal_mux,
798 [1] = &clk_xusbxti,
Kukjin Kima8550392012-03-09 14:19:10 -0800799 [2] = &exynos4_clk_sclk_hdmi27m,
800 [3] = &exynos4_clk_sclk_usbphy0,
801 [4] = &exynos4_clk_sclk_usbphy1,
802 [5] = &exynos4_clk_sclk_hdmiphy,
803 [6] = &exynos4_clk_mout_mpll.clk,
804 [7] = &exynos4_clk_mout_epll.clk,
805 [8] = &exynos4_clk_sclk_vpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900806};
807
Kukjin Kima8550392012-03-09 14:19:10 -0800808struct clksrc_sources exynos4_clkset_group = {
809 .sources = exynos4_clkset_group_list,
810 .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900811};
812
Kukjin Kima8550392012-03-09 14:19:10 -0800813static struct clk *exynos4_clkset_mout_g2d0_list[] = {
814 [0] = &exynos4_clk_mout_mpll.clk,
815 [1] = &exynos4_clk_sclk_apll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900816};
817
Sachin Kamat8bf56462012-07-17 07:52:03 +0900818struct clksrc_sources exynos4_clkset_mout_g2d0 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800819 .sources = exynos4_clkset_mout_g2d0_list,
820 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900821};
822
Kukjin Kima8550392012-03-09 14:19:10 -0800823static struct clk *exynos4_clkset_mout_g2d1_list[] = {
824 [0] = &exynos4_clk_mout_epll.clk,
825 [1] = &exynos4_clk_sclk_vpll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900826};
827
Sachin Kamat8bf56462012-07-17 07:52:03 +0900828struct clksrc_sources exynos4_clkset_mout_g2d1 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800829 .sources = exynos4_clkset_mout_g2d1_list,
830 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900831};
832
Kukjin Kima8550392012-03-09 14:19:10 -0800833static struct clk *exynos4_clkset_mout_mfc0_list[] = {
834 [0] = &exynos4_clk_mout_mpll.clk,
835 [1] = &exynos4_clk_sclk_apll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900836};
837
Kukjin Kima8550392012-03-09 14:19:10 -0800838static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
839 .sources = exynos4_clkset_mout_mfc0_list,
840 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900841};
842
Kukjin Kima8550392012-03-09 14:19:10 -0800843static struct clksrc_clk exynos4_clk_mout_mfc0 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900844 .clk = {
845 .name = "mout_mfc0",
846 },
Kukjin Kima8550392012-03-09 14:19:10 -0800847 .sources = &exynos4_clkset_mout_mfc0,
848 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900849};
850
Kukjin Kima8550392012-03-09 14:19:10 -0800851static struct clk *exynos4_clkset_mout_mfc1_list[] = {
852 [0] = &exynos4_clk_mout_epll.clk,
853 [1] = &exynos4_clk_sclk_vpll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900854};
855
Kukjin Kima8550392012-03-09 14:19:10 -0800856static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
857 .sources = exynos4_clkset_mout_mfc1_list,
858 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900859};
860
Kukjin Kima8550392012-03-09 14:19:10 -0800861static struct clksrc_clk exynos4_clk_mout_mfc1 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900862 .clk = {
863 .name = "mout_mfc1",
864 },
Kukjin Kima8550392012-03-09 14:19:10 -0800865 .sources = &exynos4_clkset_mout_mfc1,
866 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900867};
868
Kukjin Kima8550392012-03-09 14:19:10 -0800869static struct clk *exynos4_clkset_mout_mfc_list[] = {
870 [0] = &exynos4_clk_mout_mfc0.clk,
871 [1] = &exynos4_clk_mout_mfc1.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900872};
873
Kukjin Kima8550392012-03-09 14:19:10 -0800874static struct clksrc_sources exynos4_clkset_mout_mfc = {
875 .sources = exynos4_clkset_mout_mfc_list,
876 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900877};
878
Kukjin Kima8550392012-03-09 14:19:10 -0800879static struct clk *exynos4_clkset_sclk_dac_list[] = {
880 [0] = &exynos4_clk_sclk_vpll.clk,
881 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900882};
883
Kukjin Kima8550392012-03-09 14:19:10 -0800884static struct clksrc_sources exynos4_clkset_sclk_dac = {
885 .sources = exynos4_clkset_sclk_dac_list,
886 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900887};
888
Kukjin Kima8550392012-03-09 14:19:10 -0800889static struct clksrc_clk exynos4_clk_sclk_dac = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900890 .clk = {
891 .name = "sclk_dac",
892 .enable = exynos4_clksrc_mask_tv_ctrl,
893 .ctrlbit = (1 << 8),
894 },
Kukjin Kima8550392012-03-09 14:19:10 -0800895 .sources = &exynos4_clkset_sclk_dac,
896 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900897};
898
Kukjin Kima8550392012-03-09 14:19:10 -0800899static struct clksrc_clk exynos4_clk_sclk_pixel = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900900 .clk = {
901 .name = "sclk_pixel",
Kukjin Kima8550392012-03-09 14:19:10 -0800902 .parent = &exynos4_clk_sclk_vpll.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900903 },
Kukjin Kima8550392012-03-09 14:19:10 -0800904 .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900905};
906
Kukjin Kima8550392012-03-09 14:19:10 -0800907static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
908 [0] = &exynos4_clk_sclk_pixel.clk,
909 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900910};
911
Kukjin Kima8550392012-03-09 14:19:10 -0800912static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
913 .sources = exynos4_clkset_sclk_hdmi_list,
914 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900915};
916
Kukjin Kima8550392012-03-09 14:19:10 -0800917static struct clksrc_clk exynos4_clk_sclk_hdmi = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900918 .clk = {
919 .name = "sclk_hdmi",
920 .enable = exynos4_clksrc_mask_tv_ctrl,
921 .ctrlbit = (1 << 0),
922 },
Kukjin Kima8550392012-03-09 14:19:10 -0800923 .sources = &exynos4_clkset_sclk_hdmi,
924 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900925};
926
Kukjin Kima8550392012-03-09 14:19:10 -0800927static struct clk *exynos4_clkset_sclk_mixer_list[] = {
928 [0] = &exynos4_clk_sclk_dac.clk,
929 [1] = &exynos4_clk_sclk_hdmi.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900930};
931
Kukjin Kima8550392012-03-09 14:19:10 -0800932static struct clksrc_sources exynos4_clkset_sclk_mixer = {
933 .sources = exynos4_clkset_sclk_mixer_list,
934 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900935};
936
Kukjin Kima8550392012-03-09 14:19:10 -0800937static struct clksrc_clk exynos4_clk_sclk_mixer = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800938 .clk = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900939 .name = "sclk_mixer",
940 .enable = exynos4_clksrc_mask_tv_ctrl,
941 .ctrlbit = (1 << 4),
942 },
Kukjin Kima8550392012-03-09 14:19:10 -0800943 .sources = &exynos4_clkset_sclk_mixer,
944 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900945};
946
Kukjin Kima8550392012-03-09 14:19:10 -0800947static struct clksrc_clk *exynos4_sclk_tv[] = {
948 &exynos4_clk_sclk_dac,
949 &exynos4_clk_sclk_pixel,
950 &exynos4_clk_sclk_hdmi,
951 &exynos4_clk_sclk_mixer,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900952};
953
Kukjin Kima8550392012-03-09 14:19:10 -0800954static struct clksrc_clk exynos4_clk_dout_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800955 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900956 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900957 },
Kukjin Kima8550392012-03-09 14:19:10 -0800958 .sources = &exynos4_clkset_group,
959 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
960 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900961};
962
Kukjin Kima8550392012-03-09 14:19:10 -0800963static struct clksrc_clk exynos4_clk_dout_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800964 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900965 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900966 },
Kukjin Kima8550392012-03-09 14:19:10 -0800967 .sources = &exynos4_clkset_group,
968 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
969 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900970};
971
Kukjin Kima8550392012-03-09 14:19:10 -0800972static struct clksrc_clk exynos4_clk_dout_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800973 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900974 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900975 },
Kukjin Kima8550392012-03-09 14:19:10 -0800976 .sources = &exynos4_clkset_group,
977 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
978 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900979};
980
Kukjin Kima8550392012-03-09 14:19:10 -0800981static struct clksrc_clk exynos4_clk_dout_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800982 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900983 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900984 },
Kukjin Kima8550392012-03-09 14:19:10 -0800985 .sources = &exynos4_clkset_group,
986 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
987 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900988};
989
Kukjin Kima8550392012-03-09 14:19:10 -0800990static struct clksrc_clk exynos4_clk_dout_mmc4 = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900991 .clk = {
992 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900993 },
Kukjin Kima8550392012-03-09 14:19:10 -0800994 .sources = &exynos4_clkset_group,
995 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
996 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900997};
998
Kukjin Kima8550392012-03-09 14:19:10 -0800999static struct clksrc_clk exynos4_clksrcs[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001000 {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001001 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001002 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001003 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001004 .ctrlbit = (1 << 24),
1005 },
Kukjin Kima8550392012-03-09 14:19:10 -08001006 .sources = &exynos4_clkset_group,
1007 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1008 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001009 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001010 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001011 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001012 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001013 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001014 .ctrlbit = (1 << 24),
1015 },
Kukjin Kima8550392012-03-09 14:19:10 -08001016 .sources = &exynos4_clkset_group,
1017 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
1018 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001019 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001020 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001021 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001022 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001023 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001024 .ctrlbit = (1 << 28),
1025 },
Kukjin Kima8550392012-03-09 14:19:10 -08001026 .sources = &exynos4_clkset_group,
1027 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
1028 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001029 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001030 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001031 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001032 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001033 .ctrlbit = (1 << 16),
1034 },
Kukjin Kima8550392012-03-09 14:19:10 -08001035 .sources = &exynos4_clkset_group,
1036 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
1037 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001038 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001039 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001040 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001041 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001042 .ctrlbit = (1 << 20),
1043 },
Kukjin Kima8550392012-03-09 14:19:10 -08001044 .sources = &exynos4_clkset_group,
1045 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
1046 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001047 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001048 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001049 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001050 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001051 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001052 .ctrlbit = (1 << 0),
1053 },
Kukjin Kima8550392012-03-09 14:19:10 -08001054 .sources = &exynos4_clkset_group,
1055 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
1056 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001057 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001058 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001059 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001060 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001061 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001062 .ctrlbit = (1 << 4),
1063 },
Kukjin Kima8550392012-03-09 14:19:10 -08001064 .sources = &exynos4_clkset_group,
1065 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
1066 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001067 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001068 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001069 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001070 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001071 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001072 .ctrlbit = (1 << 8),
1073 },
Kukjin Kima8550392012-03-09 14:19:10 -08001074 .sources = &exynos4_clkset_group,
1075 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
1076 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001077 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001078 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001079 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001080 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001081 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001082 .ctrlbit = (1 << 12),
1083 },
Kukjin Kima8550392012-03-09 14:19:10 -08001084 .sources = &exynos4_clkset_group,
1085 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
1086 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001087 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001088 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001089 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001090 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001091 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001092 .ctrlbit = (1 << 0),
1093 },
Kukjin Kima8550392012-03-09 14:19:10 -08001094 .sources = &exynos4_clkset_group,
1095 .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
1096 .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001097 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001098 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001099 .name = "sclk_mfc",
1100 .devname = "s5p-mfc",
1101 },
Kukjin Kima8550392012-03-09 14:19:10 -08001102 .sources = &exynos4_clkset_mout_mfc,
1103 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
1104 .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
Kamil Debski0f75a962011-07-21 16:42:30 +09001105 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001106 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001107 .name = "sclk_dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -08001108 .parent = &exynos4_clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001109 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001110 .ctrlbit = (1 << 16),
1111 },
Kukjin Kima8550392012-03-09 14:19:10 -08001112 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001113 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001114};
1115
Kukjin Kima8550392012-03-09 14:19:10 -08001116static struct clksrc_clk exynos4_clk_sclk_uart0 = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001117 .clk = {
1118 .name = "uclk1",
1119 .devname = "exynos4210-uart.0",
1120 .enable = exynos4_clksrc_mask_peril0_ctrl,
1121 .ctrlbit = (1 << 0),
1122 },
Kukjin Kima8550392012-03-09 14:19:10 -08001123 .sources = &exynos4_clkset_group,
1124 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1125 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001126};
1127
Kukjin Kima8550392012-03-09 14:19:10 -08001128static struct clksrc_clk exynos4_clk_sclk_uart1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001129 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001130 .name = "uclk1",
1131 .devname = "exynos4210-uart.1",
1132 .enable = exynos4_clksrc_mask_peril0_ctrl,
1133 .ctrlbit = (1 << 4),
1134 },
Kukjin Kima8550392012-03-09 14:19:10 -08001135 .sources = &exynos4_clkset_group,
1136 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1137 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001138};
1139
Kukjin Kima8550392012-03-09 14:19:10 -08001140static struct clksrc_clk exynos4_clk_sclk_uart2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001141 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001142 .name = "uclk1",
1143 .devname = "exynos4210-uart.2",
1144 .enable = exynos4_clksrc_mask_peril0_ctrl,
1145 .ctrlbit = (1 << 8),
1146 },
Kukjin Kima8550392012-03-09 14:19:10 -08001147 .sources = &exynos4_clkset_group,
1148 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1149 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001150};
1151
Kukjin Kima8550392012-03-09 14:19:10 -08001152static struct clksrc_clk exynos4_clk_sclk_uart3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001153 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001154 .name = "uclk1",
1155 .devname = "exynos4210-uart.3",
1156 .enable = exynos4_clksrc_mask_peril0_ctrl,
1157 .ctrlbit = (1 << 12),
1158 },
Kukjin Kima8550392012-03-09 14:19:10 -08001159 .sources = &exynos4_clkset_group,
1160 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1161 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001162};
1163
Kukjin Kima8550392012-03-09 14:19:10 -08001164static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001165 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001166 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001167 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -08001168 .parent = &exynos4_clk_dout_mmc0.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001169 .enable = exynos4_clksrc_mask_fsys_ctrl,
1170 .ctrlbit = (1 << 0),
1171 },
Kukjin Kima8550392012-03-09 14:19:10 -08001172 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001173};
1174
Kukjin Kima8550392012-03-09 14:19:10 -08001175static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001176 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001177 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001178 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -08001179 .parent = &exynos4_clk_dout_mmc1.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001180 .enable = exynos4_clksrc_mask_fsys_ctrl,
1181 .ctrlbit = (1 << 4),
1182 },
Kukjin Kima8550392012-03-09 14:19:10 -08001183 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001184};
1185
Kukjin Kima8550392012-03-09 14:19:10 -08001186static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001187 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001188 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001189 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -08001190 .parent = &exynos4_clk_dout_mmc2.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001191 .enable = exynos4_clksrc_mask_fsys_ctrl,
1192 .ctrlbit = (1 << 8),
1193 },
Kukjin Kima8550392012-03-09 14:19:10 -08001194 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001195};
1196
Kukjin Kima8550392012-03-09 14:19:10 -08001197static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001198 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001199 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001200 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -08001201 .parent = &exynos4_clk_dout_mmc3.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001202 .enable = exynos4_clksrc_mask_fsys_ctrl,
1203 .ctrlbit = (1 << 12),
1204 },
Kukjin Kima8550392012-03-09 14:19:10 -08001205 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001206};
1207
Kukjin Kima8550392012-03-09 14:19:10 -08001208static struct clksrc_clk exynos4_clk_sclk_spi0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001209 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001210 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001211 .devname = "s3c64xx-spi.0",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001212 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001213 .ctrlbit = (1 << 16),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001214 },
Kukjin Kima8550392012-03-09 14:19:10 -08001215 .sources = &exynos4_clkset_group,
1216 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1217 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001218};
1219
Kukjin Kima8550392012-03-09 14:19:10 -08001220static struct clksrc_clk exynos4_clk_sclk_spi1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001221 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001222 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001223 .devname = "s3c64xx-spi.1",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001224 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001225 .ctrlbit = (1 << 20),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001226 },
Kukjin Kima8550392012-03-09 14:19:10 -08001227 .sources = &exynos4_clkset_group,
1228 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1229 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001230};
1231
Kukjin Kima8550392012-03-09 14:19:10 -08001232static struct clksrc_clk exynos4_clk_sclk_spi2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001233 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001234 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001235 .devname = "s3c64xx-spi.2",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001236 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001237 .ctrlbit = (1 << 24),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001238 },
Kukjin Kima8550392012-03-09 14:19:10 -08001239 .sources = &exynos4_clkset_group,
1240 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1241 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001242};
1243
Changhwan Younc8bef142010-07-27 17:52:39 +09001244/* Clock initialization code */
Kukjin Kima8550392012-03-09 14:19:10 -08001245static struct clksrc_clk *exynos4_sysclks[] = {
1246 &exynos4_clk_mout_apll,
1247 &exynos4_clk_sclk_apll,
1248 &exynos4_clk_mout_epll,
1249 &exynos4_clk_mout_mpll,
1250 &exynos4_clk_moutcore,
1251 &exynos4_clk_coreclk,
1252 &exynos4_clk_armclk,
1253 &exynos4_clk_aclk_corem0,
1254 &exynos4_clk_aclk_cores,
1255 &exynos4_clk_aclk_corem1,
1256 &exynos4_clk_periphclk,
1257 &exynos4_clk_mout_corebus,
1258 &exynos4_clk_sclk_dmc,
1259 &exynos4_clk_aclk_cored,
1260 &exynos4_clk_aclk_corep,
1261 &exynos4_clk_aclk_acp,
1262 &exynos4_clk_pclk_acp,
1263 &exynos4_clk_vpllsrc,
1264 &exynos4_clk_sclk_vpll,
1265 &exynos4_clk_aclk_200,
1266 &exynos4_clk_aclk_100,
1267 &exynos4_clk_aclk_160,
1268 &exynos4_clk_aclk_133,
1269 &exynos4_clk_dout_mmc0,
1270 &exynos4_clk_dout_mmc1,
1271 &exynos4_clk_dout_mmc2,
1272 &exynos4_clk_dout_mmc3,
1273 &exynos4_clk_dout_mmc4,
1274 &exynos4_clk_mout_mfc0,
1275 &exynos4_clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001276};
1277
Kukjin Kima8550392012-03-09 14:19:10 -08001278static struct clk *exynos4_clk_cdev[] = {
1279 &exynos4_clk_pdma0,
1280 &exynos4_clk_pdma1,
Boojin Kim9ed76e02012-02-15 13:15:12 +09001281 &exynos4_clk_mdma1,
Tushar Behera79025462012-03-12 21:17:02 -07001282 &exynos4_clk_fimd0,
Thomas Abraham66fdb292011-10-24 14:01:03 +02001283};
1284
Kukjin Kima8550392012-03-09 14:19:10 -08001285static struct clksrc_clk *exynos4_clksrc_cdev[] = {
1286 &exynos4_clk_sclk_uart0,
1287 &exynos4_clk_sclk_uart1,
1288 &exynos4_clk_sclk_uart2,
1289 &exynos4_clk_sclk_uart3,
1290 &exynos4_clk_sclk_mmc0,
1291 &exynos4_clk_sclk_mmc1,
1292 &exynos4_clk_sclk_mmc2,
1293 &exynos4_clk_sclk_mmc3,
1294 &exynos4_clk_sclk_spi0,
1295 &exynos4_clk_sclk_spi1,
1296 &exynos4_clk_sclk_spi2,
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001297
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001298};
1299
1300static struct clk_lookup exynos4_clk_lookup[] = {
Kukjin Kima8550392012-03-09 14:19:10 -08001301 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
1302 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
1303 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
1304 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001305 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
1306 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
1307 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
1308 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
Tushar Behera79025462012-03-12 21:17:02 -07001309 CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
Kukjin Kima8550392012-03-09 14:19:10 -08001310 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
1311 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
Tushar Behera8f7b1322011-12-27 14:42:50 +09001312 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
Kukjin Kima8550392012-03-09 14:19:10 -08001313 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
1314 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
1315 CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001316};
1317
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001318static int xtal_rate;
1319
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001320static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001321{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001322 if (soc_is_exynos4210())
Kukjin Kima8550392012-03-09 14:19:10 -08001323 return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001324 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001325 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kima8550392012-03-09 14:19:10 -08001326 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001327 else
1328 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001329}
1330
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001331static struct clk_ops exynos4_fout_apll_ops = {
1332 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001333};
1334
Kukjin Kima8550392012-03-09 14:19:10 -08001335static u32 exynos4_vpll_div[][8] = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001336 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1337 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1338};
1339
1340static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1341{
1342 return clk->rate;
1343}
1344
1345static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1346{
1347 unsigned int vpll_con0, vpll_con1 = 0;
1348 unsigned int i;
1349
1350 /* Return if nothing changed */
1351 if (clk->rate == rate)
1352 return 0;
1353
Kukjin Kima8550392012-03-09 14:19:10 -08001354 vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001355 vpll_con0 &= ~(0x1 << 27 | \
1356 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1357 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1358 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1359
Kukjin Kima8550392012-03-09 14:19:10 -08001360 vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001361 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1362 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1363 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1364
Kukjin Kima8550392012-03-09 14:19:10 -08001365 for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
1366 if (exynos4_vpll_div[i][0] == rate) {
1367 vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1368 vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1369 vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1370 vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1371 vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1372 vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1373 vpll_con0 |= exynos4_vpll_div[i][7] << 27;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001374 break;
1375 }
1376 }
1377
Kukjin Kima8550392012-03-09 14:19:10 -08001378 if (i == ARRAY_SIZE(exynos4_vpll_div)) {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001379 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1380 __func__);
1381 return -EINVAL;
1382 }
1383
Kukjin Kima8550392012-03-09 14:19:10 -08001384 __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
1385 __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001386
1387 /* Wait for VPLL lock */
Kukjin Kima8550392012-03-09 14:19:10 -08001388 while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001389 continue;
1390
1391 clk->rate = rate;
1392 return 0;
1393}
1394
1395static struct clk_ops exynos4_vpll_ops = {
1396 .get_rate = exynos4_vpll_get_rate,
1397 .set_rate = exynos4_vpll_set_rate,
1398};
1399
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001400void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001401{
1402 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001403 unsigned long apll = 0;
1404 unsigned long mpll = 0;
1405 unsigned long epll = 0;
1406 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001407 unsigned long vpllsrc;
1408 unsigned long xtal;
1409 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001410 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001411 unsigned long aclk_200;
1412 unsigned long aclk_100;
1413 unsigned long aclk_160;
1414 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001415 unsigned int ptr;
1416
1417 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1418
1419 xtal_clk = clk_get(NULL, "xtal");
1420 BUG_ON(IS_ERR(xtal_clk));
1421
1422 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001423
1424 xtal_rate = xtal;
1425
Changhwan Younc8bef142010-07-27 17:52:39 +09001426 clk_put(xtal_clk);
1427
1428 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1429
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001430 if (soc_is_exynos4210()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001431 apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001432 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001433 mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001434 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001435 epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1436 __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001437
Kukjin Kima8550392012-03-09 14:19:10 -08001438 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1439 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1440 __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001441 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001442 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
1443 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
1444 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1445 __raw_readl(EXYNOS4_EPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001446
Kukjin Kima8550392012-03-09 14:19:10 -08001447 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1448 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1449 __raw_readl(EXYNOS4_VPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001450 } else {
1451 /* nothing */
1452 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001453
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001454 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001455 clk_fout_mpll.rate = mpll;
1456 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001457 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001458 clk_fout_vpll.rate = vpll;
1459
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001460 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001461 apll, mpll, epll, vpll);
1462
Kukjin Kima8550392012-03-09 14:19:10 -08001463 armclk = clk_get_rate(&exynos4_clk_armclk.clk);
1464 sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001465
Kukjin Kima8550392012-03-09 14:19:10 -08001466 aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
1467 aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
1468 aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
1469 aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
Jongpill Lee228ef982010-08-18 22:24:53 +09001470
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001471 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001472 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1473 armclk, sclk_dmc, aclk_200,
1474 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001475
1476 clk_f.rate = armclk;
1477 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001478 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001479
Kukjin Kima8550392012-03-09 14:19:10 -08001480 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
1481 s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
Changhwan Younc8bef142010-07-27 17:52:39 +09001482}
1483
Kukjin Kima8550392012-03-09 14:19:10 -08001484static struct clk *exynos4_clks[] __initdata = {
1485 &exynos4_clk_sclk_hdmi27m,
1486 &exynos4_clk_sclk_hdmiphy,
1487 &exynos4_clk_sclk_usbphy0,
1488 &exynos4_clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001489};
1490
Jonghwan Choiacd35612011-08-24 21:52:45 +09001491#ifdef CONFIG_PM_SLEEP
1492static int exynos4_clock_suspend(void)
1493{
1494 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1495 return 0;
1496}
1497
1498static void exynos4_clock_resume(void)
1499{
1500 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1501}
1502
1503#else
1504#define exynos4_clock_suspend NULL
1505#define exynos4_clock_resume NULL
1506#endif
1507
Kukjin Kime745e062012-01-21 10:47:14 +09001508static struct syscore_ops exynos4_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +09001509 .suspend = exynos4_clock_suspend,
1510 .resume = exynos4_clock_resume,
1511};
1512
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001513void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001514{
Changhwan Younc8bef142010-07-27 17:52:39 +09001515 int ptr;
1516
Kukjin Kima8550392012-03-09 14:19:10 -08001517 s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001518
Kukjin Kima8550392012-03-09 14:19:10 -08001519 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
1520 s3c_register_clksrc(exynos4_sysclks[ptr], 1);
Changhwan Younc8bef142010-07-27 17:52:39 +09001521
Kukjin Kima8550392012-03-09 14:19:10 -08001522 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
1523 s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001524
Kukjin Kima8550392012-03-09 14:19:10 -08001525 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
1526 s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001527
Kukjin Kima8550392012-03-09 14:19:10 -08001528 s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
1529 s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
Changhwan Younc8bef142010-07-27 17:52:39 +09001530
Kukjin Kima8550392012-03-09 14:19:10 -08001531 s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
1532 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
1533 s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
Thomas Abraham66fdb292011-10-24 14:01:03 +02001534
Kukjin Kima8550392012-03-09 14:19:10 -08001535 s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
1536 s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001537 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001538
Jonghwan Choiacd35612011-08-24 21:52:45 +09001539 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001540 s3c24xx_register_clock(&dummy_apb_pclk);
1541
Changhwan Younc8bef142010-07-27 17:52:39 +09001542 s3c_pwmclk_init();
1543}