blob: b2cf37b0ee303478096a060b1eb71bc6538876f5 [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010031
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/mmc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010034
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010035#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa2010-05-26 14:41:49 -070036#define OMAP_MMC_REG_ARGL 0x01
37#define OMAP_MMC_REG_ARGH 0x02
38#define OMAP_MMC_REG_CON 0x03
39#define OMAP_MMC_REG_STAT 0x04
40#define OMAP_MMC_REG_IE 0x05
41#define OMAP_MMC_REG_CTO 0x06
42#define OMAP_MMC_REG_DTO 0x07
43#define OMAP_MMC_REG_DATA 0x08
44#define OMAP_MMC_REG_BLEN 0x09
45#define OMAP_MMC_REG_NBLK 0x0a
46#define OMAP_MMC_REG_BUF 0x0b
47#define OMAP_MMC_REG_SDIO 0x0d
48#define OMAP_MMC_REG_REV 0x0f
49#define OMAP_MMC_REG_RSP0 0x10
50#define OMAP_MMC_REG_RSP1 0x11
51#define OMAP_MMC_REG_RSP2 0x12
52#define OMAP_MMC_REG_RSP3 0x13
53#define OMAP_MMC_REG_RSP4 0x14
54#define OMAP_MMC_REG_RSP5 0x15
55#define OMAP_MMC_REG_RSP6 0x16
56#define OMAP_MMC_REG_RSP7 0x17
57#define OMAP_MMC_REG_IOSR 0x18
58#define OMAP_MMC_REG_SYSC 0x19
59#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010060
61#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
62#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
63#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
64#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
65#define OMAP_MMC_STAT_A_FULL (1 << 10)
66#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
67#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
68#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
69#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
70#define OMAP_MMC_STAT_END_BUSY (1 << 4)
71#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
72#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
73#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
74
Marek Belisko0e950fa2010-05-26 14:41:49 -070075#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
76#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
77#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010078
79/*
80 * Command types
81 */
82#define OMAP_MMC_CMDTYPE_BC 0
83#define OMAP_MMC_CMDTYPE_BCR 1
84#define OMAP_MMC_CMDTYPE_AC 2
85#define OMAP_MMC_CMDTYPE_ADTC 3
86
Lokesh Vutla8c4cc002012-10-15 14:01:01 -070087#define OMAP_DMA_MMC_TX 21
88#define OMAP_DMA_MMC_RX 22
89#define OMAP_DMA_MMC2_TX 54
90#define OMAP_DMA_MMC2_RX 55
Carlos Aguiar730c9b72006-03-29 09:21:00 +010091
92#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010093
94/* Specifies how often in millisecs to poll for card status changes
95 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -040096#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +010097
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -040098struct mmc_omap_host;
99
100struct mmc_omap_slot {
101 int id;
102 unsigned int vdd;
103 u16 saved_con;
104 u16 bus_mode;
105 unsigned int fclk_freq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400106
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400107 struct tasklet_struct cover_tasklet;
108 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400109 unsigned cover_open;
110
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400111 struct mmc_request *mrq;
112 struct mmc_omap_host *host;
113 struct mmc_host *mmc;
114 struct omap_mmc_slot_data *pdata;
115};
116
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100117struct mmc_omap_host {
118 int initialized;
119 int suspended;
120 struct mmc_request * mrq;
121 struct mmc_command * cmd;
122 struct mmc_data * data;
123 struct mmc_host * mmc;
124 struct device * dev;
125 unsigned char id; /* 16xx chips have 2 MMC blocks */
126 struct clk * iclk;
127 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100128 struct dma_chan *dma_rx;
129 u32 dma_rx_burst;
130 struct dma_chan *dma_tx;
131 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100132 struct resource *mem_res;
133 void __iomem *virt_base;
134 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100135 int irq;
136 unsigned char bus_mode;
Marek Belisko0e950fa2010-05-26 14:41:49 -0700137 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100138
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400139 struct work_struct cmd_abort_work;
140 unsigned abort:1;
141 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400142
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400143 struct work_struct slot_release_work;
144 struct mmc_omap_slot *next_slot;
145 struct work_struct send_stop_work;
146 struct mmc_data *stop_data;
147
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100148 unsigned int sg_len;
149 int sg_idx;
150 u16 * buffer;
151 u32 buffer_bytes_left;
152 u32 total_bytes_left;
153
154 unsigned use_dma:1;
155 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100156 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100157 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100158
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400159 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
160 struct mmc_omap_slot *current_slot;
161 spinlock_t slot_lock;
162 wait_queue_head_t slot_wq;
163 int nr_slots;
164
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400165 struct timer_list clk_timer;
166 spinlock_t clk_lock; /* for changing enabled state */
167 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530168 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400169
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400170 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100171};
172
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100173
Russell King7c8ad982008-09-05 15:13:24 +0100174static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400175{
176 unsigned long tick_ns;
177
178 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
179 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
180 ndelay(8 * tick_ns);
181 }
182}
183
Russell King7c8ad982008-09-05 15:13:24 +0100184static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400185{
186 unsigned long flags;
187
188 spin_lock_irqsave(&host->clk_lock, flags);
189 if (host->fclk_enabled != enable) {
190 host->fclk_enabled = enable;
191 if (enable)
192 clk_enable(host->fclk);
193 else
194 clk_disable(host->fclk);
195 }
196 spin_unlock_irqrestore(&host->clk_lock, flags);
197}
198
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400199static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
200{
201 struct mmc_omap_host *host = slot->host;
202 unsigned long flags;
203
204 if (claimed)
205 goto no_claim;
206 spin_lock_irqsave(&host->slot_lock, flags);
207 while (host->mmc != NULL) {
208 spin_unlock_irqrestore(&host->slot_lock, flags);
209 wait_event(host->slot_wq, host->mmc == NULL);
210 spin_lock_irqsave(&host->slot_lock, flags);
211 }
212 host->mmc = slot->mmc;
213 spin_unlock_irqrestore(&host->slot_lock, flags);
214no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400215 del_timer(&host->clk_timer);
216 if (host->current_slot != slot || !claimed)
217 mmc_omap_fclk_offdelay(host->current_slot);
218
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400219 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400220 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400221 if (host->pdata->switch_slot != NULL)
222 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
223 host->current_slot = slot;
224 }
225
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400226 if (claimed) {
227 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400228
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400229 /* Doing the dummy read here seems to work around some bug
230 * at least in OMAP24xx silicon where the command would not
231 * start after writing the CMD register. Sigh. */
232 OMAP_MMC_READ(host, CON);
233
234 OMAP_MMC_WRITE(host, CON, slot->saved_con);
235 } else
236 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400237}
238
239static void mmc_omap_start_request(struct mmc_omap_host *host,
240 struct mmc_request *req);
241
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400242static void mmc_omap_slot_release_work(struct work_struct *work)
243{
244 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
245 slot_release_work);
246 struct mmc_omap_slot *next_slot = host->next_slot;
247 struct mmc_request *rq;
248
249 host->next_slot = NULL;
250 mmc_omap_select_slot(next_slot, 1);
251
252 rq = next_slot->mrq;
253 next_slot->mrq = NULL;
254 mmc_omap_start_request(host, rq);
255}
256
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400257static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400258{
259 struct mmc_omap_host *host = slot->host;
260 unsigned long flags;
261 int i;
262
263 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400264
265 if (clk_enabled)
266 /* Keeps clock running for at least 8 cycles on valid freq */
267 mod_timer(&host->clk_timer, jiffies + HZ/10);
268 else {
269 del_timer(&host->clk_timer);
270 mmc_omap_fclk_offdelay(slot);
271 mmc_omap_fclk_enable(host, 0);
272 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400273
274 spin_lock_irqsave(&host->slot_lock, flags);
275 /* Check for any pending requests */
276 for (i = 0; i < host->nr_slots; i++) {
277 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400278
279 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
280 continue;
281
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400282 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400283 new_slot = host->slots[i];
284 /* The current slot should not have a request in queue */
285 BUG_ON(new_slot == host->current_slot);
286
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400287 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400288 host->mmc = new_slot->mmc;
289 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530290 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400291 return;
292 }
293
294 host->mmc = NULL;
295 wake_up(&host->slot_wq);
296 spin_unlock_irqrestore(&host->slot_lock, flags);
297}
298
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400299static inline
300int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
301{
Kyungmin Park8348f002008-03-26 16:09:38 -0400302 if (slot->pdata->get_cover_state)
303 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
304 slot->id);
305 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400306}
307
308static ssize_t
309mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
310 char *buf)
311{
312 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
313 struct mmc_omap_slot *slot = mmc_priv(mmc);
314
315 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
316 "closed");
317}
318
319static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
320
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400321static ssize_t
322mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
323 char *buf)
324{
325 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
326 struct mmc_omap_slot *slot = mmc_priv(mmc);
327
328 return sprintf(buf, "%s\n", slot->pdata->name);
329}
330
331static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
332
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100333static void
334mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
335{
336 u32 cmdreg;
337 u32 resptype;
338 u32 cmdtype;
339
340 host->cmd = cmd;
341
342 resptype = 0;
343 cmdtype = 0;
344
345 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100346 switch (mmc_resp_type(cmd)) {
347 case MMC_RSP_NONE:
348 break;
349 case MMC_RSP_R1:
350 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800351 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100352 resptype = 1;
353 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100354 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100355 resptype = 2;
356 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100357 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100358 resptype = 3;
359 break;
360 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100361 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100362 break;
363 }
364
365 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
366 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
367 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
368 cmdtype = OMAP_MMC_CMDTYPE_BC;
369 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
370 cmdtype = OMAP_MMC_CMDTYPE_BCR;
371 } else {
372 cmdtype = OMAP_MMC_CMDTYPE_AC;
373 }
374
375 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
376
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400377 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100378 cmdreg |= 1 << 6;
379
380 if (cmd->flags & MMC_RSP_BUSY)
381 cmdreg |= 1 << 11;
382
383 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
384 cmdreg |= 1 << 15;
385
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400386 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400387
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100388 OMAP_MMC_WRITE(host, CTO, 200);
389 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
390 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
391 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100392 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
393 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
394 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
395 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
396 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100397 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100398}
399
400static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400401mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
402 int abort)
403{
404 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100405 struct device *dev = mmc_dev(host->mmc);
406 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400407
Russell King3451c062012-04-21 22:35:42 +0100408 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400409 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100410 c = host->dma_tx;
411 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400412 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100413 c = host->dma_rx;
414 }
415 if (c) {
416 if (data->error) {
417 dmaengine_terminate_all(c);
418 /* Claim nothing transferred on error... */
419 data->bytes_xfered = 0;
420 }
421 dev = c->device->dev;
422 }
423 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400424}
425
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400426static void mmc_omap_send_stop_work(struct work_struct *work)
427{
428 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
429 send_stop_work);
430 struct mmc_omap_slot *slot = host->current_slot;
431 struct mmc_data *data = host->stop_data;
432 unsigned long tick_ns;
433
434 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
435 ndelay(8*tick_ns);
436
437 mmc_omap_start_command(host, data->stop);
438}
439
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400440static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100441mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
442{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400443 if (host->dma_in_use)
444 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100445
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100446 host->data = NULL;
447 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100448
449 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
450 * dozens of requests until the card finishes writing data.
451 * It'd be cheaper to just wait till an EOFB interrupt arrives...
452 */
453
454 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400455 struct mmc_host *mmc;
456
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100457 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400458 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400459 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400460 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100461 return;
462 }
463
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400464 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530465 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100466}
467
468static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400469mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400470{
471 struct mmc_omap_slot *slot = host->current_slot;
472 unsigned int restarts, passes, timeout;
473 u16 stat = 0;
474
475 /* Sending abort takes 80 clocks. Have some extra and round up */
476 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
477 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400478 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400479 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
480 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
481
482 passes = 0;
483 while (passes < timeout) {
484 stat = OMAP_MMC_READ(host, STAT);
485 if (stat & OMAP_MMC_STAT_END_OF_CMD)
486 goto out;
487 udelay(1);
488 passes++;
489 }
490
491 restarts++;
492 }
493out:
494 OMAP_MMC_WRITE(host, STAT, stat);
495}
496
497static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400498mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
499{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400500 if (host->dma_in_use)
501 mmc_omap_release_dma(host, data, 1);
502
503 host->data = NULL;
504 host->sg_len = 0;
505
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400506 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400507}
508
509static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100510mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
511{
512 unsigned long flags;
513 int done;
514
515 if (!host->dma_in_use) {
516 mmc_omap_xfer_done(host, data);
517 return;
518 }
519 done = 0;
520 spin_lock_irqsave(&host->dma_lock, flags);
521 if (host->dma_done)
522 done = 1;
523 else
524 host->brs_received = 1;
525 spin_unlock_irqrestore(&host->dma_lock, flags);
526 if (done)
527 mmc_omap_xfer_done(host, data);
528}
529
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100530static void
531mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
532{
533 unsigned long flags;
534 int done;
535
536 done = 0;
537 spin_lock_irqsave(&host->dma_lock, flags);
538 if (host->brs_received)
539 done = 1;
540 else
541 host->dma_done = 1;
542 spin_unlock_irqrestore(&host->dma_lock, flags);
543 if (done)
544 mmc_omap_xfer_done(host, data);
545}
546
547static void
548mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
549{
550 host->cmd = NULL;
551
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400552 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400553
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100554 if (cmd->flags & MMC_RSP_PRESENT) {
555 if (cmd->flags & MMC_RSP_136) {
556 /* response type 2 */
557 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100558 OMAP_MMC_READ(host, RSP0) |
559 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100560 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100561 OMAP_MMC_READ(host, RSP2) |
562 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100563 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100564 OMAP_MMC_READ(host, RSP4) |
565 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100566 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100567 OMAP_MMC_READ(host, RSP6) |
568 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100569 } else {
570 /* response types 1, 1b, 3, 4, 5, 6 */
571 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100572 OMAP_MMC_READ(host, RSP6) |
573 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100574 }
575 }
576
Pierre Ossman17b04292007-07-22 22:18:46 +0200577 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400578 struct mmc_host *mmc;
579
580 if (host->data != NULL)
581 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100582 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400583 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400584 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400585 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100586 }
587}
588
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400589/*
590 * Abort stuck command. Can occur when card is removed while it is being
591 * read.
592 */
593static void mmc_omap_abort_command(struct work_struct *work)
594{
595 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400596 cmd_abort_work);
597 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400598
599 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
600 host->cmd->opcode);
601
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400602 if (host->cmd->error == 0)
603 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400604
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400605 if (host->data == NULL) {
606 struct mmc_command *cmd;
607 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400608
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400609 cmd = host->cmd;
610 host->cmd = NULL;
611 mmc_omap_send_abort(host, 10000);
612
613 host->mrq = NULL;
614 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400615 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400616 mmc_request_done(mmc, cmd->mrq);
617 } else
618 mmc_omap_cmd_done(host, host->cmd);
619
620 host->abort = 0;
621 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400622}
623
624static void
625mmc_omap_cmd_timer(unsigned long data)
626{
627 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400628 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400629
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400630 spin_lock_irqsave(&host->slot_lock, flags);
631 if (host->cmd != NULL && !host->abort) {
632 OMAP_MMC_WRITE(host, IE, 0);
633 disable_irq(host->irq);
634 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530635 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400636 }
637 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400638}
639
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100640/* PIO only */
641static void
642mmc_omap_sg_to_buf(struct mmc_omap_host *host)
643{
644 struct scatterlist *sg;
645
646 sg = host->data->sg + host->sg_idx;
647 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200648 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100649 if (host->buffer_bytes_left > host->total_bytes_left)
650 host->buffer_bytes_left = host->total_bytes_left;
651}
652
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400653static void
654mmc_omap_clk_timer(unsigned long data)
655{
656 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
657
658 mmc_omap_fclk_enable(host, 0);
659}
660
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100661/* PIO only */
662static void
663mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
664{
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000665 int n, nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100666
667 if (host->buffer_bytes_left == 0) {
668 host->sg_idx++;
669 BUG_ON(host->sg_idx == host->sg_len);
670 mmc_omap_sg_to_buf(host);
671 }
672 n = 64;
673 if (n > host->buffer_bytes_left)
674 n = host->buffer_bytes_left;
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000675
676 nwords = n / 2;
677 nwords += n & 1; /* handle odd number of bytes to transfer */
678
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100679 host->buffer_bytes_left -= n;
680 host->total_bytes_left -= n;
681 host->data->bytes_xfered += n;
682
683 if (write) {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000684 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
685 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100686 } else {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000687 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
688 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100689 }
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000690
691 host->buffer += nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100692}
693
Venkatraman S75d569d2012-08-07 19:03:01 +0530694#ifdef CONFIG_MMC_DEBUG
695static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100696{
697 static const char *mmc_omap_status_bits[] = {
698 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
699 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
700 };
Venkatraman S75d569d2012-08-07 19:03:01 +0530701 int i;
702 char res[64], *buf = res;
703
704 buf += sprintf(buf, "MMC IRQ 0x%x:", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100705
706 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
Venkatraman S75d569d2012-08-07 19:03:01 +0530707 if (status & (1 << i))
708 buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
709 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100710}
Venkatraman S75d569d2012-08-07 19:03:01 +0530711#else
712static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
713{
714}
715#endif
716
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100717
David Howells7d12e782006-10-05 14:55:46 +0100718static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100719{
720 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
721 u16 status;
722 int end_command;
723 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400724 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100725
726 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100727 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400728 dev_info(mmc_dev(host->slots[0]->mmc),
729 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100730 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100731 OMAP_MMC_WRITE(host, STAT, status);
732 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100733 }
734 return IRQ_HANDLED;
735 }
736
737 end_command = 0;
738 end_transfer = 0;
739 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400740 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100741
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100742 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400743 int cmd;
744
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100745 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400746 if (host->cmd != NULL)
747 cmd = host->cmd->opcode;
748 else
749 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100750 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400751 status, cmd);
Venkatraman S75d569d2012-08-07 19:03:01 +0530752 mmc_omap_report_irq(host, status);
753
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100754 if (host->total_bytes_left) {
755 if ((status & OMAP_MMC_STAT_A_FULL) ||
756 (status & OMAP_MMC_STAT_END_OF_DATA))
757 mmc_omap_xfer_data(host, 0);
758 if (status & OMAP_MMC_STAT_A_EMPTY)
759 mmc_omap_xfer_data(host, 1);
760 }
761
Juha Yrjola2a50b882008-03-26 16:09:26 -0400762 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100763 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100764
765 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400766 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
767 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100768 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200769 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100770 transfer_error = 1;
771 }
772 }
773
774 if (status & OMAP_MMC_STAT_DATA_CRC) {
775 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200776 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100777 dev_dbg(mmc_dev(host->mmc),
778 "data CRC error, bytes left %d\n",
779 host->total_bytes_left);
780 transfer_error = 1;
781 } else {
782 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
783 }
784 }
785
786 if (status & OMAP_MMC_STAT_CMD_TOUT) {
787 /* Timeouts are routine with some commands */
788 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400789 struct mmc_omap_slot *slot =
790 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400791 if (slot == NULL ||
792 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400793 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400794 "command timeout (CMD%d)\n",
795 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200796 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100797 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400798 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100799 }
800 }
801
802 if (status & OMAP_MMC_STAT_CMD_CRC) {
803 if (host->cmd) {
804 dev_err(mmc_dev(host->mmc),
805 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400806 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200807 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100808 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400809 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100810 } else
811 dev_err(mmc_dev(host->mmc),
812 "command CRC error without cmd?\n");
813 }
814
815 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200816 dev_dbg(mmc_dev(host->mmc),
817 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400818 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200819 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100820 }
821
822 /*
823 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400824 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100825 */
826 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
827 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
828 end_command = 1;
829 }
830 }
831
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400832 if (cmd_error && host->data) {
833 del_timer(&host->cmd_abort_timer);
834 host->abort = 1;
835 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000836 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530837 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400838 return IRQ_HANDLED;
839 }
840
Michael Bueschf6947512011-04-11 17:00:44 -0400841 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100842 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400843 if (host->data != NULL) {
844 if (transfer_error)
845 mmc_omap_xfer_done(host, host->data);
846 else if (end_transfer)
847 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100848 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100849
850 return IRQ_HANDLED;
851}
852
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400853void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400854{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400855 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400856 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400857 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400858
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400859 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400860
861 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400862 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400863 return;
864
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400865 cover_open = mmc_omap_cover_is_open(slot);
866 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400867 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400868 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400869 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400870
871 tasklet_hi_schedule(&slot->cover_tasklet);
872}
873
874static void mmc_omap_cover_timer(unsigned long arg)
875{
876 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
877 tasklet_schedule(&slot->cover_tasklet);
878}
879
880static void mmc_omap_cover_handler(unsigned long param)
881{
882 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
883 int cover_open = mmc_omap_cover_is_open(slot);
884
885 mmc_detect_change(slot->mmc, 0);
886 if (!cover_open)
887 return;
888
889 /*
890 * If no card is inserted, we postpone polling until
891 * the cover has been closed.
892 */
893 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
894 return;
895
896 mod_timer(&slot->cover_timer,
897 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400898}
899
Russell King3451c062012-04-21 22:35:42 +0100900static void mmc_omap_dma_callback(void *priv)
901{
902 struct mmc_omap_host *host = priv;
903 struct mmc_data *data = host->data;
904
905 /* If we got to the end of DMA, assume everything went well */
906 data->bytes_xfered += data->blocks * data->blksz;
907
908 mmc_omap_dma_done(host, data);
909}
910
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100911static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
912{
913 u16 reg;
914
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100915 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100916 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100917 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100918 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100919 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100920}
921
922static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
923{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400924 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100925 u16 reg;
926
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400927 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
928 timeout = req->data->timeout_ns / cycle_ns;
929 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100930
931 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100932 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100933 if (timeout > 0xffff) {
934 reg |= (1 << 5);
935 timeout /= 1024;
936 } else
937 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100938 OMAP_MMC_WRITE(host, SDIO, reg);
939 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100940}
941
942static void
943mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
944{
945 struct mmc_data *data = req->data;
946 int i, use_dma, block_size;
947 unsigned sg_len;
948
949 host->data = data;
950 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100951 OMAP_MMC_WRITE(host, BLEN, 0);
952 OMAP_MMC_WRITE(host, NBLK, 0);
953 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100954 host->dma_in_use = 0;
955 set_cmd_timeout(host, req);
956 return;
957 }
958
Russell Kinga3fd4a12006-06-04 17:51:15 +0100959 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100960
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100961 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
962 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100963 set_data_timeout(host, req);
964
965 /* cope with calling layer confusion; it issues "single
966 * block" writes using multi-block scatterlists.
967 */
968 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
969
970 /* Only do DMA for entire blocks */
971 use_dma = host->use_dma;
972 if (use_dma) {
973 for (i = 0; i < sg_len; i++) {
974 if ((data->sg[i].length % block_size) != 0) {
975 use_dma = 0;
976 break;
977 }
978 }
979 }
980
981 host->sg_idx = 0;
982 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100983 enum dma_data_direction dma_data_dir;
984 struct dma_async_tx_descriptor *tx;
985 struct dma_chan *c;
986 u32 burst, *bp;
987 u16 buf;
988
989 /*
990 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
991 * and 24xx. Use 16 or 32 word frames when the
992 * blocksize is at least that large. Blocksize is
993 * usually 512 bytes; but not for some SD reads.
994 */
995 burst = cpu_is_omap15xx() ? 32 : 64;
996 if (burst > data->blksz)
997 burst = data->blksz;
998
999 burst >>= 1;
1000
1001 if (data->flags & MMC_DATA_WRITE) {
1002 c = host->dma_tx;
1003 bp = &host->dma_tx_burst;
1004 buf = 0x0f80 | (burst - 1) << 0;
1005 dma_data_dir = DMA_TO_DEVICE;
1006 } else {
1007 c = host->dma_rx;
1008 bp = &host->dma_rx_burst;
1009 buf = 0x800f | (burst - 1) << 8;
1010 dma_data_dir = DMA_FROM_DEVICE;
1011 }
1012
1013 if (!c)
1014 goto use_pio;
1015
1016 /* Only reconfigure if we have a different burst size */
1017 if (*bp != burst) {
1018 struct dma_slave_config cfg;
1019
1020 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1021 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1022 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1023 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1024 cfg.src_maxburst = burst;
1025 cfg.dst_maxburst = burst;
1026
1027 if (dmaengine_slave_config(c, &cfg))
1028 goto use_pio;
1029
1030 *bp = burst;
1031 }
1032
1033 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1034 dma_data_dir);
1035 if (host->sg_len == 0)
1036 goto use_pio;
1037
1038 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1039 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1040 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1041 if (!tx)
1042 goto use_pio;
1043
1044 OMAP_MMC_WRITE(host, BUF, buf);
1045
1046 tx->callback = mmc_omap_dma_callback;
1047 tx->callback_param = host;
1048 dmaengine_submit(tx);
1049 host->brs_received = 0;
1050 host->dma_done = 0;
1051 host->dma_in_use = 1;
1052 return;
1053 }
1054 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001055
1056 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001057 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1058 host->total_bytes_left = data->blocks * block_size;
1059 host->sg_len = sg_len;
1060 mmc_omap_sg_to_buf(host);
1061 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001062}
1063
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001064static void mmc_omap_start_request(struct mmc_omap_host *host,
1065 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001066{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001067 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001068
1069 host->mrq = req;
1070
1071 /* only touch fifo AFTER the controller readies it */
1072 mmc_omap_prepare_data(host, req);
1073 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001074 if (host->dma_in_use) {
1075 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1076 host->dma_tx : host->dma_rx;
1077
Russell King4e078fb2012-04-21 22:41:10 +01001078 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001079 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001080}
1081
1082static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1083{
1084 struct mmc_omap_slot *slot = mmc_priv(mmc);
1085 struct mmc_omap_host *host = slot->host;
1086 unsigned long flags;
1087
1088 spin_lock_irqsave(&host->slot_lock, flags);
1089 if (host->mmc != NULL) {
1090 BUG_ON(slot->mrq != NULL);
1091 slot->mrq = req;
1092 spin_unlock_irqrestore(&host->slot_lock, flags);
1093 return;
1094 } else
1095 host->mmc = mmc;
1096 spin_unlock_irqrestore(&host->slot_lock, flags);
1097 mmc_omap_select_slot(slot, 1);
1098 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001099}
1100
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001101static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1102 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001103{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001104 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001105
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001106 host = slot->host;
1107
1108 if (slot->pdata->set_power != NULL)
1109 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1110 vdd);
1111
1112 if (cpu_is_omap24xx()) {
1113 u16 w;
1114
1115 if (power_on) {
1116 w = OMAP_MMC_READ(host, CON);
1117 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1118 } else {
1119 w = OMAP_MMC_READ(host, CON);
1120 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1121 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001122 }
1123}
1124
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001125static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1126{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001127 struct mmc_omap_slot *slot = mmc_priv(mmc);
1128 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001129 int func_clk_rate = clk_get_rate(host->fclk);
1130 int dsor;
1131
1132 if (ios->clock == 0)
1133 return 0;
1134
1135 dsor = func_clk_rate / ios->clock;
1136 if (dsor < 1)
1137 dsor = 1;
1138
1139 if (func_clk_rate / dsor > ios->clock)
1140 dsor++;
1141
1142 if (dsor > 250)
1143 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001144
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001145 slot->fclk_freq = func_clk_rate / dsor;
1146
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001147 if (ios->bus_width == MMC_BUS_WIDTH_4)
1148 dsor |= 1 << 15;
1149
1150 return dsor;
1151}
1152
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001153static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1154{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001155 struct mmc_omap_slot *slot = mmc_priv(mmc);
1156 struct mmc_omap_host *host = slot->host;
1157 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001158 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001159
1160 mmc_omap_select_slot(slot, 0);
1161
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001162 dsor = mmc_omap_calc_divisor(mmc, ios);
1163
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001164 if (ios->vdd != slot->vdd)
1165 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001166
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001167 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001168 switch (ios->power_mode) {
1169 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001170 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001171 break;
1172 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001173 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001174 mmc_omap_set_power(slot, 1, ios->vdd);
1175 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001176 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001177 mmc_omap_fclk_enable(host, 1);
1178 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001179 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001180 break;
1181 }
1182
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001183 if (slot->bus_mode != ios->bus_mode) {
1184 if (slot->pdata->set_bus_mode != NULL)
1185 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1186 ios->bus_mode);
1187 slot->bus_mode = ios->bus_mode;
1188 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001189
1190 /* On insanely high arm_per frequencies something sometimes
1191 * goes somehow out of sync, and the POW bit is not being set,
1192 * which results in the while loop below getting stuck.
1193 * Writing to the CON register twice seems to do the trick. */
1194 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001195 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001196 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001197 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001198 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1199 int usecs = 250;
1200
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001201 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001202 OMAP_MMC_WRITE(host, IE, 0);
1203 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001204 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001205 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1206 udelay(1);
1207 usecs--;
1208 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001209 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001210 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001211
1212exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001213 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001214}
1215
David Brownellab7aefd2006-11-12 17:55:30 -08001216static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001217 .request = mmc_omap_request,
1218 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001219};
1220
Tony Lindgren4f837792012-06-06 09:44:09 -04001221static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001222{
1223 struct mmc_omap_slot *slot = NULL;
1224 struct mmc_host *mmc;
1225 int r;
1226
1227 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1228 if (mmc == NULL)
1229 return -ENOMEM;
1230
1231 slot = mmc_priv(mmc);
1232 slot->host = host;
1233 slot->mmc = mmc;
1234 slot->id = id;
1235 slot->pdata = &host->pdata->slots[id];
1236
1237 host->slots[id] = slot;
1238
Pierre Ossman23af6032008-07-06 01:10:27 +02001239 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001240 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001241 mmc->caps |= MMC_CAP_4_BIT_DATA;
1242
1243 mmc->ops = &mmc_omap_ops;
1244 mmc->f_min = 400000;
1245
1246 if (cpu_class_is_omap2())
1247 mmc->f_max = 48000000;
1248 else
1249 mmc->f_max = 24000000;
1250 if (host->pdata->max_freq)
1251 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1252 mmc->ocr_avail = slot->pdata->ocr_mask;
1253
1254 /* Use scatterlist DMA to reduce per-transfer costs.
1255 * NOTE max_seg_size assumption that small blocks aren't
1256 * normally used (except e.g. for reading SD registers).
1257 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001258 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001259 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1260 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1261 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1262 mmc->max_seg_size = mmc->max_req_size;
1263
1264 r = mmc_add_host(mmc);
1265 if (r < 0)
1266 goto err_remove_host;
1267
1268 if (slot->pdata->name != NULL) {
1269 r = device_create_file(&mmc->class_dev,
1270 &dev_attr_slot_name);
1271 if (r < 0)
1272 goto err_remove_host;
1273 }
1274
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001275 if (slot->pdata->get_cover_state != NULL) {
1276 r = device_create_file(&mmc->class_dev,
1277 &dev_attr_cover_switch);
1278 if (r < 0)
1279 goto err_remove_slot_name;
1280
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001281 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1282 (unsigned long)slot);
1283 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1284 (unsigned long)slot);
1285 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001286 }
1287
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001288 return 0;
1289
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001290err_remove_slot_name:
1291 if (slot->pdata->name != NULL)
1292 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001293err_remove_host:
1294 mmc_remove_host(mmc);
1295 mmc_free_host(mmc);
1296 return r;
1297}
1298
1299static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1300{
1301 struct mmc_host *mmc = slot->mmc;
1302
1303 if (slot->pdata->name != NULL)
1304 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001305 if (slot->pdata->get_cover_state != NULL)
1306 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1307
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001308 tasklet_kill(&slot->cover_tasklet);
1309 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301310 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001311
1312 mmc_remove_host(mmc);
1313 mmc_free_host(mmc);
1314}
1315
Venkatraman Sb6e07032012-05-08 17:05:34 +05301316static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001317{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001318 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001319 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001320 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001321 dma_cap_mask_t mask;
1322 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001323 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001324 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001325
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001326 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001327 dev_err(&pdev->dev, "platform data missing\n");
1328 return -ENXIO;
1329 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001330 if (pdata->nr_slots == 0) {
1331 dev_err(&pdev->dev, "no slots\n");
1332 return -ENXIO;
1333 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001334
1335 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001336 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001337 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001338 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001339
Chris Ball20920142011-03-22 16:34:41 -07001340 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001341 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001342 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001343 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001344
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001345 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1346 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001347 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001348 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001349 }
1350
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001351 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1352 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1353
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001354 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1355 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1356 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001357
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001358 spin_lock_init(&host->clk_lock);
1359 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1360
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001361 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001362 spin_lock_init(&host->slot_lock);
1363 init_waitqueue_head(&host->slot_wq);
1364
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001365 host->pdata = pdata;
1366 host->dev = &pdev->dev;
1367 platform_set_drvdata(pdev, host);
1368
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001369 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001370 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001371 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001372 host->use_dma = 1;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001373 host->irq = irq;
1374 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001375 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001376 if (!host->virt_base)
1377 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001378
Russell Kingd4a36645a2009-01-23 19:03:37 +00001379 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001380 if (IS_ERR(host->iclk)) {
1381 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001382 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001383 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001384 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001385
Russell King5c9e02b2009-01-19 20:53:30 +00001386 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001387 if (IS_ERR(host->fclk)) {
1388 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001389 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001390 }
1391
Russell King3451c062012-04-21 22:35:42 +01001392 dma_cap_zero(mask);
1393 dma_cap_set(DMA_SLAVE, mask);
1394
1395 host->dma_tx_burst = -1;
1396 host->dma_rx_burst = -1;
1397
1398 if (cpu_is_omap24xx())
1399 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1400 else
1401 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1402 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1403#if 0
1404 if (!host->dma_tx) {
1405 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1406 sig);
1407 goto err_dma;
1408 }
1409#else
1410 if (!host->dma_tx)
1411 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1412 sig);
1413#endif
1414 if (cpu_is_omap24xx())
1415 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1416 else
1417 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1418 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1419#if 0
1420 if (!host->dma_rx) {
1421 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1422 sig);
1423 goto err_dma;
1424 }
1425#else
1426 if (!host->dma_rx)
1427 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1428 sig);
1429#endif
1430
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001431 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1432 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001433 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001434
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001435 if (pdata->init != NULL) {
1436 ret = pdata->init(&pdev->dev);
1437 if (ret < 0)
1438 goto err_free_irq;
1439 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001440
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001441 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001442 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001443
1444 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1445 if (!host->mmc_omap_wq)
1446 goto err_plat_cleanup;
1447
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001448 for (i = 0; i < pdata->nr_slots; i++) {
1449 ret = mmc_omap_new_slot(host, i);
1450 if (ret < 0) {
1451 while (--i >= 0)
1452 mmc_omap_remove_slot(host->slots[i]);
1453
Tony Lindgren3caf4142012-06-06 09:45:50 -04001454 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001455 }
1456 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001457
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001458 return 0;
1459
Tony Lindgren3caf4142012-06-06 09:45:50 -04001460err_destroy_wq:
1461 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001462err_plat_cleanup:
1463 if (pdata->cleanup)
1464 pdata->cleanup(&pdev->dev);
1465err_free_irq:
1466 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001467err_free_dma:
1468 if (host->dma_tx)
1469 dma_release_channel(host->dma_tx);
1470 if (host->dma_rx)
1471 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001472 clk_put(host->fclk);
1473err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001474 clk_disable(host->iclk);
1475 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001476err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001477 iounmap(host->virt_base);
1478err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001479 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001480err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001481 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001482 return ret;
1483}
1484
Venkatraman Sb6e07032012-05-08 17:05:34 +05301485static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001486{
1487 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001488 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001489
1490 platform_set_drvdata(pdev, NULL);
1491
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001492 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001493
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001494 for (i = 0; i < host->nr_slots; i++)
1495 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001496
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001497 if (host->pdata->cleanup)
1498 host->pdata->cleanup(&pdev->dev);
1499
Russell Kingd4a36645a2009-01-23 19:03:37 +00001500 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001501 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001502 clk_put(host->fclk);
1503 clk_disable(host->iclk);
1504 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001505
Russell King3451c062012-04-21 22:35:42 +01001506 if (host->dma_tx)
1507 dma_release_channel(host->dma_tx);
1508 if (host->dma_rx)
1509 dma_release_channel(host->dma_rx);
1510
Russell King55c381e2008-09-04 14:07:22 +01001511 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001512 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001513 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301514 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001515
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001516 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001517
1518 return 0;
1519}
1520
1521#ifdef CONFIG_PM
1522static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1523{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001524 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001525 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1526
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001527 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001528 return 0;
1529
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001530 for (i = 0; i < host->nr_slots; i++) {
1531 struct mmc_omap_slot *slot;
1532
1533 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001534 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001535 if (ret < 0) {
1536 while (--i >= 0) {
1537 slot = host->slots[i];
1538 mmc_resume_host(slot->mmc);
1539 }
1540 return ret;
1541 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001542 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001543 host->suspended = 1;
1544 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001545}
1546
1547static int mmc_omap_resume(struct platform_device *pdev)
1548{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001549 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001550 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1551
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001552 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001553 return 0;
1554
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001555 for (i = 0; i < host->nr_slots; i++) {
1556 struct mmc_omap_slot *slot;
1557 slot = host->slots[i];
1558 ret = mmc_resume_host(slot->mmc);
1559 if (ret < 0)
1560 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001561
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001562 host->suspended = 0;
1563 }
1564 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001565}
1566#else
1567#define mmc_omap_suspend NULL
1568#define mmc_omap_resume NULL
1569#endif
1570
1571static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301572 .probe = mmc_omap_probe,
1573 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001574 .suspend = mmc_omap_suspend,
1575 .resume = mmc_omap_resume,
1576 .driver = {
1577 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001578 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001579 },
1580};
1581
Venkatraman S680f1b52012-05-08 17:05:35 +05301582module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001583MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1584MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001585MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001586MODULE_AUTHOR("Juha Yrjölä");